amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. amdgpu_mn_unregister(robj);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, enum ttm_bo_type type,
  44. struct reservation_object *resv,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *bo;
  48. struct amdgpu_bo_param bp;
  49. int r;
  50. memset(&bp, 0, sizeof(bp));
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. bp.size = size;
  57. bp.byte_align = alignment;
  58. bp.type = type;
  59. bp.resv = resv;
  60. retry:
  61. bp.flags = flags;
  62. bp.domain = initial_domain;
  63. r = amdgpu_bo_create(adev, &bp, &bo);
  64. if (r) {
  65. if (r != -ERESTARTSYS) {
  66. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
  67. flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  68. goto retry;
  69. }
  70. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  71. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  72. goto retry;
  73. }
  74. DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  75. size, initial_domain, alignment, r);
  76. }
  77. return r;
  78. }
  79. *obj = &bo->gem_base;
  80. return 0;
  81. }
  82. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  83. {
  84. struct drm_device *ddev = adev->ddev;
  85. struct drm_file *file;
  86. mutex_lock(&ddev->filelist_mutex);
  87. list_for_each_entry(file, &ddev->filelist, lhead) {
  88. struct drm_gem_object *gobj;
  89. int handle;
  90. WARN_ONCE(1, "Still active user space clients!\n");
  91. spin_lock(&file->table_lock);
  92. idr_for_each_entry(&file->object_idr, gobj, handle) {
  93. WARN_ONCE(1, "And also active allocations!\n");
  94. drm_gem_object_put_unlocked(gobj);
  95. }
  96. idr_destroy(&file->object_idr);
  97. spin_unlock(&file->table_lock);
  98. }
  99. mutex_unlock(&ddev->filelist_mutex);
  100. }
  101. /*
  102. * Call from drm_gem_handle_create which appear in both new and open ioctl
  103. * case.
  104. */
  105. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  106. struct drm_file *file_priv)
  107. {
  108. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  109. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  110. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  111. struct amdgpu_vm *vm = &fpriv->vm;
  112. struct amdgpu_bo_va *bo_va;
  113. struct mm_struct *mm;
  114. int r;
  115. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  116. if (mm && mm != current->mm)
  117. return -EPERM;
  118. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  119. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  120. return -EPERM;
  121. r = amdgpu_bo_reserve(abo, false);
  122. if (r)
  123. return r;
  124. bo_va = amdgpu_vm_bo_find(vm, abo);
  125. if (!bo_va) {
  126. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  127. } else {
  128. ++bo_va->ref_count;
  129. }
  130. amdgpu_bo_unreserve(abo);
  131. return 0;
  132. }
  133. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  134. struct drm_file *file_priv)
  135. {
  136. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  137. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  138. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  139. struct amdgpu_vm *vm = &fpriv->vm;
  140. struct amdgpu_bo_list_entry vm_pd;
  141. struct list_head list, duplicates;
  142. struct ttm_validate_buffer tv;
  143. struct ww_acquire_ctx ticket;
  144. struct amdgpu_bo_va *bo_va;
  145. int r;
  146. INIT_LIST_HEAD(&list);
  147. INIT_LIST_HEAD(&duplicates);
  148. tv.bo = &bo->tbo;
  149. tv.shared = true;
  150. list_add(&tv.head, &list);
  151. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  152. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  153. if (r) {
  154. dev_err(adev->dev, "leaking bo va because "
  155. "we fail to reserve bo (%d)\n", r);
  156. return;
  157. }
  158. bo_va = amdgpu_vm_bo_find(vm, bo);
  159. if (bo_va && --bo_va->ref_count == 0) {
  160. amdgpu_vm_bo_rmv(adev, bo_va);
  161. if (amdgpu_vm_ready(vm)) {
  162. struct dma_fence *fence = NULL;
  163. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  164. if (unlikely(r)) {
  165. dev_err(adev->dev, "failed to clear page "
  166. "tables on GEM object close (%d)\n", r);
  167. }
  168. if (fence) {
  169. amdgpu_bo_fence(bo, fence, true);
  170. dma_fence_put(fence);
  171. }
  172. }
  173. }
  174. ttm_eu_backoff_reservation(&ticket, &list);
  175. }
  176. /*
  177. * GEM ioctls.
  178. */
  179. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  180. struct drm_file *filp)
  181. {
  182. struct amdgpu_device *adev = dev->dev_private;
  183. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  184. struct amdgpu_vm *vm = &fpriv->vm;
  185. union drm_amdgpu_gem_create *args = data;
  186. uint64_t flags = args->in.domain_flags;
  187. uint64_t size = args->in.bo_size;
  188. struct reservation_object *resv = NULL;
  189. struct drm_gem_object *gobj;
  190. uint32_t handle;
  191. int r;
  192. /* reject invalid gem flags */
  193. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  194. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  195. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  196. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  197. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  198. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  199. return -EINVAL;
  200. /* reject invalid gem domains */
  201. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  202. AMDGPU_GEM_DOMAIN_GTT |
  203. AMDGPU_GEM_DOMAIN_VRAM |
  204. AMDGPU_GEM_DOMAIN_GDS |
  205. AMDGPU_GEM_DOMAIN_GWS |
  206. AMDGPU_GEM_DOMAIN_OA))
  207. return -EINVAL;
  208. /* create a gem object to contain this object in */
  209. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  210. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  211. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  212. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  213. size = size << AMDGPU_GDS_SHIFT;
  214. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  215. size = size << AMDGPU_GWS_SHIFT;
  216. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  217. size = size << AMDGPU_OA_SHIFT;
  218. else
  219. return -EINVAL;
  220. }
  221. size = roundup(size, PAGE_SIZE);
  222. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  223. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  224. if (r)
  225. return r;
  226. resv = vm->root.base.bo->tbo.resv;
  227. }
  228. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  229. (u32)(0xffffffff & args->in.domains),
  230. flags, false, resv, &gobj);
  231. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  232. if (!r) {
  233. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  234. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  235. }
  236. amdgpu_bo_unreserve(vm->root.base.bo);
  237. }
  238. if (r)
  239. return r;
  240. r = drm_gem_handle_create(filp, gobj, &handle);
  241. /* drop reference from allocate - handle holds it now */
  242. drm_gem_object_put_unlocked(gobj);
  243. if (r)
  244. return r;
  245. memset(args, 0, sizeof(*args));
  246. args->out.handle = handle;
  247. return 0;
  248. }
  249. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  250. struct drm_file *filp)
  251. {
  252. struct ttm_operation_ctx ctx = { true, false };
  253. struct amdgpu_device *adev = dev->dev_private;
  254. struct drm_amdgpu_gem_userptr *args = data;
  255. struct drm_gem_object *gobj;
  256. struct amdgpu_bo *bo;
  257. uint32_t handle;
  258. int r;
  259. if (offset_in_page(args->addr | args->size))
  260. return -EINVAL;
  261. /* reject unknown flag values */
  262. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  263. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  264. AMDGPU_GEM_USERPTR_REGISTER))
  265. return -EINVAL;
  266. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  267. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  268. /* if we want to write to it we must install a MMU notifier */
  269. return -EACCES;
  270. }
  271. /* create a gem object to contain this object in */
  272. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  273. 0, 0, NULL, &gobj);
  274. if (r)
  275. return r;
  276. bo = gem_to_amdgpu_bo(gobj);
  277. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  278. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  279. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  280. if (r)
  281. goto release_object;
  282. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  283. r = amdgpu_mn_register(bo, args->addr);
  284. if (r)
  285. goto release_object;
  286. }
  287. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  288. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  289. bo->tbo.ttm->pages);
  290. if (r)
  291. goto release_object;
  292. r = amdgpu_bo_reserve(bo, true);
  293. if (r)
  294. goto free_pages;
  295. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  296. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  297. amdgpu_bo_unreserve(bo);
  298. if (r)
  299. goto free_pages;
  300. }
  301. r = drm_gem_handle_create(filp, gobj, &handle);
  302. /* drop reference from allocate - handle holds it now */
  303. drm_gem_object_put_unlocked(gobj);
  304. if (r)
  305. return r;
  306. args->handle = handle;
  307. return 0;
  308. free_pages:
  309. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  310. release_object:
  311. drm_gem_object_put_unlocked(gobj);
  312. return r;
  313. }
  314. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  315. struct drm_device *dev,
  316. uint32_t handle, uint64_t *offset_p)
  317. {
  318. struct drm_gem_object *gobj;
  319. struct amdgpu_bo *robj;
  320. gobj = drm_gem_object_lookup(filp, handle);
  321. if (gobj == NULL) {
  322. return -ENOENT;
  323. }
  324. robj = gem_to_amdgpu_bo(gobj);
  325. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  326. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  327. drm_gem_object_put_unlocked(gobj);
  328. return -EPERM;
  329. }
  330. *offset_p = amdgpu_bo_mmap_offset(robj);
  331. drm_gem_object_put_unlocked(gobj);
  332. return 0;
  333. }
  334. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  335. struct drm_file *filp)
  336. {
  337. union drm_amdgpu_gem_mmap *args = data;
  338. uint32_t handle = args->in.handle;
  339. memset(args, 0, sizeof(*args));
  340. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  341. }
  342. /**
  343. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  344. *
  345. * @timeout_ns: timeout in ns
  346. *
  347. * Calculate the timeout in jiffies from an absolute timeout in ns.
  348. */
  349. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  350. {
  351. unsigned long timeout_jiffies;
  352. ktime_t timeout;
  353. /* clamp timeout if it's to large */
  354. if (((int64_t)timeout_ns) < 0)
  355. return MAX_SCHEDULE_TIMEOUT;
  356. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  357. if (ktime_to_ns(timeout) < 0)
  358. return 0;
  359. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  360. /* clamp timeout to avoid unsigned-> signed overflow */
  361. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  362. return MAX_SCHEDULE_TIMEOUT - 1;
  363. return timeout_jiffies;
  364. }
  365. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  366. struct drm_file *filp)
  367. {
  368. union drm_amdgpu_gem_wait_idle *args = data;
  369. struct drm_gem_object *gobj;
  370. struct amdgpu_bo *robj;
  371. uint32_t handle = args->in.handle;
  372. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  373. int r = 0;
  374. long ret;
  375. gobj = drm_gem_object_lookup(filp, handle);
  376. if (gobj == NULL) {
  377. return -ENOENT;
  378. }
  379. robj = gem_to_amdgpu_bo(gobj);
  380. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  381. timeout);
  382. /* ret == 0 means not signaled,
  383. * ret > 0 means signaled
  384. * ret < 0 means interrupted before timeout
  385. */
  386. if (ret >= 0) {
  387. memset(args, 0, sizeof(*args));
  388. args->out.status = (ret == 0);
  389. } else
  390. r = ret;
  391. drm_gem_object_put_unlocked(gobj);
  392. return r;
  393. }
  394. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  395. struct drm_file *filp)
  396. {
  397. struct drm_amdgpu_gem_metadata *args = data;
  398. struct drm_gem_object *gobj;
  399. struct amdgpu_bo *robj;
  400. int r = -1;
  401. DRM_DEBUG("%d \n", args->handle);
  402. gobj = drm_gem_object_lookup(filp, args->handle);
  403. if (gobj == NULL)
  404. return -ENOENT;
  405. robj = gem_to_amdgpu_bo(gobj);
  406. r = amdgpu_bo_reserve(robj, false);
  407. if (unlikely(r != 0))
  408. goto out;
  409. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  410. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  411. r = amdgpu_bo_get_metadata(robj, args->data.data,
  412. sizeof(args->data.data),
  413. &args->data.data_size_bytes,
  414. &args->data.flags);
  415. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  416. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  417. r = -EINVAL;
  418. goto unreserve;
  419. }
  420. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  421. if (!r)
  422. r = amdgpu_bo_set_metadata(robj, args->data.data,
  423. args->data.data_size_bytes,
  424. args->data.flags);
  425. }
  426. unreserve:
  427. amdgpu_bo_unreserve(robj);
  428. out:
  429. drm_gem_object_put_unlocked(gobj);
  430. return r;
  431. }
  432. /**
  433. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  434. *
  435. * @adev: amdgpu_device pointer
  436. * @vm: vm to update
  437. * @bo_va: bo_va to update
  438. * @list: validation list
  439. * @operation: map, unmap or clear
  440. *
  441. * Update the bo_va directly after setting its address. Errors are not
  442. * vital here, so they are not reported back to userspace.
  443. */
  444. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  445. struct amdgpu_vm *vm,
  446. struct amdgpu_bo_va *bo_va,
  447. struct list_head *list,
  448. uint32_t operation)
  449. {
  450. int r;
  451. if (!amdgpu_vm_ready(vm))
  452. return;
  453. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  454. if (r)
  455. goto error;
  456. if (operation == AMDGPU_VA_OP_MAP ||
  457. operation == AMDGPU_VA_OP_REPLACE) {
  458. r = amdgpu_vm_bo_update(adev, bo_va, false);
  459. if (r)
  460. goto error;
  461. }
  462. r = amdgpu_vm_update_directories(adev, vm);
  463. error:
  464. if (r && r != -ERESTARTSYS)
  465. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  466. }
  467. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  468. struct drm_file *filp)
  469. {
  470. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  471. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  472. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  473. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  474. AMDGPU_VM_PAGE_PRT;
  475. struct drm_amdgpu_gem_va *args = data;
  476. struct drm_gem_object *gobj;
  477. struct amdgpu_device *adev = dev->dev_private;
  478. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  479. struct amdgpu_bo *abo;
  480. struct amdgpu_bo_va *bo_va;
  481. struct amdgpu_bo_list_entry vm_pd;
  482. struct ttm_validate_buffer tv;
  483. struct ww_acquire_ctx ticket;
  484. struct list_head list, duplicates;
  485. uint64_t va_flags;
  486. int r = 0;
  487. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  488. dev_dbg(&dev->pdev->dev,
  489. "va_address 0x%LX is in reserved area 0x%LX\n",
  490. args->va_address, AMDGPU_VA_RESERVED_SIZE);
  491. return -EINVAL;
  492. }
  493. if (args->va_address >= AMDGPU_VA_HOLE_START &&
  494. args->va_address < AMDGPU_VA_HOLE_END) {
  495. dev_dbg(&dev->pdev->dev,
  496. "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
  497. args->va_address, AMDGPU_VA_HOLE_START,
  498. AMDGPU_VA_HOLE_END);
  499. return -EINVAL;
  500. }
  501. args->va_address &= AMDGPU_VA_HOLE_MASK;
  502. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  503. dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  504. args->flags);
  505. return -EINVAL;
  506. }
  507. switch (args->operation) {
  508. case AMDGPU_VA_OP_MAP:
  509. case AMDGPU_VA_OP_UNMAP:
  510. case AMDGPU_VA_OP_CLEAR:
  511. case AMDGPU_VA_OP_REPLACE:
  512. break;
  513. default:
  514. dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
  515. args->operation);
  516. return -EINVAL;
  517. }
  518. INIT_LIST_HEAD(&list);
  519. INIT_LIST_HEAD(&duplicates);
  520. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  521. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  522. gobj = drm_gem_object_lookup(filp, args->handle);
  523. if (gobj == NULL)
  524. return -ENOENT;
  525. abo = gem_to_amdgpu_bo(gobj);
  526. tv.bo = &abo->tbo;
  527. tv.shared = false;
  528. list_add(&tv.head, &list);
  529. } else {
  530. gobj = NULL;
  531. abo = NULL;
  532. }
  533. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  534. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  535. if (r)
  536. goto error_unref;
  537. if (abo) {
  538. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  539. if (!bo_va) {
  540. r = -ENOENT;
  541. goto error_backoff;
  542. }
  543. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  544. bo_va = fpriv->prt_va;
  545. } else {
  546. bo_va = NULL;
  547. }
  548. switch (args->operation) {
  549. case AMDGPU_VA_OP_MAP:
  550. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  551. args->map_size);
  552. if (r)
  553. goto error_backoff;
  554. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  555. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  556. args->offset_in_bo, args->map_size,
  557. va_flags);
  558. break;
  559. case AMDGPU_VA_OP_UNMAP:
  560. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  561. break;
  562. case AMDGPU_VA_OP_CLEAR:
  563. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  564. args->va_address,
  565. args->map_size);
  566. break;
  567. case AMDGPU_VA_OP_REPLACE:
  568. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  569. args->map_size);
  570. if (r)
  571. goto error_backoff;
  572. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  573. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  574. args->offset_in_bo, args->map_size,
  575. va_flags);
  576. break;
  577. default:
  578. break;
  579. }
  580. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  581. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  582. args->operation);
  583. error_backoff:
  584. ttm_eu_backoff_reservation(&ticket, &list);
  585. error_unref:
  586. drm_gem_object_put_unlocked(gobj);
  587. return r;
  588. }
  589. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  590. struct drm_file *filp)
  591. {
  592. struct amdgpu_device *adev = dev->dev_private;
  593. struct drm_amdgpu_gem_op *args = data;
  594. struct drm_gem_object *gobj;
  595. struct amdgpu_bo *robj;
  596. int r;
  597. gobj = drm_gem_object_lookup(filp, args->handle);
  598. if (gobj == NULL) {
  599. return -ENOENT;
  600. }
  601. robj = gem_to_amdgpu_bo(gobj);
  602. r = amdgpu_bo_reserve(robj, false);
  603. if (unlikely(r))
  604. goto out;
  605. switch (args->op) {
  606. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  607. struct drm_amdgpu_gem_create_in info;
  608. void __user *out = u64_to_user_ptr(args->value);
  609. info.bo_size = robj->gem_base.size;
  610. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  611. info.domains = robj->preferred_domains;
  612. info.domain_flags = robj->flags;
  613. amdgpu_bo_unreserve(robj);
  614. if (copy_to_user(out, &info, sizeof(info)))
  615. r = -EFAULT;
  616. break;
  617. }
  618. case AMDGPU_GEM_OP_SET_PLACEMENT:
  619. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  620. r = -EINVAL;
  621. amdgpu_bo_unreserve(robj);
  622. break;
  623. }
  624. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  625. r = -EPERM;
  626. amdgpu_bo_unreserve(robj);
  627. break;
  628. }
  629. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  630. AMDGPU_GEM_DOMAIN_GTT |
  631. AMDGPU_GEM_DOMAIN_CPU);
  632. robj->allowed_domains = robj->preferred_domains;
  633. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  634. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  635. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  636. amdgpu_vm_bo_invalidate(adev, robj, true);
  637. amdgpu_bo_unreserve(robj);
  638. break;
  639. default:
  640. amdgpu_bo_unreserve(robj);
  641. r = -EINVAL;
  642. }
  643. out:
  644. drm_gem_object_put_unlocked(gobj);
  645. return r;
  646. }
  647. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  648. struct drm_device *dev,
  649. struct drm_mode_create_dumb *args)
  650. {
  651. struct amdgpu_device *adev = dev->dev_private;
  652. struct drm_gem_object *gobj;
  653. uint32_t handle;
  654. int r;
  655. args->pitch = amdgpu_align_pitch(adev, args->width,
  656. DIV_ROUND_UP(args->bpp, 8), 0);
  657. args->size = (u64)args->pitch * args->height;
  658. args->size = ALIGN(args->size, PAGE_SIZE);
  659. r = amdgpu_gem_object_create(adev, args->size, 0,
  660. AMDGPU_GEM_DOMAIN_VRAM,
  661. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  662. false, NULL, &gobj);
  663. if (r)
  664. return -ENOMEM;
  665. r = drm_gem_handle_create(file_priv, gobj, &handle);
  666. /* drop reference from allocate - handle holds it now */
  667. drm_gem_object_put_unlocked(gobj);
  668. if (r) {
  669. return r;
  670. }
  671. args->handle = handle;
  672. return 0;
  673. }
  674. #if defined(CONFIG_DEBUG_FS)
  675. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  676. {
  677. struct drm_gem_object *gobj = ptr;
  678. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  679. struct seq_file *m = data;
  680. unsigned domain;
  681. const char *placement;
  682. unsigned pin_count;
  683. uint64_t offset;
  684. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  685. switch (domain) {
  686. case AMDGPU_GEM_DOMAIN_VRAM:
  687. placement = "VRAM";
  688. break;
  689. case AMDGPU_GEM_DOMAIN_GTT:
  690. placement = " GTT";
  691. break;
  692. case AMDGPU_GEM_DOMAIN_CPU:
  693. default:
  694. placement = " CPU";
  695. break;
  696. }
  697. seq_printf(m, "\t0x%08x: %12ld byte %s",
  698. id, amdgpu_bo_size(bo), placement);
  699. offset = READ_ONCE(bo->tbo.mem.start);
  700. if (offset != AMDGPU_BO_INVALID_OFFSET)
  701. seq_printf(m, " @ 0x%010Lx", offset);
  702. pin_count = READ_ONCE(bo->pin_count);
  703. if (pin_count)
  704. seq_printf(m, " pin count %d", pin_count);
  705. seq_printf(m, "\n");
  706. return 0;
  707. }
  708. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  709. {
  710. struct drm_info_node *node = (struct drm_info_node *)m->private;
  711. struct drm_device *dev = node->minor->dev;
  712. struct drm_file *file;
  713. int r;
  714. r = mutex_lock_interruptible(&dev->filelist_mutex);
  715. if (r)
  716. return r;
  717. list_for_each_entry(file, &dev->filelist, lhead) {
  718. struct task_struct *task;
  719. /*
  720. * Although we have a valid reference on file->pid, that does
  721. * not guarantee that the task_struct who called get_pid() is
  722. * still alive (e.g. get_pid(current) => fork() => exit()).
  723. * Therefore, we need to protect this ->comm access using RCU.
  724. */
  725. rcu_read_lock();
  726. task = pid_task(file->pid, PIDTYPE_PID);
  727. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  728. task ? task->comm : "<unknown>");
  729. rcu_read_unlock();
  730. spin_lock(&file->table_lock);
  731. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  732. spin_unlock(&file->table_lock);
  733. }
  734. mutex_unlock(&dev->filelist_mutex);
  735. return 0;
  736. }
  737. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  738. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  739. };
  740. #endif
  741. int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
  742. {
  743. #if defined(CONFIG_DEBUG_FS)
  744. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  745. #endif
  746. return 0;
  747. }