amdgpu_object.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  40. struct ttm_mem_reg *mem)
  41. {
  42. if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
  43. return 0;
  44. return ((mem->start << PAGE_SHIFT) + mem->size) >
  45. adev->mc.visible_vram_size ?
  46. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  47. mem->size;
  48. }
  49. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  50. struct ttm_mem_reg *old_mem,
  51. struct ttm_mem_reg *new_mem)
  52. {
  53. u64 vis_size;
  54. if (!adev)
  55. return;
  56. if (new_mem) {
  57. switch (new_mem->mem_type) {
  58. case TTM_PL_TT:
  59. atomic64_add(new_mem->size, &adev->gtt_usage);
  60. break;
  61. case TTM_PL_VRAM:
  62. atomic64_add(new_mem->size, &adev->vram_usage);
  63. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  64. atomic64_add(vis_size, &adev->vram_vis_usage);
  65. break;
  66. }
  67. }
  68. if (old_mem) {
  69. switch (old_mem->mem_type) {
  70. case TTM_PL_TT:
  71. atomic64_sub(old_mem->size, &adev->gtt_usage);
  72. break;
  73. case TTM_PL_VRAM:
  74. atomic64_sub(old_mem->size, &adev->vram_usage);
  75. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  76. atomic64_sub(vis_size, &adev->vram_vis_usage);
  77. break;
  78. }
  79. }
  80. }
  81. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  82. {
  83. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  84. struct amdgpu_bo *bo;
  85. bo = container_of(tbo, struct amdgpu_bo, tbo);
  86. amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
  87. drm_gem_object_release(&bo->gem_base);
  88. amdgpu_bo_unref(&bo->parent);
  89. if (!list_empty(&bo->shadow_list)) {
  90. mutex_lock(&adev->shadow_list_lock);
  91. list_del_init(&bo->shadow_list);
  92. mutex_unlock(&adev->shadow_list_lock);
  93. }
  94. kfree(bo->metadata);
  95. kfree(bo);
  96. }
  97. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  98. {
  99. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  100. return true;
  101. return false;
  102. }
  103. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  104. struct ttm_placement *placement,
  105. struct ttm_place *places,
  106. u32 domain, u64 flags)
  107. {
  108. u32 c = 0;
  109. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  110. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  111. unsigned lpfn = 0;
  112. /* This forces a reallocation if the flag wasn't set before */
  113. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  114. lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
  115. places[c].fpfn = 0;
  116. places[c].lpfn = lpfn;
  117. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  118. TTM_PL_FLAG_VRAM;
  119. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  120. places[c].lpfn = visible_pfn;
  121. else
  122. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  123. c++;
  124. }
  125. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  126. places[c].fpfn = 0;
  127. places[c].lpfn = 0;
  128. places[c].flags = TTM_PL_FLAG_TT;
  129. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  130. places[c].flags |= TTM_PL_FLAG_WC |
  131. TTM_PL_FLAG_UNCACHED;
  132. else
  133. places[c].flags |= TTM_PL_FLAG_CACHED;
  134. c++;
  135. }
  136. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  137. places[c].fpfn = 0;
  138. places[c].lpfn = 0;
  139. places[c].flags = TTM_PL_FLAG_SYSTEM;
  140. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  141. places[c].flags |= TTM_PL_FLAG_WC |
  142. TTM_PL_FLAG_UNCACHED;
  143. else
  144. places[c].flags |= TTM_PL_FLAG_CACHED;
  145. c++;
  146. }
  147. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  148. places[c].fpfn = 0;
  149. places[c].lpfn = 0;
  150. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  151. c++;
  152. }
  153. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  154. places[c].fpfn = 0;
  155. places[c].lpfn = 0;
  156. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  157. c++;
  158. }
  159. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  160. places[c].fpfn = 0;
  161. places[c].lpfn = 0;
  162. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  163. c++;
  164. }
  165. if (!c) {
  166. places[c].fpfn = 0;
  167. places[c].lpfn = 0;
  168. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  169. c++;
  170. }
  171. placement->num_placement = c;
  172. placement->placement = places;
  173. placement->num_busy_placement = c;
  174. placement->busy_placement = places;
  175. }
  176. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  177. {
  178. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  179. amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
  180. domain, abo->flags);
  181. }
  182. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  183. struct ttm_placement *placement)
  184. {
  185. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  186. memcpy(bo->placements, placement->placement,
  187. placement->num_placement * sizeof(struct ttm_place));
  188. bo->placement.num_placement = placement->num_placement;
  189. bo->placement.num_busy_placement = placement->num_busy_placement;
  190. bo->placement.placement = bo->placements;
  191. bo->placement.busy_placement = bo->placements;
  192. }
  193. /**
  194. * amdgpu_bo_create_kernel - create BO for kernel use
  195. *
  196. * @adev: amdgpu device object
  197. * @size: size for the new BO
  198. * @align: alignment for the new BO
  199. * @domain: where to place it
  200. * @bo_ptr: resulting BO
  201. * @gpu_addr: GPU addr of the pinned BO
  202. * @cpu_addr: optional CPU address mapping
  203. *
  204. * Allocates and pins a BO for kernel internal use.
  205. *
  206. * Returns 0 on success, negative error code otherwise.
  207. */
  208. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  209. unsigned long size, int align,
  210. u32 domain, struct amdgpu_bo **bo_ptr,
  211. u64 *gpu_addr, void **cpu_addr)
  212. {
  213. int r;
  214. r = amdgpu_bo_create(adev, size, align, true, domain,
  215. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  216. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  217. NULL, NULL, bo_ptr);
  218. if (r) {
  219. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  220. return r;
  221. }
  222. r = amdgpu_bo_reserve(*bo_ptr, false);
  223. if (r) {
  224. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  225. goto error_free;
  226. }
  227. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  228. if (r) {
  229. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  230. goto error_unreserve;
  231. }
  232. if (cpu_addr) {
  233. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  234. if (r) {
  235. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  236. goto error_unreserve;
  237. }
  238. }
  239. amdgpu_bo_unreserve(*bo_ptr);
  240. return 0;
  241. error_unreserve:
  242. amdgpu_bo_unreserve(*bo_ptr);
  243. error_free:
  244. amdgpu_bo_unref(bo_ptr);
  245. return r;
  246. }
  247. /**
  248. * amdgpu_bo_free_kernel - free BO for kernel use
  249. *
  250. * @bo: amdgpu BO to free
  251. *
  252. * unmaps and unpin a BO for kernel internal use.
  253. */
  254. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  255. void **cpu_addr)
  256. {
  257. if (*bo == NULL)
  258. return;
  259. if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
  260. if (cpu_addr)
  261. amdgpu_bo_kunmap(*bo);
  262. amdgpu_bo_unpin(*bo);
  263. amdgpu_bo_unreserve(*bo);
  264. }
  265. amdgpu_bo_unref(bo);
  266. if (gpu_addr)
  267. *gpu_addr = 0;
  268. if (cpu_addr)
  269. *cpu_addr = NULL;
  270. }
  271. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  272. unsigned long size, int byte_align,
  273. bool kernel, u32 domain, u64 flags,
  274. struct sg_table *sg,
  275. struct ttm_placement *placement,
  276. struct reservation_object *resv,
  277. struct amdgpu_bo **bo_ptr)
  278. {
  279. struct amdgpu_bo *bo;
  280. enum ttm_bo_type type;
  281. unsigned long page_align;
  282. size_t acc_size;
  283. int r;
  284. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  285. size = ALIGN(size, PAGE_SIZE);
  286. if (kernel) {
  287. type = ttm_bo_type_kernel;
  288. } else if (sg) {
  289. type = ttm_bo_type_sg;
  290. } else {
  291. type = ttm_bo_type_device;
  292. }
  293. *bo_ptr = NULL;
  294. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  295. sizeof(struct amdgpu_bo));
  296. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  297. if (bo == NULL)
  298. return -ENOMEM;
  299. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  300. if (unlikely(r)) {
  301. kfree(bo);
  302. return r;
  303. }
  304. INIT_LIST_HEAD(&bo->shadow_list);
  305. INIT_LIST_HEAD(&bo->va);
  306. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  307. AMDGPU_GEM_DOMAIN_GTT |
  308. AMDGPU_GEM_DOMAIN_CPU |
  309. AMDGPU_GEM_DOMAIN_GDS |
  310. AMDGPU_GEM_DOMAIN_GWS |
  311. AMDGPU_GEM_DOMAIN_OA);
  312. bo->allowed_domains = bo->prefered_domains;
  313. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  314. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  315. bo->flags = flags;
  316. #ifdef CONFIG_X86_32
  317. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  318. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  319. */
  320. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  321. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  322. /* Don't try to enable write-combining when it can't work, or things
  323. * may be slow
  324. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  325. */
  326. #ifndef CONFIG_COMPILE_TEST
  327. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  328. thanks to write-combining
  329. #endif
  330. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  331. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  332. "better performance thanks to write-combining\n");
  333. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  334. #else
  335. /* For architectures that don't support WC memory,
  336. * mask out the WC flag from the BO
  337. */
  338. if (!drm_arch_can_wc_memory())
  339. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  340. #endif
  341. amdgpu_fill_placement_to_bo(bo, placement);
  342. /* Kernel allocation are uninterruptible */
  343. if (!resv) {
  344. bool locked;
  345. reservation_object_init(&bo->tbo.ttm_resv);
  346. locked = ww_mutex_trylock(&bo->tbo.ttm_resv.lock);
  347. WARN_ON(!locked);
  348. }
  349. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  350. &bo->placement, page_align, !kernel, NULL,
  351. acc_size, sg, resv ? resv : &bo->tbo.ttm_resv,
  352. &amdgpu_ttm_bo_destroy);
  353. if (unlikely(r != 0))
  354. return r;
  355. bo->tbo.priority = ilog2(bo->tbo.num_pages);
  356. if (kernel)
  357. bo->tbo.priority *= 2;
  358. bo->tbo.priority = min(bo->tbo.priority, (unsigned)(TTM_MAX_BO_PRIORITY - 1));
  359. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  360. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  361. struct dma_fence *fence;
  362. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  363. if (unlikely(r))
  364. goto fail_unreserve;
  365. amdgpu_bo_fence(bo, fence, false);
  366. dma_fence_put(bo->tbo.moving);
  367. bo->tbo.moving = dma_fence_get(fence);
  368. dma_fence_put(fence);
  369. }
  370. if (!resv)
  371. ww_mutex_unlock(&bo->tbo.resv->lock);
  372. *bo_ptr = bo;
  373. trace_amdgpu_bo_create(bo);
  374. return 0;
  375. fail_unreserve:
  376. if (!resv)
  377. ww_mutex_unlock(&bo->tbo.resv->lock);
  378. amdgpu_bo_unref(&bo);
  379. return r;
  380. }
  381. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  382. unsigned long size, int byte_align,
  383. struct amdgpu_bo *bo)
  384. {
  385. struct ttm_placement placement = {0};
  386. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  387. int r;
  388. if (bo->shadow)
  389. return 0;
  390. bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
  391. memset(&placements, 0,
  392. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  393. amdgpu_ttm_placement_init(adev, &placement,
  394. placements, AMDGPU_GEM_DOMAIN_GTT,
  395. AMDGPU_GEM_CREATE_CPU_GTT_USWC);
  396. r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
  397. AMDGPU_GEM_DOMAIN_GTT,
  398. AMDGPU_GEM_CREATE_CPU_GTT_USWC,
  399. NULL, &placement,
  400. bo->tbo.resv,
  401. &bo->shadow);
  402. if (!r) {
  403. bo->shadow->parent = amdgpu_bo_ref(bo);
  404. mutex_lock(&adev->shadow_list_lock);
  405. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  406. mutex_unlock(&adev->shadow_list_lock);
  407. }
  408. return r;
  409. }
  410. int amdgpu_bo_create(struct amdgpu_device *adev,
  411. unsigned long size, int byte_align,
  412. bool kernel, u32 domain, u64 flags,
  413. struct sg_table *sg,
  414. struct reservation_object *resv,
  415. struct amdgpu_bo **bo_ptr)
  416. {
  417. struct ttm_placement placement = {0};
  418. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  419. int r;
  420. memset(&placements, 0,
  421. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  422. amdgpu_ttm_placement_init(adev, &placement,
  423. placements, domain, flags);
  424. r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  425. domain, flags, sg, &placement,
  426. resv, bo_ptr);
  427. if (r)
  428. return r;
  429. if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
  430. if (!resv) {
  431. r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
  432. WARN_ON(r != 0);
  433. }
  434. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  435. if (!resv)
  436. ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
  437. if (r)
  438. amdgpu_bo_unref(bo_ptr);
  439. }
  440. return r;
  441. }
  442. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  443. struct amdgpu_ring *ring,
  444. struct amdgpu_bo *bo,
  445. struct reservation_object *resv,
  446. struct dma_fence **fence,
  447. bool direct)
  448. {
  449. struct amdgpu_bo *shadow = bo->shadow;
  450. uint64_t bo_addr, shadow_addr;
  451. int r;
  452. if (!shadow)
  453. return -EINVAL;
  454. bo_addr = amdgpu_bo_gpu_offset(bo);
  455. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  456. r = reservation_object_reserve_shared(bo->tbo.resv);
  457. if (r)
  458. goto err;
  459. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  460. amdgpu_bo_size(bo), resv, fence,
  461. direct);
  462. if (!r)
  463. amdgpu_bo_fence(bo, *fence, true);
  464. err:
  465. return r;
  466. }
  467. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  468. struct amdgpu_ring *ring,
  469. struct amdgpu_bo *bo,
  470. struct reservation_object *resv,
  471. struct dma_fence **fence,
  472. bool direct)
  473. {
  474. struct amdgpu_bo *shadow = bo->shadow;
  475. uint64_t bo_addr, shadow_addr;
  476. int r;
  477. if (!shadow)
  478. return -EINVAL;
  479. bo_addr = amdgpu_bo_gpu_offset(bo);
  480. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  481. r = reservation_object_reserve_shared(bo->tbo.resv);
  482. if (r)
  483. goto err;
  484. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  485. amdgpu_bo_size(bo), resv, fence,
  486. direct);
  487. if (!r)
  488. amdgpu_bo_fence(bo, *fence, true);
  489. err:
  490. return r;
  491. }
  492. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  493. {
  494. bool is_iomem;
  495. long r;
  496. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  497. return -EPERM;
  498. if (bo->kptr) {
  499. if (ptr) {
  500. *ptr = bo->kptr;
  501. }
  502. return 0;
  503. }
  504. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  505. MAX_SCHEDULE_TIMEOUT);
  506. if (r < 0)
  507. return r;
  508. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  509. if (r)
  510. return r;
  511. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  512. if (ptr)
  513. *ptr = bo->kptr;
  514. return 0;
  515. }
  516. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  517. {
  518. if (bo->kptr == NULL)
  519. return;
  520. bo->kptr = NULL;
  521. ttm_bo_kunmap(&bo->kmap);
  522. }
  523. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  524. {
  525. if (bo == NULL)
  526. return NULL;
  527. ttm_bo_reference(&bo->tbo);
  528. return bo;
  529. }
  530. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  531. {
  532. struct ttm_buffer_object *tbo;
  533. if ((*bo) == NULL)
  534. return;
  535. tbo = &((*bo)->tbo);
  536. ttm_bo_unref(&tbo);
  537. if (tbo == NULL)
  538. *bo = NULL;
  539. }
  540. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  541. u64 min_offset, u64 max_offset,
  542. u64 *gpu_addr)
  543. {
  544. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  545. int r, i;
  546. unsigned fpfn, lpfn;
  547. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  548. return -EPERM;
  549. if (WARN_ON_ONCE(min_offset > max_offset))
  550. return -EINVAL;
  551. if (bo->pin_count) {
  552. uint32_t mem_type = bo->tbo.mem.mem_type;
  553. if (domain != amdgpu_mem_type_to_domain(mem_type))
  554. return -EINVAL;
  555. bo->pin_count++;
  556. if (gpu_addr)
  557. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  558. if (max_offset != 0) {
  559. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  560. WARN_ON_ONCE(max_offset <
  561. (amdgpu_bo_gpu_offset(bo) - domain_start));
  562. }
  563. return 0;
  564. }
  565. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  566. amdgpu_ttm_placement_from_domain(bo, domain);
  567. for (i = 0; i < bo->placement.num_placement; i++) {
  568. /* force to pin into visible video ram */
  569. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  570. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  571. (!max_offset || max_offset >
  572. adev->mc.visible_vram_size)) {
  573. if (WARN_ON_ONCE(min_offset >
  574. adev->mc.visible_vram_size))
  575. return -EINVAL;
  576. fpfn = min_offset >> PAGE_SHIFT;
  577. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  578. } else {
  579. fpfn = min_offset >> PAGE_SHIFT;
  580. lpfn = max_offset >> PAGE_SHIFT;
  581. }
  582. if (fpfn > bo->placements[i].fpfn)
  583. bo->placements[i].fpfn = fpfn;
  584. if (!bo->placements[i].lpfn ||
  585. (lpfn && lpfn < bo->placements[i].lpfn))
  586. bo->placements[i].lpfn = lpfn;
  587. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  588. }
  589. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  590. if (unlikely(r)) {
  591. dev_err(adev->dev, "%p pin failed\n", bo);
  592. goto error;
  593. }
  594. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  595. if (unlikely(r)) {
  596. dev_err(adev->dev, "%p bind failed\n", bo);
  597. goto error;
  598. }
  599. bo->pin_count = 1;
  600. if (gpu_addr != NULL)
  601. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  602. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  603. adev->vram_pin_size += amdgpu_bo_size(bo);
  604. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  605. adev->invisible_pin_size += amdgpu_bo_size(bo);
  606. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  607. adev->gart_pin_size += amdgpu_bo_size(bo);
  608. }
  609. error:
  610. return r;
  611. }
  612. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  613. {
  614. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  615. }
  616. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  617. {
  618. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  619. int r, i;
  620. if (!bo->pin_count) {
  621. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  622. return 0;
  623. }
  624. bo->pin_count--;
  625. if (bo->pin_count)
  626. return 0;
  627. for (i = 0; i < bo->placement.num_placement; i++) {
  628. bo->placements[i].lpfn = 0;
  629. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  630. }
  631. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  632. if (unlikely(r)) {
  633. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  634. goto error;
  635. }
  636. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  637. adev->vram_pin_size -= amdgpu_bo_size(bo);
  638. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  639. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  640. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  641. adev->gart_pin_size -= amdgpu_bo_size(bo);
  642. }
  643. error:
  644. return r;
  645. }
  646. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  647. {
  648. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  649. if (0 && (adev->flags & AMD_IS_APU)) {
  650. /* Useless to evict on IGP chips */
  651. return 0;
  652. }
  653. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  654. }
  655. static const char *amdgpu_vram_names[] = {
  656. "UNKNOWN",
  657. "GDDR1",
  658. "DDR2",
  659. "GDDR3",
  660. "GDDR4",
  661. "GDDR5",
  662. "HBM",
  663. "DDR3"
  664. };
  665. int amdgpu_bo_init(struct amdgpu_device *adev)
  666. {
  667. /* reserve PAT memory space to WC for VRAM */
  668. arch_io_reserve_memtype_wc(adev->mc.aper_base,
  669. adev->mc.aper_size);
  670. /* Add an MTRR for the VRAM */
  671. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  672. adev->mc.aper_size);
  673. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  674. adev->mc.mc_vram_size >> 20,
  675. (unsigned long long)adev->mc.aper_size >> 20);
  676. DRM_INFO("RAM width %dbits %s\n",
  677. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  678. return amdgpu_ttm_init(adev);
  679. }
  680. void amdgpu_bo_fini(struct amdgpu_device *adev)
  681. {
  682. amdgpu_ttm_fini(adev);
  683. arch_phys_wc_del(adev->mc.vram_mtrr);
  684. arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
  685. }
  686. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  687. struct vm_area_struct *vma)
  688. {
  689. return ttm_fbdev_mmap(vma, &bo->tbo);
  690. }
  691. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  692. {
  693. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  694. return -EINVAL;
  695. bo->tiling_flags = tiling_flags;
  696. return 0;
  697. }
  698. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  699. {
  700. lockdep_assert_held(&bo->tbo.resv->lock.base);
  701. if (tiling_flags)
  702. *tiling_flags = bo->tiling_flags;
  703. }
  704. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  705. uint32_t metadata_size, uint64_t flags)
  706. {
  707. void *buffer;
  708. if (!metadata_size) {
  709. if (bo->metadata_size) {
  710. kfree(bo->metadata);
  711. bo->metadata = NULL;
  712. bo->metadata_size = 0;
  713. }
  714. return 0;
  715. }
  716. if (metadata == NULL)
  717. return -EINVAL;
  718. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  719. if (buffer == NULL)
  720. return -ENOMEM;
  721. kfree(bo->metadata);
  722. bo->metadata_flags = flags;
  723. bo->metadata = buffer;
  724. bo->metadata_size = metadata_size;
  725. return 0;
  726. }
  727. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  728. size_t buffer_size, uint32_t *metadata_size,
  729. uint64_t *flags)
  730. {
  731. if (!buffer && !metadata_size)
  732. return -EINVAL;
  733. if (buffer) {
  734. if (buffer_size < bo->metadata_size)
  735. return -EINVAL;
  736. if (bo->metadata_size)
  737. memcpy(buffer, bo->metadata, bo->metadata_size);
  738. }
  739. if (metadata_size)
  740. *metadata_size = bo->metadata_size;
  741. if (flags)
  742. *flags = bo->metadata_flags;
  743. return 0;
  744. }
  745. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  746. bool evict,
  747. struct ttm_mem_reg *new_mem)
  748. {
  749. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  750. struct amdgpu_bo *abo;
  751. struct ttm_mem_reg *old_mem = &bo->mem;
  752. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  753. return;
  754. abo = container_of(bo, struct amdgpu_bo, tbo);
  755. amdgpu_vm_bo_invalidate(adev, abo);
  756. /* remember the eviction */
  757. if (evict)
  758. atomic64_inc(&adev->num_evictions);
  759. /* update statistics */
  760. if (!new_mem)
  761. return;
  762. /* move_notify is called before move happens */
  763. amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
  764. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  765. }
  766. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  767. {
  768. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  769. struct amdgpu_bo *abo;
  770. unsigned long offset, size, lpfn;
  771. int i, r;
  772. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  773. return 0;
  774. abo = container_of(bo, struct amdgpu_bo, tbo);
  775. if (bo->mem.mem_type != TTM_PL_VRAM)
  776. return 0;
  777. size = bo->mem.num_pages << PAGE_SHIFT;
  778. offset = bo->mem.start << PAGE_SHIFT;
  779. /* TODO: figure out how to map scattered VRAM to the CPU */
  780. if ((offset + size) <= adev->mc.visible_vram_size &&
  781. (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
  782. return 0;
  783. /* Can't move a pinned BO to visible VRAM */
  784. if (abo->pin_count > 0)
  785. return -EINVAL;
  786. /* hurrah the memory is not visible ! */
  787. abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  788. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  789. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  790. for (i = 0; i < abo->placement.num_placement; i++) {
  791. /* Force into visible VRAM */
  792. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  793. (!abo->placements[i].lpfn ||
  794. abo->placements[i].lpfn > lpfn))
  795. abo->placements[i].lpfn = lpfn;
  796. }
  797. r = ttm_bo_validate(bo, &abo->placement, false, false);
  798. if (unlikely(r == -ENOMEM)) {
  799. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  800. return ttm_bo_validate(bo, &abo->placement, false, false);
  801. } else if (unlikely(r != 0)) {
  802. return r;
  803. }
  804. offset = bo->mem.start << PAGE_SHIFT;
  805. /* this should never happen */
  806. if ((offset + size) > adev->mc.visible_vram_size)
  807. return -EINVAL;
  808. return 0;
  809. }
  810. /**
  811. * amdgpu_bo_fence - add fence to buffer object
  812. *
  813. * @bo: buffer object in question
  814. * @fence: fence to add
  815. * @shared: true if fence should be added shared
  816. *
  817. */
  818. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  819. bool shared)
  820. {
  821. struct reservation_object *resv = bo->tbo.resv;
  822. if (shared)
  823. reservation_object_add_shared_fence(resv, fence);
  824. else
  825. reservation_object_add_excl_fence(resv, fence);
  826. }
  827. /**
  828. * amdgpu_bo_gpu_offset - return GPU offset of bo
  829. * @bo: amdgpu object for which we query the offset
  830. *
  831. * Returns current GPU offset of the object.
  832. *
  833. * Note: object should either be pinned or reserved when calling this
  834. * function, it might be useful to add check for this for debugging.
  835. */
  836. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  837. {
  838. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  839. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  840. !amdgpu_ttm_is_bound(bo->tbo.ttm));
  841. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  842. !bo->pin_count);
  843. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  844. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  845. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  846. return bo->tbo.offset;
  847. }