processor.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. #ifdef CONFIG_X86_VSMP
  47. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  48. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. #else
  50. # define ARCH_MIN_TASKALIGN 16
  51. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  52. #endif
  53. enum tlb_infos {
  54. ENTRIES,
  55. NR_INFO
  56. };
  57. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  58. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  60. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  64. /*
  65. * CPU type and hardware bug flags. Kept separately for each CPU.
  66. * Members of this structure are referenced in head.S, so think twice
  67. * before touching them. [mj]
  68. */
  69. struct cpuinfo_x86 {
  70. __u8 x86; /* CPU family */
  71. __u8 x86_vendor; /* CPU vendor */
  72. __u8 x86_model;
  73. __u8 x86_mask;
  74. #ifdef CONFIG_X86_32
  75. char wp_works_ok; /* It doesn't on 386's */
  76. /* Problems on some 486Dx4's and old 386's: */
  77. char rfu;
  78. char pad0;
  79. char pad1;
  80. #else
  81. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  82. int x86_tlbsize;
  83. #endif
  84. __u8 x86_virt_bits;
  85. __u8 x86_phys_bits;
  86. /* CPUID returned core id bits: */
  87. __u8 x86_coreid_bits;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. int x86_power;
  99. unsigned long loops_per_jiffy;
  100. /* cpuid returned max cores value: */
  101. u16 x86_max_cores;
  102. u16 apicid;
  103. u16 initial_apicid;
  104. u16 x86_clflush_size;
  105. /* number of cores as seen by the OS: */
  106. u16 booted_cores;
  107. /* Physical processor id: */
  108. u16 phys_proc_id;
  109. /* Core id: */
  110. u16 cpu_core_id;
  111. /* Compute unit id */
  112. u8 compute_unit_id;
  113. /* Index into per_cpu list: */
  114. u16 cpu_index;
  115. u32 microcode;
  116. };
  117. #define X86_VENDOR_INTEL 0
  118. #define X86_VENDOR_CYRIX 1
  119. #define X86_VENDOR_AMD 2
  120. #define X86_VENDOR_UMC 3
  121. #define X86_VENDOR_CENTAUR 5
  122. #define X86_VENDOR_TRANSMETA 7
  123. #define X86_VENDOR_NSC 8
  124. #define X86_VENDOR_NUM 9
  125. #define X86_VENDOR_UNKNOWN 0xff
  126. /*
  127. * capabilities of CPUs
  128. */
  129. extern struct cpuinfo_x86 boot_cpu_data;
  130. extern struct cpuinfo_x86 new_cpu_data;
  131. extern struct tss_struct doublefault_tss;
  132. extern __u32 cpu_caps_cleared[NCAPINTS];
  133. extern __u32 cpu_caps_set[NCAPINTS];
  134. #ifdef CONFIG_SMP
  135. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  136. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  137. #else
  138. #define cpu_info boot_cpu_data
  139. #define cpu_data(cpu) boot_cpu_data
  140. #endif
  141. extern const struct seq_operations cpuinfo_op;
  142. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  143. extern void cpu_detect(struct cpuinfo_x86 *c);
  144. extern void fpu_detect(struct cpuinfo_x86 *c);
  145. extern void early_cpu_init(void);
  146. extern void identify_boot_cpu(void);
  147. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  148. extern void print_cpu_info(struct cpuinfo_x86 *);
  149. void print_cpu_msr(struct cpuinfo_x86 *);
  150. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  151. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  152. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  153. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  154. extern void detect_ht(struct cpuinfo_x86 *c);
  155. #ifdef CONFIG_X86_32
  156. extern int have_cpuid_p(void);
  157. #else
  158. static inline int have_cpuid_p(void)
  159. {
  160. return 1;
  161. }
  162. #endif
  163. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  164. unsigned int *ecx, unsigned int *edx)
  165. {
  166. /* ecx is often an input as well as an output. */
  167. asm volatile("cpuid"
  168. : "=a" (*eax),
  169. "=b" (*ebx),
  170. "=c" (*ecx),
  171. "=d" (*edx)
  172. : "0" (*eax), "2" (*ecx)
  173. : "memory");
  174. }
  175. static inline void load_cr3(pgd_t *pgdir)
  176. {
  177. write_cr3(__pa(pgdir));
  178. }
  179. #ifdef CONFIG_X86_32
  180. /* This is the TSS defined by the hardware. */
  181. struct x86_hw_tss {
  182. unsigned short back_link, __blh;
  183. unsigned long sp0;
  184. unsigned short ss0, __ss0h;
  185. unsigned long sp1;
  186. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  187. unsigned short ss1, __ss1h;
  188. unsigned long sp2;
  189. unsigned short ss2, __ss2h;
  190. unsigned long __cr3;
  191. unsigned long ip;
  192. unsigned long flags;
  193. unsigned long ax;
  194. unsigned long cx;
  195. unsigned long dx;
  196. unsigned long bx;
  197. unsigned long sp;
  198. unsigned long bp;
  199. unsigned long si;
  200. unsigned long di;
  201. unsigned short es, __esh;
  202. unsigned short cs, __csh;
  203. unsigned short ss, __ssh;
  204. unsigned short ds, __dsh;
  205. unsigned short fs, __fsh;
  206. unsigned short gs, __gsh;
  207. unsigned short ldt, __ldth;
  208. unsigned short trace;
  209. unsigned short io_bitmap_base;
  210. } __attribute__((packed));
  211. #else
  212. struct x86_hw_tss {
  213. u32 reserved1;
  214. u64 sp0;
  215. u64 sp1;
  216. u64 sp2;
  217. u64 reserved2;
  218. u64 ist[7];
  219. u32 reserved3;
  220. u32 reserved4;
  221. u16 reserved5;
  222. u16 io_bitmap_base;
  223. } __attribute__((packed)) ____cacheline_aligned;
  224. #endif
  225. /*
  226. * IO-bitmap sizes:
  227. */
  228. #define IO_BITMAP_BITS 65536
  229. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  230. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  231. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  232. #define INVALID_IO_BITMAP_OFFSET 0x8000
  233. struct tss_struct {
  234. /*
  235. * The hardware state:
  236. */
  237. struct x86_hw_tss x86_tss;
  238. /*
  239. * The extra 1 is there because the CPU will access an
  240. * additional byte beyond the end of the IO permission
  241. * bitmap. The extra byte must be all 1 bits, and must
  242. * be within the limit.
  243. */
  244. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  245. /*
  246. * .. and then another 0x100 bytes for the emergency kernel stack:
  247. */
  248. unsigned long stack[64];
  249. } ____cacheline_aligned;
  250. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  251. /*
  252. * Save the original ist values for checking stack pointers during debugging
  253. */
  254. struct orig_ist {
  255. unsigned long ist[7];
  256. };
  257. #define MXCSR_DEFAULT 0x1f80
  258. struct i387_fsave_struct {
  259. u32 cwd; /* FPU Control Word */
  260. u32 swd; /* FPU Status Word */
  261. u32 twd; /* FPU Tag Word */
  262. u32 fip; /* FPU IP Offset */
  263. u32 fcs; /* FPU IP Selector */
  264. u32 foo; /* FPU Operand Pointer Offset */
  265. u32 fos; /* FPU Operand Pointer Selector */
  266. /* 8*10 bytes for each FP-reg = 80 bytes: */
  267. u32 st_space[20];
  268. /* Software status information [not touched by FSAVE ]: */
  269. u32 status;
  270. };
  271. struct i387_fxsave_struct {
  272. u16 cwd; /* Control Word */
  273. u16 swd; /* Status Word */
  274. u16 twd; /* Tag Word */
  275. u16 fop; /* Last Instruction Opcode */
  276. union {
  277. struct {
  278. u64 rip; /* Instruction Pointer */
  279. u64 rdp; /* Data Pointer */
  280. };
  281. struct {
  282. u32 fip; /* FPU IP Offset */
  283. u32 fcs; /* FPU IP Selector */
  284. u32 foo; /* FPU Operand Offset */
  285. u32 fos; /* FPU Operand Selector */
  286. };
  287. };
  288. u32 mxcsr; /* MXCSR Register State */
  289. u32 mxcsr_mask; /* MXCSR Mask */
  290. /* 8*16 bytes for each FP-reg = 128 bytes: */
  291. u32 st_space[32];
  292. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  293. u32 xmm_space[64];
  294. u32 padding[12];
  295. union {
  296. u32 padding1[12];
  297. u32 sw_reserved[12];
  298. };
  299. } __attribute__((aligned(16)));
  300. struct i387_soft_struct {
  301. u32 cwd;
  302. u32 swd;
  303. u32 twd;
  304. u32 fip;
  305. u32 fcs;
  306. u32 foo;
  307. u32 fos;
  308. /* 8*10 bytes for each FP-reg = 80 bytes: */
  309. u32 st_space[20];
  310. u8 ftop;
  311. u8 changed;
  312. u8 lookahead;
  313. u8 no_update;
  314. u8 rm;
  315. u8 alimit;
  316. struct math_emu_info *info;
  317. u32 entry_eip;
  318. };
  319. struct ymmh_struct {
  320. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  321. u32 ymmh_space[64];
  322. };
  323. /* We don't support LWP yet: */
  324. struct lwp_struct {
  325. u8 reserved[128];
  326. };
  327. struct bndreg {
  328. u64 lower_bound;
  329. u64 upper_bound;
  330. } __packed;
  331. struct bndcsr {
  332. u64 bndcfgu;
  333. u64 bndstatus;
  334. } __packed;
  335. struct xsave_hdr_struct {
  336. u64 xstate_bv;
  337. u64 xcomp_bv;
  338. u64 reserved[6];
  339. } __attribute__((packed));
  340. struct xsave_struct {
  341. struct i387_fxsave_struct i387;
  342. struct xsave_hdr_struct xsave_hdr;
  343. struct ymmh_struct ymmh;
  344. struct lwp_struct lwp;
  345. struct bndreg bndreg[4];
  346. struct bndcsr bndcsr;
  347. /* new processor state extensions will go here */
  348. } __attribute__ ((packed, aligned (64)));
  349. union thread_xstate {
  350. struct i387_fsave_struct fsave;
  351. struct i387_fxsave_struct fxsave;
  352. struct i387_soft_struct soft;
  353. struct xsave_struct xsave;
  354. };
  355. struct fpu {
  356. unsigned int last_cpu;
  357. unsigned int has_fpu;
  358. union thread_xstate *state;
  359. };
  360. #ifdef CONFIG_X86_64
  361. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  362. union irq_stack_union {
  363. char irq_stack[IRQ_STACK_SIZE];
  364. /*
  365. * GCC hardcodes the stack canary as %gs:40. Since the
  366. * irq_stack is the object at %gs:0, we reserve the bottom
  367. * 48 bytes of the irq stack for the canary.
  368. */
  369. struct {
  370. char gs_base[40];
  371. unsigned long stack_canary;
  372. };
  373. };
  374. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  375. DECLARE_INIT_PER_CPU(irq_stack_union);
  376. DECLARE_PER_CPU(char *, irq_stack_ptr);
  377. DECLARE_PER_CPU(unsigned int, irq_count);
  378. extern asmlinkage void ignore_sysret(void);
  379. #else /* X86_64 */
  380. #ifdef CONFIG_CC_STACKPROTECTOR
  381. /*
  382. * Make sure stack canary segment base is cached-aligned:
  383. * "For Intel Atom processors, avoid non zero segment base address
  384. * that is not aligned to cache line boundary at all cost."
  385. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  386. */
  387. struct stack_canary {
  388. char __pad[20]; /* canary at %gs:20 */
  389. unsigned long canary;
  390. };
  391. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  392. #endif
  393. /*
  394. * per-CPU IRQ handling stacks
  395. */
  396. struct irq_stack {
  397. u32 stack[THREAD_SIZE/sizeof(u32)];
  398. } __aligned(THREAD_SIZE);
  399. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  400. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  401. #endif /* X86_64 */
  402. extern unsigned int xstate_size;
  403. extern void free_thread_xstate(struct task_struct *);
  404. extern struct kmem_cache *task_xstate_cachep;
  405. struct perf_event;
  406. struct thread_struct {
  407. /* Cached TLS descriptors: */
  408. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  409. unsigned long sp0;
  410. unsigned long sp;
  411. #ifdef CONFIG_X86_32
  412. unsigned long sysenter_cs;
  413. #else
  414. unsigned long usersp; /* Copy from PDA */
  415. unsigned short es;
  416. unsigned short ds;
  417. unsigned short fsindex;
  418. unsigned short gsindex;
  419. #endif
  420. #ifdef CONFIG_X86_32
  421. unsigned long ip;
  422. #endif
  423. #ifdef CONFIG_X86_64
  424. unsigned long fs;
  425. #endif
  426. unsigned long gs;
  427. /* Save middle states of ptrace breakpoints */
  428. struct perf_event *ptrace_bps[HBP_NUM];
  429. /* Debug status used for traps, single steps, etc... */
  430. unsigned long debugreg6;
  431. /* Keep track of the exact dr7 value set by the user */
  432. unsigned long ptrace_dr7;
  433. /* Fault info: */
  434. unsigned long cr2;
  435. unsigned long trap_nr;
  436. unsigned long error_code;
  437. /* floating point and extended processor state */
  438. struct fpu fpu;
  439. #ifdef CONFIG_X86_32
  440. /* Virtual 86 mode info */
  441. struct vm86_struct __user *vm86_info;
  442. unsigned long screen_bitmap;
  443. unsigned long v86flags;
  444. unsigned long v86mask;
  445. unsigned long saved_sp0;
  446. unsigned int saved_fs;
  447. unsigned int saved_gs;
  448. #endif
  449. /* IO permissions: */
  450. unsigned long *io_bitmap_ptr;
  451. unsigned long iopl;
  452. /* Max allowed port in the bitmap, in bytes: */
  453. unsigned io_bitmap_max;
  454. /*
  455. * fpu_counter contains the number of consecutive context switches
  456. * that the FPU is used. If this is over a threshold, the lazy fpu
  457. * saving becomes unlazy to save the trap. This is an unsigned char
  458. * so that after 256 times the counter wraps and the behavior turns
  459. * lazy again; this to deal with bursty apps that only use FPU for
  460. * a short time
  461. */
  462. unsigned char fpu_counter;
  463. };
  464. /*
  465. * Set IOPL bits in EFLAGS from given mask
  466. */
  467. static inline void native_set_iopl_mask(unsigned mask)
  468. {
  469. #ifdef CONFIG_X86_32
  470. unsigned int reg;
  471. asm volatile ("pushfl;"
  472. "popl %0;"
  473. "andl %1, %0;"
  474. "orl %2, %0;"
  475. "pushl %0;"
  476. "popfl"
  477. : "=&r" (reg)
  478. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  479. #endif
  480. }
  481. static inline void
  482. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  483. {
  484. tss->x86_tss.sp0 = thread->sp0;
  485. #ifdef CONFIG_X86_32
  486. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  487. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  488. tss->x86_tss.ss1 = thread->sysenter_cs;
  489. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  490. }
  491. #endif
  492. }
  493. static inline void native_swapgs(void)
  494. {
  495. #ifdef CONFIG_X86_64
  496. asm volatile("swapgs" ::: "memory");
  497. #endif
  498. }
  499. #ifdef CONFIG_PARAVIRT
  500. #include <asm/paravirt.h>
  501. #else
  502. #define __cpuid native_cpuid
  503. #define paravirt_enabled() 0
  504. static inline void load_sp0(struct tss_struct *tss,
  505. struct thread_struct *thread)
  506. {
  507. native_load_sp0(tss, thread);
  508. }
  509. #define set_iopl_mask native_set_iopl_mask
  510. #endif /* CONFIG_PARAVIRT */
  511. /*
  512. * Save the cr4 feature set we're using (ie
  513. * Pentium 4MB enable and PPro Global page
  514. * enable), so that any CPU's that boot up
  515. * after us can get the correct flags.
  516. */
  517. extern unsigned long mmu_cr4_features;
  518. extern u32 *trampoline_cr4_features;
  519. static inline void set_in_cr4(unsigned long mask)
  520. {
  521. unsigned long cr4;
  522. mmu_cr4_features |= mask;
  523. if (trampoline_cr4_features)
  524. *trampoline_cr4_features = mmu_cr4_features;
  525. cr4 = read_cr4();
  526. cr4 |= mask;
  527. write_cr4(cr4);
  528. }
  529. static inline void clear_in_cr4(unsigned long mask)
  530. {
  531. unsigned long cr4;
  532. mmu_cr4_features &= ~mask;
  533. if (trampoline_cr4_features)
  534. *trampoline_cr4_features = mmu_cr4_features;
  535. cr4 = read_cr4();
  536. cr4 &= ~mask;
  537. write_cr4(cr4);
  538. }
  539. typedef struct {
  540. unsigned long seg;
  541. } mm_segment_t;
  542. /* Free all resources held by a thread. */
  543. extern void release_thread(struct task_struct *);
  544. unsigned long get_wchan(struct task_struct *p);
  545. /*
  546. * Generic CPUID function
  547. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  548. * resulting in stale register contents being returned.
  549. */
  550. static inline void cpuid(unsigned int op,
  551. unsigned int *eax, unsigned int *ebx,
  552. unsigned int *ecx, unsigned int *edx)
  553. {
  554. *eax = op;
  555. *ecx = 0;
  556. __cpuid(eax, ebx, ecx, edx);
  557. }
  558. /* Some CPUID calls want 'count' to be placed in ecx */
  559. static inline void cpuid_count(unsigned int op, int count,
  560. unsigned int *eax, unsigned int *ebx,
  561. unsigned int *ecx, unsigned int *edx)
  562. {
  563. *eax = op;
  564. *ecx = count;
  565. __cpuid(eax, ebx, ecx, edx);
  566. }
  567. /*
  568. * CPUID functions returning a single datum
  569. */
  570. static inline unsigned int cpuid_eax(unsigned int op)
  571. {
  572. unsigned int eax, ebx, ecx, edx;
  573. cpuid(op, &eax, &ebx, &ecx, &edx);
  574. return eax;
  575. }
  576. static inline unsigned int cpuid_ebx(unsigned int op)
  577. {
  578. unsigned int eax, ebx, ecx, edx;
  579. cpuid(op, &eax, &ebx, &ecx, &edx);
  580. return ebx;
  581. }
  582. static inline unsigned int cpuid_ecx(unsigned int op)
  583. {
  584. unsigned int eax, ebx, ecx, edx;
  585. cpuid(op, &eax, &ebx, &ecx, &edx);
  586. return ecx;
  587. }
  588. static inline unsigned int cpuid_edx(unsigned int op)
  589. {
  590. unsigned int eax, ebx, ecx, edx;
  591. cpuid(op, &eax, &ebx, &ecx, &edx);
  592. return edx;
  593. }
  594. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  595. static inline void rep_nop(void)
  596. {
  597. asm volatile("rep; nop" ::: "memory");
  598. }
  599. static inline void cpu_relax(void)
  600. {
  601. rep_nop();
  602. }
  603. #define cpu_relax_lowlatency() cpu_relax()
  604. /* Stop speculative execution and prefetching of modified code. */
  605. static inline void sync_core(void)
  606. {
  607. int tmp;
  608. #ifdef CONFIG_M486
  609. /*
  610. * Do a CPUID if available, otherwise do a jump. The jump
  611. * can conveniently enough be the jump around CPUID.
  612. */
  613. asm volatile("cmpl %2,%1\n\t"
  614. "jl 1f\n\t"
  615. "cpuid\n"
  616. "1:"
  617. : "=a" (tmp)
  618. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  619. : "ebx", "ecx", "edx", "memory");
  620. #else
  621. /*
  622. * CPUID is a barrier to speculative execution.
  623. * Prefetched instructions are automatically
  624. * invalidated when modified.
  625. */
  626. asm volatile("cpuid"
  627. : "=a" (tmp)
  628. : "0" (1)
  629. : "ebx", "ecx", "edx", "memory");
  630. #endif
  631. }
  632. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  633. extern void init_amd_e400_c1e_mask(void);
  634. extern unsigned long boot_option_idle_override;
  635. extern bool amd_e400_c1e_detected;
  636. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  637. IDLE_POLL};
  638. extern void enable_sep_cpu(void);
  639. extern int sysenter_setup(void);
  640. extern void early_trap_init(void);
  641. void early_trap_pf_init(void);
  642. /* Defined in head.S */
  643. extern struct desc_ptr early_gdt_descr;
  644. extern void cpu_set_gdt(int);
  645. extern void switch_to_new_gdt(int);
  646. extern void load_percpu_segment(int);
  647. extern void cpu_init(void);
  648. static inline unsigned long get_debugctlmsr(void)
  649. {
  650. unsigned long debugctlmsr = 0;
  651. #ifndef CONFIG_X86_DEBUGCTLMSR
  652. if (boot_cpu_data.x86 < 6)
  653. return 0;
  654. #endif
  655. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  656. return debugctlmsr;
  657. }
  658. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  659. {
  660. #ifndef CONFIG_X86_DEBUGCTLMSR
  661. if (boot_cpu_data.x86 < 6)
  662. return;
  663. #endif
  664. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  665. }
  666. extern void set_task_blockstep(struct task_struct *task, bool on);
  667. /*
  668. * from system description table in BIOS. Mostly for MCA use, but
  669. * others may find it useful:
  670. */
  671. extern unsigned int machine_id;
  672. extern unsigned int machine_submodel_id;
  673. extern unsigned int BIOS_revision;
  674. /* Boot loader type from the setup header: */
  675. extern int bootloader_type;
  676. extern int bootloader_version;
  677. extern char ignore_fpu_irq;
  678. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  679. #define ARCH_HAS_PREFETCHW
  680. #define ARCH_HAS_SPINLOCK_PREFETCH
  681. #ifdef CONFIG_X86_32
  682. # define BASE_PREFETCH ASM_NOP4
  683. # define ARCH_HAS_PREFETCH
  684. #else
  685. # define BASE_PREFETCH "prefetcht0 (%1)"
  686. #endif
  687. /*
  688. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  689. *
  690. * It's not worth to care about 3dnow prefetches for the K6
  691. * because they are microcoded there and very slow.
  692. */
  693. static inline void prefetch(const void *x)
  694. {
  695. alternative_input(BASE_PREFETCH,
  696. "prefetchnta (%1)",
  697. X86_FEATURE_XMM,
  698. "r" (x));
  699. }
  700. /*
  701. * 3dnow prefetch to get an exclusive cache line.
  702. * Useful for spinlocks to avoid one state transition in the
  703. * cache coherency protocol:
  704. */
  705. static inline void prefetchw(const void *x)
  706. {
  707. alternative_input(BASE_PREFETCH,
  708. "prefetchw (%1)",
  709. X86_FEATURE_3DNOW,
  710. "r" (x));
  711. }
  712. static inline void spin_lock_prefetch(const void *x)
  713. {
  714. prefetchw(x);
  715. }
  716. #ifdef CONFIG_X86_32
  717. /*
  718. * User space process size: 3GB (default).
  719. */
  720. #define TASK_SIZE PAGE_OFFSET
  721. #define TASK_SIZE_MAX TASK_SIZE
  722. #define STACK_TOP TASK_SIZE
  723. #define STACK_TOP_MAX STACK_TOP
  724. #define INIT_THREAD { \
  725. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  726. .vm86_info = NULL, \
  727. .sysenter_cs = __KERNEL_CS, \
  728. .io_bitmap_ptr = NULL, \
  729. }
  730. /*
  731. * Note that the .io_bitmap member must be extra-big. This is because
  732. * the CPU will access an additional byte beyond the end of the IO
  733. * permission bitmap. The extra byte must be all 1 bits, and must
  734. * be within the limit.
  735. */
  736. #define INIT_TSS { \
  737. .x86_tss = { \
  738. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  739. .ss0 = __KERNEL_DS, \
  740. .ss1 = __KERNEL_CS, \
  741. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  742. }, \
  743. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  744. }
  745. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  746. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  747. #define KSTK_TOP(info) \
  748. ({ \
  749. unsigned long *__ptr = (unsigned long *)(info); \
  750. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  751. })
  752. /*
  753. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  754. * This is necessary to guarantee that the entire "struct pt_regs"
  755. * is accessible even if the CPU haven't stored the SS/ESP registers
  756. * on the stack (interrupt gate does not save these registers
  757. * when switching to the same priv ring).
  758. * Therefore beware: accessing the ss/esp fields of the
  759. * "struct pt_regs" is possible, but they may contain the
  760. * completely wrong values.
  761. */
  762. #define task_pt_regs(task) \
  763. ({ \
  764. struct pt_regs *__regs__; \
  765. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  766. __regs__ - 1; \
  767. })
  768. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  769. #else
  770. /*
  771. * User space process size. 47bits minus one guard page. The guard
  772. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  773. * the highest possible canonical userspace address, then that
  774. * syscall will enter the kernel with a non-canonical return
  775. * address, and SYSRET will explode dangerously. We avoid this
  776. * particular problem by preventing anything from being mapped
  777. * at the maximum canonical address.
  778. */
  779. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  780. /* This decides where the kernel will search for a free chunk of vm
  781. * space during mmap's.
  782. */
  783. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  784. 0xc0000000 : 0xFFFFe000)
  785. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  786. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  787. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  788. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  789. #define STACK_TOP TASK_SIZE
  790. #define STACK_TOP_MAX TASK_SIZE_MAX
  791. #define INIT_THREAD { \
  792. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  793. }
  794. #define INIT_TSS { \
  795. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  796. }
  797. /*
  798. * Return saved PC of a blocked thread.
  799. * What is this good for? it will be always the scheduler or ret_from_fork.
  800. */
  801. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  802. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  803. extern unsigned long KSTK_ESP(struct task_struct *task);
  804. /*
  805. * User space RSP while inside the SYSCALL fast path
  806. */
  807. DECLARE_PER_CPU(unsigned long, old_rsp);
  808. #endif /* CONFIG_X86_64 */
  809. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  810. unsigned long new_sp);
  811. /*
  812. * This decides where the kernel will search for a free chunk of vm
  813. * space during mmap's.
  814. */
  815. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  816. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  817. /* Get/set a process' ability to use the timestamp counter instruction */
  818. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  819. #define SET_TSC_CTL(val) set_tsc_mode((val))
  820. extern int get_tsc_mode(unsigned long adr);
  821. extern int set_tsc_mode(unsigned int val);
  822. /* Register/unregister a process' MPX related resource */
  823. #define MPX_ENABLE_MANAGEMENT(tsk) mpx_enable_management((tsk))
  824. #define MPX_DISABLE_MANAGEMENT(tsk) mpx_disable_management((tsk))
  825. #ifdef CONFIG_X86_INTEL_MPX
  826. extern int mpx_enable_management(struct task_struct *tsk);
  827. extern int mpx_disable_management(struct task_struct *tsk);
  828. #else
  829. static inline int mpx_enable_management(struct task_struct *tsk)
  830. {
  831. return -EINVAL;
  832. }
  833. static inline int mpx_disable_management(struct task_struct *tsk)
  834. {
  835. return -EINVAL;
  836. }
  837. #endif /* CONFIG_X86_INTEL_MPX */
  838. extern u16 amd_get_nb_id(int cpu);
  839. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  840. {
  841. uint32_t base, eax, signature[3];
  842. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  843. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  844. if (!memcmp(sig, signature, 12) &&
  845. (leaves == 0 || ((eax - base) >= leaves)))
  846. return base;
  847. }
  848. return 0;
  849. }
  850. extern unsigned long arch_align_stack(unsigned long sp);
  851. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  852. void default_idle(void);
  853. #ifdef CONFIG_XEN
  854. bool xen_set_default_idle(void);
  855. #else
  856. #define xen_set_default_idle 0
  857. #endif
  858. void stop_this_cpu(void *dummy);
  859. void df_debug(struct pt_regs *regs, long error_code);
  860. #endif /* _ASM_X86_PROCESSOR_H */