io-pgtable-arm.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/atomic.h>
  22. #include <linux/iommu.h>
  23. #include <linux/kernel.h>
  24. #include <linux/sizes.h>
  25. #include <linux/slab.h>
  26. #include <linux/types.h>
  27. #include <linux/dma-mapping.h>
  28. #include <asm/barrier.h>
  29. #include "io-pgtable.h"
  30. #define ARM_LPAE_MAX_ADDR_BITS 48
  31. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  32. #define ARM_LPAE_MAX_LEVELS 4
  33. /* Struct accessors */
  34. #define io_pgtable_to_data(x) \
  35. container_of((x), struct arm_lpae_io_pgtable, iop)
  36. #define io_pgtable_ops_to_data(x) \
  37. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  38. /*
  39. * For consistency with the architecture, we always consider
  40. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  41. */
  42. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  43. /*
  44. * Calculate the right shift amount to get to the portion describing level l
  45. * in a virtual address mapped by the pagetable in d.
  46. */
  47. #define ARM_LPAE_LVL_SHIFT(l,d) \
  48. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  49. * (d)->bits_per_level) + (d)->pg_shift)
  50. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  51. #define ARM_LPAE_PAGES_PER_PGD(d) \
  52. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  53. /*
  54. * Calculate the index at level l used to map virtual address a using the
  55. * pagetable in d.
  56. */
  57. #define ARM_LPAE_PGD_IDX(l,d) \
  58. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  59. #define ARM_LPAE_LVL_IDX(a,l,d) \
  60. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  61. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  62. /* Calculate the block/page mapping size at level l for pagetable in d. */
  63. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  64. (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
  65. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  66. /* Page table bits */
  67. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  68. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  69. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  70. #define ARM_LPAE_PTE_TYPE_TABLE 3
  71. #define ARM_LPAE_PTE_TYPE_PAGE 3
  72. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  73. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  74. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  75. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  76. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  77. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  78. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  79. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  80. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  81. /* Ignore the contiguous bit for block splitting */
  82. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  83. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  84. ARM_LPAE_PTE_ATTR_HI_MASK)
  85. /* Software bit for solving coherency races */
  86. #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
  87. /* Stage-1 PTE */
  88. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  89. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  90. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  91. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  92. /* Stage-2 PTE */
  93. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  94. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  95. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  96. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  97. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  98. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  99. /* Register bits */
  100. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  101. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  102. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  103. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  104. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  105. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  106. #define ARM_LPAE_TCR_SH0_SHIFT 12
  107. #define ARM_LPAE_TCR_SH0_MASK 0x3
  108. #define ARM_LPAE_TCR_SH_NS 0
  109. #define ARM_LPAE_TCR_SH_OS 2
  110. #define ARM_LPAE_TCR_SH_IS 3
  111. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  112. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  113. #define ARM_LPAE_TCR_RGN_MASK 0x3
  114. #define ARM_LPAE_TCR_RGN_NC 0
  115. #define ARM_LPAE_TCR_RGN_WBWA 1
  116. #define ARM_LPAE_TCR_RGN_WT 2
  117. #define ARM_LPAE_TCR_RGN_WB 3
  118. #define ARM_LPAE_TCR_SL0_SHIFT 6
  119. #define ARM_LPAE_TCR_SL0_MASK 0x3
  120. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  121. #define ARM_LPAE_TCR_SZ_MASK 0xf
  122. #define ARM_LPAE_TCR_PS_SHIFT 16
  123. #define ARM_LPAE_TCR_PS_MASK 0x7
  124. #define ARM_LPAE_TCR_IPS_SHIFT 32
  125. #define ARM_LPAE_TCR_IPS_MASK 0x7
  126. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  127. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  128. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  129. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  130. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  131. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  132. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  133. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  134. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  135. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  136. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  137. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  138. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  139. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  140. /* IOPTE accessors */
  141. #define iopte_deref(pte,d) \
  142. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  143. & ~(ARM_LPAE_GRANULE(d) - 1ULL)))
  144. #define iopte_type(pte,l) \
  145. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  146. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  147. #define iopte_leaf(pte,l) \
  148. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  149. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  150. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  151. #define iopte_to_pfn(pte,d) \
  152. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  153. #define pfn_to_iopte(pfn,d) \
  154. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  155. struct arm_lpae_io_pgtable {
  156. struct io_pgtable iop;
  157. int levels;
  158. size_t pgd_size;
  159. unsigned long pg_shift;
  160. unsigned long bits_per_level;
  161. void *pgd;
  162. };
  163. typedef u64 arm_lpae_iopte;
  164. static bool selftest_running = false;
  165. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  166. {
  167. return (dma_addr_t)virt_to_phys(pages);
  168. }
  169. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  170. struct io_pgtable_cfg *cfg)
  171. {
  172. struct device *dev = cfg->iommu_dev;
  173. dma_addr_t dma;
  174. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  175. if (!pages)
  176. return NULL;
  177. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
  178. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  179. if (dma_mapping_error(dev, dma))
  180. goto out_free;
  181. /*
  182. * We depend on the IOMMU being able to work with any physical
  183. * address directly, so if the DMA layer suggests otherwise by
  184. * translating or truncating them, that bodes very badly...
  185. */
  186. if (dma != virt_to_phys(pages))
  187. goto out_unmap;
  188. }
  189. return pages;
  190. out_unmap:
  191. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  192. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  193. out_free:
  194. free_pages_exact(pages, size);
  195. return NULL;
  196. }
  197. static void __arm_lpae_free_pages(void *pages, size_t size,
  198. struct io_pgtable_cfg *cfg)
  199. {
  200. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  201. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  202. size, DMA_TO_DEVICE);
  203. free_pages_exact(pages, size);
  204. }
  205. static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
  206. struct io_pgtable_cfg *cfg)
  207. {
  208. dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
  209. sizeof(*ptep), DMA_TO_DEVICE);
  210. }
  211. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  212. struct io_pgtable_cfg *cfg)
  213. {
  214. *ptep = pte;
  215. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  216. __arm_lpae_sync_pte(ptep, cfg);
  217. }
  218. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  219. unsigned long iova, size_t size, int lvl,
  220. arm_lpae_iopte *ptep);
  221. static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  222. phys_addr_t paddr, arm_lpae_iopte prot,
  223. int lvl, arm_lpae_iopte *ptep)
  224. {
  225. arm_lpae_iopte pte = prot;
  226. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  227. pte |= ARM_LPAE_PTE_NS;
  228. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  229. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  230. else
  231. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  232. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  233. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  234. __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
  235. }
  236. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  237. unsigned long iova, phys_addr_t paddr,
  238. arm_lpae_iopte prot, int lvl,
  239. arm_lpae_iopte *ptep)
  240. {
  241. arm_lpae_iopte pte = *ptep;
  242. if (iopte_leaf(pte, lvl)) {
  243. /* We require an unmap first */
  244. WARN_ON(!selftest_running);
  245. return -EEXIST;
  246. } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  247. /*
  248. * We need to unmap and free the old table before
  249. * overwriting it with a block entry.
  250. */
  251. arm_lpae_iopte *tblp;
  252. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  253. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  254. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  255. return -EINVAL;
  256. }
  257. __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
  258. return 0;
  259. }
  260. static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
  261. arm_lpae_iopte *ptep,
  262. arm_lpae_iopte curr,
  263. struct io_pgtable_cfg *cfg)
  264. {
  265. arm_lpae_iopte old, new;
  266. new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
  267. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  268. new |= ARM_LPAE_PTE_NSTABLE;
  269. /*
  270. * Ensure the table itself is visible before its PTE can be.
  271. * Whilst we could get away with cmpxchg64_release below, this
  272. * doesn't have any ordering semantics when !CONFIG_SMP.
  273. */
  274. dma_wmb();
  275. old = cmpxchg64_relaxed(ptep, curr, new);
  276. if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
  277. (old & ARM_LPAE_PTE_SW_SYNC))
  278. return old;
  279. /* Even if it's not ours, there's no point waiting; just kick it */
  280. __arm_lpae_sync_pte(ptep, cfg);
  281. if (old == curr)
  282. WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
  283. return old;
  284. }
  285. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  286. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  287. int lvl, arm_lpae_iopte *ptep)
  288. {
  289. arm_lpae_iopte *cptep, pte;
  290. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  291. size_t tblsz = ARM_LPAE_GRANULE(data);
  292. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  293. /* Find our entry at the current level */
  294. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  295. /* If we can install a leaf entry at this level, then do so */
  296. if (size == block_size && (size & cfg->pgsize_bitmap))
  297. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  298. /* We can't allocate tables at the final level */
  299. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  300. return -EINVAL;
  301. /* Grab a pointer to the next level */
  302. pte = READ_ONCE(*ptep);
  303. if (!pte) {
  304. cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
  305. if (!cptep)
  306. return -ENOMEM;
  307. pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
  308. if (pte)
  309. __arm_lpae_free_pages(cptep, tblsz, cfg);
  310. } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
  311. !(pte & ARM_LPAE_PTE_SW_SYNC)) {
  312. __arm_lpae_sync_pte(ptep, cfg);
  313. }
  314. if (pte && !iopte_leaf(pte, lvl)) {
  315. cptep = iopte_deref(pte, data);
  316. } else if (pte) {
  317. /* We require an unmap first */
  318. WARN_ON(!selftest_running);
  319. return -EEXIST;
  320. }
  321. /* Rinse, repeat */
  322. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  323. }
  324. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  325. int prot)
  326. {
  327. arm_lpae_iopte pte;
  328. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  329. data->iop.fmt == ARM_32_LPAE_S1) {
  330. pte = ARM_LPAE_PTE_nG;
  331. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  332. pte |= ARM_LPAE_PTE_AP_RDONLY;
  333. if (!(prot & IOMMU_PRIV))
  334. pte |= ARM_LPAE_PTE_AP_UNPRIV;
  335. if (prot & IOMMU_MMIO)
  336. pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
  337. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  338. else if (prot & IOMMU_CACHE)
  339. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  340. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  341. } else {
  342. pte = ARM_LPAE_PTE_HAP_FAULT;
  343. if (prot & IOMMU_READ)
  344. pte |= ARM_LPAE_PTE_HAP_READ;
  345. if (prot & IOMMU_WRITE)
  346. pte |= ARM_LPAE_PTE_HAP_WRITE;
  347. if (prot & IOMMU_MMIO)
  348. pte |= ARM_LPAE_PTE_MEMATTR_DEV;
  349. else if (prot & IOMMU_CACHE)
  350. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  351. else
  352. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  353. }
  354. if (prot & IOMMU_NOEXEC)
  355. pte |= ARM_LPAE_PTE_XN;
  356. return pte;
  357. }
  358. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  359. phys_addr_t paddr, size_t size, int iommu_prot)
  360. {
  361. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  362. arm_lpae_iopte *ptep = data->pgd;
  363. int ret, lvl = ARM_LPAE_START_LVL(data);
  364. arm_lpae_iopte prot;
  365. /* If no access, then nothing to do */
  366. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  367. return 0;
  368. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
  369. paddr >= (1ULL << data->iop.cfg.oas)))
  370. return -ERANGE;
  371. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  372. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  373. /*
  374. * Synchronise all PTE updates for the new mapping before there's
  375. * a chance for anything to kick off a table walk for the new iova.
  376. */
  377. wmb();
  378. return ret;
  379. }
  380. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  381. arm_lpae_iopte *ptep)
  382. {
  383. arm_lpae_iopte *start, *end;
  384. unsigned long table_size;
  385. if (lvl == ARM_LPAE_START_LVL(data))
  386. table_size = data->pgd_size;
  387. else
  388. table_size = ARM_LPAE_GRANULE(data);
  389. start = ptep;
  390. /* Only leaf entries at the last level */
  391. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  392. end = ptep;
  393. else
  394. end = (void *)ptep + table_size;
  395. while (ptep != end) {
  396. arm_lpae_iopte pte = *ptep++;
  397. if (!pte || iopte_leaf(pte, lvl))
  398. continue;
  399. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  400. }
  401. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  402. }
  403. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  404. {
  405. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  406. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  407. kfree(data);
  408. }
  409. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  410. unsigned long iova, size_t size,
  411. arm_lpae_iopte blk_pte, int lvl,
  412. arm_lpae_iopte *ptep)
  413. {
  414. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  415. arm_lpae_iopte pte, *tablep;
  416. phys_addr_t blk_paddr;
  417. size_t tablesz = ARM_LPAE_GRANULE(data);
  418. size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  419. int i, unmap_idx = -1;
  420. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  421. return 0;
  422. tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
  423. if (!tablep)
  424. return 0; /* Bytes unmapped */
  425. if (size == split_sz)
  426. unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
  427. blk_paddr = iopte_to_pfn(blk_pte, data) << data->pg_shift;
  428. pte = iopte_prot(blk_pte);
  429. for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
  430. /* Unmap! */
  431. if (i == unmap_idx)
  432. continue;
  433. __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
  434. }
  435. pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
  436. if (pte != blk_pte) {
  437. __arm_lpae_free_pages(tablep, tablesz, cfg);
  438. /*
  439. * We may race against someone unmapping another part of this
  440. * block, but anything else is invalid. We can't misinterpret
  441. * a page entry here since we're never at the last level.
  442. */
  443. if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
  444. return 0;
  445. tablep = iopte_deref(pte, data);
  446. }
  447. if (unmap_idx < 0)
  448. return __arm_lpae_unmap(data, iova, size, lvl, tablep);
  449. io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
  450. return size;
  451. }
  452. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  453. unsigned long iova, size_t size, int lvl,
  454. arm_lpae_iopte *ptep)
  455. {
  456. arm_lpae_iopte pte;
  457. struct io_pgtable *iop = &data->iop;
  458. /* Something went horribly wrong and we ran out of page table */
  459. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  460. return 0;
  461. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  462. pte = READ_ONCE(*ptep);
  463. if (WARN_ON(!pte))
  464. return 0;
  465. /* If the size matches this level, we're in the right place */
  466. if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
  467. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  468. if (!iopte_leaf(pte, lvl)) {
  469. /* Also flush any partial walks */
  470. io_pgtable_tlb_add_flush(iop, iova, size,
  471. ARM_LPAE_GRANULE(data), false);
  472. io_pgtable_tlb_sync(iop);
  473. ptep = iopte_deref(pte, data);
  474. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  475. } else {
  476. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  477. }
  478. return size;
  479. } else if (iopte_leaf(pte, lvl)) {
  480. /*
  481. * Insert a table at the next level to map the old region,
  482. * minus the part we want to unmap
  483. */
  484. return arm_lpae_split_blk_unmap(data, iova, size, pte,
  485. lvl + 1, ptep);
  486. }
  487. /* Keep on walkin' */
  488. ptep = iopte_deref(pte, data);
  489. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  490. }
  491. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  492. size_t size)
  493. {
  494. size_t unmapped;
  495. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  496. arm_lpae_iopte *ptep = data->pgd;
  497. int lvl = ARM_LPAE_START_LVL(data);
  498. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
  499. return 0;
  500. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  501. if (unmapped)
  502. io_pgtable_tlb_sync(&data->iop);
  503. return unmapped;
  504. }
  505. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  506. unsigned long iova)
  507. {
  508. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  509. arm_lpae_iopte pte, *ptep = data->pgd;
  510. int lvl = ARM_LPAE_START_LVL(data);
  511. do {
  512. /* Valid IOPTE pointer? */
  513. if (!ptep)
  514. return 0;
  515. /* Grab the IOPTE we're interested in */
  516. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  517. pte = READ_ONCE(*ptep);
  518. /* Valid entry? */
  519. if (!pte)
  520. return 0;
  521. /* Leaf entry? */
  522. if (iopte_leaf(pte,lvl))
  523. goto found_translation;
  524. /* Take it to the next level */
  525. ptep = iopte_deref(pte, data);
  526. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  527. /* Ran out of page tables to walk */
  528. return 0;
  529. found_translation:
  530. iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
  531. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  532. }
  533. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  534. {
  535. unsigned long granule;
  536. /*
  537. * We need to restrict the supported page sizes to match the
  538. * translation regime for a particular granule. Aim to match
  539. * the CPU page size if possible, otherwise prefer smaller sizes.
  540. * While we're at it, restrict the block sizes to match the
  541. * chosen granule.
  542. */
  543. if (cfg->pgsize_bitmap & PAGE_SIZE)
  544. granule = PAGE_SIZE;
  545. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  546. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  547. else if (cfg->pgsize_bitmap & PAGE_MASK)
  548. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  549. else
  550. granule = 0;
  551. switch (granule) {
  552. case SZ_4K:
  553. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  554. break;
  555. case SZ_16K:
  556. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  557. break;
  558. case SZ_64K:
  559. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  560. break;
  561. default:
  562. cfg->pgsize_bitmap = 0;
  563. }
  564. }
  565. static struct arm_lpae_io_pgtable *
  566. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  567. {
  568. unsigned long va_bits, pgd_bits;
  569. struct arm_lpae_io_pgtable *data;
  570. arm_lpae_restrict_pgsizes(cfg);
  571. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  572. return NULL;
  573. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  574. return NULL;
  575. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  576. return NULL;
  577. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  578. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  579. return NULL;
  580. }
  581. data = kmalloc(sizeof(*data), GFP_KERNEL);
  582. if (!data)
  583. return NULL;
  584. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  585. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  586. va_bits = cfg->ias - data->pg_shift;
  587. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  588. /* Calculate the actual size of our pgd (without concatenation) */
  589. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  590. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  591. data->iop.ops = (struct io_pgtable_ops) {
  592. .map = arm_lpae_map,
  593. .unmap = arm_lpae_unmap,
  594. .iova_to_phys = arm_lpae_iova_to_phys,
  595. };
  596. return data;
  597. }
  598. static struct io_pgtable *
  599. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  600. {
  601. u64 reg;
  602. struct arm_lpae_io_pgtable *data;
  603. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA))
  604. return NULL;
  605. data = arm_lpae_alloc_pgtable(cfg);
  606. if (!data)
  607. return NULL;
  608. /* TCR */
  609. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  610. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  611. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  612. switch (ARM_LPAE_GRANULE(data)) {
  613. case SZ_4K:
  614. reg |= ARM_LPAE_TCR_TG0_4K;
  615. break;
  616. case SZ_16K:
  617. reg |= ARM_LPAE_TCR_TG0_16K;
  618. break;
  619. case SZ_64K:
  620. reg |= ARM_LPAE_TCR_TG0_64K;
  621. break;
  622. }
  623. switch (cfg->oas) {
  624. case 32:
  625. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  626. break;
  627. case 36:
  628. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  629. break;
  630. case 40:
  631. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  632. break;
  633. case 42:
  634. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  635. break;
  636. case 44:
  637. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  638. break;
  639. case 48:
  640. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  641. break;
  642. default:
  643. goto out_free_data;
  644. }
  645. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  646. /* Disable speculative walks through TTBR1 */
  647. reg |= ARM_LPAE_TCR_EPD1;
  648. cfg->arm_lpae_s1_cfg.tcr = reg;
  649. /* MAIRs */
  650. reg = (ARM_LPAE_MAIR_ATTR_NC
  651. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  652. (ARM_LPAE_MAIR_ATTR_WBRWA
  653. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  654. (ARM_LPAE_MAIR_ATTR_DEVICE
  655. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  656. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  657. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  658. /* Looking good; allocate a pgd */
  659. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  660. if (!data->pgd)
  661. goto out_free_data;
  662. /* Ensure the empty pgd is visible before any actual TTBR write */
  663. wmb();
  664. /* TTBRs */
  665. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  666. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  667. return &data->iop;
  668. out_free_data:
  669. kfree(data);
  670. return NULL;
  671. }
  672. static struct io_pgtable *
  673. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  674. {
  675. u64 reg, sl;
  676. struct arm_lpae_io_pgtable *data;
  677. /* The NS quirk doesn't apply at stage 2 */
  678. if (cfg->quirks & ~IO_PGTABLE_QUIRK_NO_DMA)
  679. return NULL;
  680. data = arm_lpae_alloc_pgtable(cfg);
  681. if (!data)
  682. return NULL;
  683. /*
  684. * Concatenate PGDs at level 1 if possible in order to reduce
  685. * the depth of the stage-2 walk.
  686. */
  687. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  688. unsigned long pgd_pages;
  689. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  690. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  691. data->pgd_size = pgd_pages << data->pg_shift;
  692. data->levels--;
  693. }
  694. }
  695. /* VTCR */
  696. reg = ARM_64_LPAE_S2_TCR_RES1 |
  697. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  698. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  699. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  700. sl = ARM_LPAE_START_LVL(data);
  701. switch (ARM_LPAE_GRANULE(data)) {
  702. case SZ_4K:
  703. reg |= ARM_LPAE_TCR_TG0_4K;
  704. sl++; /* SL0 format is different for 4K granule size */
  705. break;
  706. case SZ_16K:
  707. reg |= ARM_LPAE_TCR_TG0_16K;
  708. break;
  709. case SZ_64K:
  710. reg |= ARM_LPAE_TCR_TG0_64K;
  711. break;
  712. }
  713. switch (cfg->oas) {
  714. case 32:
  715. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  716. break;
  717. case 36:
  718. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  719. break;
  720. case 40:
  721. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  722. break;
  723. case 42:
  724. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  725. break;
  726. case 44:
  727. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  728. break;
  729. case 48:
  730. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  731. break;
  732. default:
  733. goto out_free_data;
  734. }
  735. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  736. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  737. cfg->arm_lpae_s2_cfg.vtcr = reg;
  738. /* Allocate pgd pages */
  739. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  740. if (!data->pgd)
  741. goto out_free_data;
  742. /* Ensure the empty pgd is visible before any actual TTBR write */
  743. wmb();
  744. /* VTTBR */
  745. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  746. return &data->iop;
  747. out_free_data:
  748. kfree(data);
  749. return NULL;
  750. }
  751. static struct io_pgtable *
  752. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  753. {
  754. struct io_pgtable *iop;
  755. if (cfg->ias > 32 || cfg->oas > 40)
  756. return NULL;
  757. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  758. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  759. if (iop) {
  760. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  761. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  762. }
  763. return iop;
  764. }
  765. static struct io_pgtable *
  766. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  767. {
  768. struct io_pgtable *iop;
  769. if (cfg->ias > 40 || cfg->oas > 40)
  770. return NULL;
  771. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  772. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  773. if (iop)
  774. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  775. return iop;
  776. }
  777. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  778. .alloc = arm_64_lpae_alloc_pgtable_s1,
  779. .free = arm_lpae_free_pgtable,
  780. };
  781. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  782. .alloc = arm_64_lpae_alloc_pgtable_s2,
  783. .free = arm_lpae_free_pgtable,
  784. };
  785. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  786. .alloc = arm_32_lpae_alloc_pgtable_s1,
  787. .free = arm_lpae_free_pgtable,
  788. };
  789. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  790. .alloc = arm_32_lpae_alloc_pgtable_s2,
  791. .free = arm_lpae_free_pgtable,
  792. };
  793. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  794. static struct io_pgtable_cfg *cfg_cookie;
  795. static void dummy_tlb_flush_all(void *cookie)
  796. {
  797. WARN_ON(cookie != cfg_cookie);
  798. }
  799. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  800. size_t granule, bool leaf, void *cookie)
  801. {
  802. WARN_ON(cookie != cfg_cookie);
  803. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  804. }
  805. static void dummy_tlb_sync(void *cookie)
  806. {
  807. WARN_ON(cookie != cfg_cookie);
  808. }
  809. static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
  810. .tlb_flush_all = dummy_tlb_flush_all,
  811. .tlb_add_flush = dummy_tlb_add_flush,
  812. .tlb_sync = dummy_tlb_sync,
  813. };
  814. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  815. {
  816. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  817. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  818. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  819. cfg->pgsize_bitmap, cfg->ias);
  820. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  821. data->levels, data->pgd_size, data->pg_shift,
  822. data->bits_per_level, data->pgd);
  823. }
  824. #define __FAIL(ops, i) ({ \
  825. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  826. arm_lpae_dump_ops(ops); \
  827. selftest_running = false; \
  828. -EFAULT; \
  829. })
  830. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  831. {
  832. static const enum io_pgtable_fmt fmts[] = {
  833. ARM_64_LPAE_S1,
  834. ARM_64_LPAE_S2,
  835. };
  836. int i, j;
  837. unsigned long iova;
  838. size_t size;
  839. struct io_pgtable_ops *ops;
  840. selftest_running = true;
  841. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  842. cfg_cookie = cfg;
  843. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  844. if (!ops) {
  845. pr_err("selftest: failed to allocate io pgtable ops\n");
  846. return -ENOMEM;
  847. }
  848. /*
  849. * Initial sanity checks.
  850. * Empty page tables shouldn't provide any translations.
  851. */
  852. if (ops->iova_to_phys(ops, 42))
  853. return __FAIL(ops, i);
  854. if (ops->iova_to_phys(ops, SZ_1G + 42))
  855. return __FAIL(ops, i);
  856. if (ops->iova_to_phys(ops, SZ_2G + 42))
  857. return __FAIL(ops, i);
  858. /*
  859. * Distinct mappings of different granule sizes.
  860. */
  861. iova = 0;
  862. for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
  863. size = 1UL << j;
  864. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  865. IOMMU_WRITE |
  866. IOMMU_NOEXEC |
  867. IOMMU_CACHE))
  868. return __FAIL(ops, i);
  869. /* Overlapping mappings */
  870. if (!ops->map(ops, iova, iova + size, size,
  871. IOMMU_READ | IOMMU_NOEXEC))
  872. return __FAIL(ops, i);
  873. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  874. return __FAIL(ops, i);
  875. iova += SZ_1G;
  876. }
  877. /* Partial unmap */
  878. size = 1UL << __ffs(cfg->pgsize_bitmap);
  879. if (ops->unmap(ops, SZ_1G + size, size) != size)
  880. return __FAIL(ops, i);
  881. /* Remap of partial unmap */
  882. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  883. return __FAIL(ops, i);
  884. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  885. return __FAIL(ops, i);
  886. /* Full unmap */
  887. iova = 0;
  888. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  889. while (j != BITS_PER_LONG) {
  890. size = 1UL << j;
  891. if (ops->unmap(ops, iova, size) != size)
  892. return __FAIL(ops, i);
  893. if (ops->iova_to_phys(ops, iova + 42))
  894. return __FAIL(ops, i);
  895. /* Remap full block */
  896. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  897. return __FAIL(ops, i);
  898. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  899. return __FAIL(ops, i);
  900. iova += SZ_1G;
  901. j++;
  902. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  903. }
  904. free_io_pgtable_ops(ops);
  905. }
  906. selftest_running = false;
  907. return 0;
  908. }
  909. static int __init arm_lpae_do_selftests(void)
  910. {
  911. static const unsigned long pgsize[] = {
  912. SZ_4K | SZ_2M | SZ_1G,
  913. SZ_16K | SZ_32M,
  914. SZ_64K | SZ_512M,
  915. };
  916. static const unsigned int ias[] = {
  917. 32, 36, 40, 42, 44, 48,
  918. };
  919. int i, j, pass = 0, fail = 0;
  920. struct io_pgtable_cfg cfg = {
  921. .tlb = &dummy_tlb_ops,
  922. .oas = 48,
  923. .quirks = IO_PGTABLE_QUIRK_NO_DMA,
  924. };
  925. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  926. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  927. cfg.pgsize_bitmap = pgsize[i];
  928. cfg.ias = ias[j];
  929. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  930. pgsize[i], ias[j]);
  931. if (arm_lpae_run_tests(&cfg))
  932. fail++;
  933. else
  934. pass++;
  935. }
  936. }
  937. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  938. return fail ? -EFAULT : 0;
  939. }
  940. subsys_initcall(arm_lpae_do_selftests);
  941. #endif