spi-ti-qspi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sourav Poddar <sourav.poddar@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GPLv2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/mfd/syscon.h>
  34. #include <linux/regmap.h>
  35. #include <linux/spi/spi.h>
  36. struct ti_qspi_regs {
  37. u32 clkctrl;
  38. };
  39. struct ti_qspi {
  40. /* list synchronization */
  41. struct mutex list_lock;
  42. struct spi_master *master;
  43. void __iomem *base;
  44. void __iomem *mmap_base;
  45. struct regmap *ctrl_base;
  46. unsigned int ctrl_reg;
  47. struct clk *fclk;
  48. struct device *dev;
  49. struct ti_qspi_regs ctx_reg;
  50. u32 spi_max_frequency;
  51. u32 cmd;
  52. u32 dc;
  53. bool mmap_enabled;
  54. };
  55. #define QSPI_PID (0x0)
  56. #define QSPI_SYSCONFIG (0x10)
  57. #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
  58. #define QSPI_SPI_DC_REG (0x44)
  59. #define QSPI_SPI_CMD_REG (0x48)
  60. #define QSPI_SPI_STATUS_REG (0x4c)
  61. #define QSPI_SPI_DATA_REG (0x50)
  62. #define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
  63. #define QSPI_SPI_SWITCH_REG (0x64)
  64. #define QSPI_SPI_DATA_REG_1 (0x68)
  65. #define QSPI_SPI_DATA_REG_2 (0x6c)
  66. #define QSPI_SPI_DATA_REG_3 (0x70)
  67. #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
  68. #define QSPI_FCLK 192000000
  69. /* Clock Control */
  70. #define QSPI_CLK_EN (1 << 31)
  71. #define QSPI_CLK_DIV_MAX 0xffff
  72. /* Command */
  73. #define QSPI_EN_CS(n) (n << 28)
  74. #define QSPI_WLEN(n) ((n - 1) << 19)
  75. #define QSPI_3_PIN (1 << 18)
  76. #define QSPI_RD_SNGL (1 << 16)
  77. #define QSPI_WR_SNGL (2 << 16)
  78. #define QSPI_RD_DUAL (3 << 16)
  79. #define QSPI_RD_QUAD (7 << 16)
  80. #define QSPI_INVAL (4 << 16)
  81. #define QSPI_FLEN(n) ((n - 1) << 0)
  82. #define QSPI_WLEN_MAX_BITS 128
  83. #define QSPI_WLEN_MAX_BYTES 16
  84. #define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
  85. /* STATUS REGISTER */
  86. #define BUSY 0x01
  87. #define WC 0x02
  88. /* Device Control */
  89. #define QSPI_DD(m, n) (m << (3 + n * 8))
  90. #define QSPI_CKPHA(n) (1 << (2 + n * 8))
  91. #define QSPI_CSPOL(n) (1 << (1 + n * 8))
  92. #define QSPI_CKPOL(n) (1 << (n * 8))
  93. #define QSPI_FRAME 4096
  94. #define QSPI_AUTOSUSPEND_TIMEOUT 2000
  95. #define MEM_CS_EN(n) ((n + 1) << 8)
  96. #define MEM_CS_MASK (7 << 8)
  97. #define MM_SWITCH 0x1
  98. #define QSPI_SETUP_RD_NORMAL (0x0 << 12)
  99. #define QSPI_SETUP_RD_DUAL (0x1 << 12)
  100. #define QSPI_SETUP_RD_QUAD (0x3 << 12)
  101. #define QSPI_SETUP_ADDR_SHIFT 8
  102. #define QSPI_SETUP_DUMMY_SHIFT 10
  103. static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
  104. unsigned long reg)
  105. {
  106. return readl(qspi->base + reg);
  107. }
  108. static inline void ti_qspi_write(struct ti_qspi *qspi,
  109. unsigned long val, unsigned long reg)
  110. {
  111. writel(val, qspi->base + reg);
  112. }
  113. static int ti_qspi_setup(struct spi_device *spi)
  114. {
  115. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  116. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  117. int clk_div = 0, ret;
  118. u32 clk_ctrl_reg, clk_rate, clk_mask;
  119. if (spi->master->busy) {
  120. dev_dbg(qspi->dev, "master busy doing other trasnfers\n");
  121. return -EBUSY;
  122. }
  123. if (!qspi->spi_max_frequency) {
  124. dev_err(qspi->dev, "spi max frequency not defined\n");
  125. return -EINVAL;
  126. }
  127. clk_rate = clk_get_rate(qspi->fclk);
  128. clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
  129. if (clk_div < 0) {
  130. dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
  131. return -EINVAL;
  132. }
  133. if (clk_div > QSPI_CLK_DIV_MAX) {
  134. dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
  135. QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
  136. return -EINVAL;
  137. }
  138. dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
  139. qspi->spi_max_frequency, clk_div);
  140. ret = pm_runtime_get_sync(qspi->dev);
  141. if (ret < 0) {
  142. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  143. return ret;
  144. }
  145. clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
  146. clk_ctrl_reg &= ~QSPI_CLK_EN;
  147. /* disable SCLK */
  148. ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
  149. /* enable SCLK */
  150. clk_mask = QSPI_CLK_EN | clk_div;
  151. ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
  152. ctx_reg->clkctrl = clk_mask;
  153. pm_runtime_mark_last_busy(qspi->dev);
  154. ret = pm_runtime_put_autosuspend(qspi->dev);
  155. if (ret < 0) {
  156. dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
  157. return ret;
  158. }
  159. return 0;
  160. }
  161. static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
  162. {
  163. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  164. ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
  165. }
  166. static inline u32 qspi_is_busy(struct ti_qspi *qspi)
  167. {
  168. u32 stat;
  169. unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
  170. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  171. while ((stat & BUSY) && time_after(timeout, jiffies)) {
  172. cpu_relax();
  173. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  174. }
  175. WARN(stat & BUSY, "qspi busy\n");
  176. return stat & BUSY;
  177. }
  178. static inline int ti_qspi_poll_wc(struct ti_qspi *qspi)
  179. {
  180. u32 stat;
  181. unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
  182. do {
  183. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  184. if (stat & WC)
  185. return 0;
  186. cpu_relax();
  187. } while (time_after(timeout, jiffies));
  188. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  189. if (stat & WC)
  190. return 0;
  191. return -ETIMEDOUT;
  192. }
  193. static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t,
  194. int count)
  195. {
  196. int wlen, xfer_len;
  197. unsigned int cmd;
  198. const u8 *txbuf;
  199. u32 data;
  200. txbuf = t->tx_buf;
  201. cmd = qspi->cmd | QSPI_WR_SNGL;
  202. wlen = t->bits_per_word >> 3; /* in bytes */
  203. xfer_len = wlen;
  204. while (count) {
  205. if (qspi_is_busy(qspi))
  206. return -EBUSY;
  207. switch (wlen) {
  208. case 1:
  209. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
  210. cmd, qspi->dc, *txbuf);
  211. if (count >= QSPI_WLEN_MAX_BYTES) {
  212. u32 *txp = (u32 *)txbuf;
  213. data = cpu_to_be32(*txp++);
  214. writel(data, qspi->base +
  215. QSPI_SPI_DATA_REG_3);
  216. data = cpu_to_be32(*txp++);
  217. writel(data, qspi->base +
  218. QSPI_SPI_DATA_REG_2);
  219. data = cpu_to_be32(*txp++);
  220. writel(data, qspi->base +
  221. QSPI_SPI_DATA_REG_1);
  222. data = cpu_to_be32(*txp++);
  223. writel(data, qspi->base +
  224. QSPI_SPI_DATA_REG);
  225. xfer_len = QSPI_WLEN_MAX_BYTES;
  226. cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
  227. } else {
  228. writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
  229. cmd = qspi->cmd | QSPI_WR_SNGL;
  230. xfer_len = wlen;
  231. cmd |= QSPI_WLEN(wlen);
  232. }
  233. break;
  234. case 2:
  235. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
  236. cmd, qspi->dc, *txbuf);
  237. writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  238. break;
  239. case 4:
  240. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
  241. cmd, qspi->dc, *txbuf);
  242. writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  243. break;
  244. }
  245. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  246. if (ti_qspi_poll_wc(qspi)) {
  247. dev_err(qspi->dev, "write timed out\n");
  248. return -ETIMEDOUT;
  249. }
  250. txbuf += xfer_len;
  251. count -= xfer_len;
  252. }
  253. return 0;
  254. }
  255. static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t,
  256. int count)
  257. {
  258. int wlen;
  259. unsigned int cmd;
  260. u8 *rxbuf;
  261. rxbuf = t->rx_buf;
  262. cmd = qspi->cmd;
  263. switch (t->rx_nbits) {
  264. case SPI_NBITS_DUAL:
  265. cmd |= QSPI_RD_DUAL;
  266. break;
  267. case SPI_NBITS_QUAD:
  268. cmd |= QSPI_RD_QUAD;
  269. break;
  270. default:
  271. cmd |= QSPI_RD_SNGL;
  272. break;
  273. }
  274. wlen = t->bits_per_word >> 3; /* in bytes */
  275. while (count) {
  276. dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
  277. if (qspi_is_busy(qspi))
  278. return -EBUSY;
  279. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  280. if (ti_qspi_poll_wc(qspi)) {
  281. dev_err(qspi->dev, "read timed out\n");
  282. return -ETIMEDOUT;
  283. }
  284. switch (wlen) {
  285. case 1:
  286. *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
  287. break;
  288. case 2:
  289. *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
  290. break;
  291. case 4:
  292. *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
  293. break;
  294. }
  295. rxbuf += wlen;
  296. count -= wlen;
  297. }
  298. return 0;
  299. }
  300. static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t,
  301. int count)
  302. {
  303. int ret;
  304. if (t->tx_buf) {
  305. ret = qspi_write_msg(qspi, t, count);
  306. if (ret) {
  307. dev_dbg(qspi->dev, "Error while writing\n");
  308. return ret;
  309. }
  310. }
  311. if (t->rx_buf) {
  312. ret = qspi_read_msg(qspi, t, count);
  313. if (ret) {
  314. dev_dbg(qspi->dev, "Error while reading\n");
  315. return ret;
  316. }
  317. }
  318. return 0;
  319. }
  320. static void ti_qspi_enable_memory_map(struct spi_device *spi)
  321. {
  322. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  323. ti_qspi_write(qspi, MM_SWITCH, QSPI_SPI_SWITCH_REG);
  324. if (qspi->ctrl_base) {
  325. regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
  326. MEM_CS_EN(spi->chip_select),
  327. MEM_CS_MASK);
  328. }
  329. qspi->mmap_enabled = true;
  330. }
  331. static void ti_qspi_disable_memory_map(struct spi_device *spi)
  332. {
  333. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  334. ti_qspi_write(qspi, 0, QSPI_SPI_SWITCH_REG);
  335. if (qspi->ctrl_base)
  336. regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
  337. 0, MEM_CS_MASK);
  338. qspi->mmap_enabled = false;
  339. }
  340. static void ti_qspi_setup_mmap_read(struct spi_device *spi,
  341. struct spi_flash_read_message *msg)
  342. {
  343. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  344. u32 memval = msg->read_opcode;
  345. switch (msg->data_nbits) {
  346. case SPI_NBITS_QUAD:
  347. memval |= QSPI_SETUP_RD_QUAD;
  348. break;
  349. case SPI_NBITS_DUAL:
  350. memval |= QSPI_SETUP_RD_DUAL;
  351. break;
  352. default:
  353. memval |= QSPI_SETUP_RD_NORMAL;
  354. break;
  355. }
  356. memval |= ((msg->addr_width - 1) << QSPI_SETUP_ADDR_SHIFT |
  357. msg->dummy_bytes << QSPI_SETUP_DUMMY_SHIFT);
  358. ti_qspi_write(qspi, memval,
  359. QSPI_SPI_SETUP_REG(spi->chip_select));
  360. }
  361. static int ti_qspi_spi_flash_read(struct spi_device *spi,
  362. struct spi_flash_read_message *msg)
  363. {
  364. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  365. int ret = 0;
  366. mutex_lock(&qspi->list_lock);
  367. if (!qspi->mmap_enabled)
  368. ti_qspi_enable_memory_map(spi);
  369. ti_qspi_setup_mmap_read(spi, msg);
  370. memcpy_fromio(msg->buf, qspi->mmap_base + msg->from, msg->len);
  371. msg->retlen = msg->len;
  372. mutex_unlock(&qspi->list_lock);
  373. return ret;
  374. }
  375. static int ti_qspi_start_transfer_one(struct spi_master *master,
  376. struct spi_message *m)
  377. {
  378. struct ti_qspi *qspi = spi_master_get_devdata(master);
  379. struct spi_device *spi = m->spi;
  380. struct spi_transfer *t;
  381. int status = 0, ret;
  382. unsigned int frame_len_words, transfer_len_words;
  383. int wlen;
  384. /* setup device control reg */
  385. qspi->dc = 0;
  386. if (spi->mode & SPI_CPHA)
  387. qspi->dc |= QSPI_CKPHA(spi->chip_select);
  388. if (spi->mode & SPI_CPOL)
  389. qspi->dc |= QSPI_CKPOL(spi->chip_select);
  390. if (spi->mode & SPI_CS_HIGH)
  391. qspi->dc |= QSPI_CSPOL(spi->chip_select);
  392. frame_len_words = 0;
  393. list_for_each_entry(t, &m->transfers, transfer_list)
  394. frame_len_words += t->len / (t->bits_per_word >> 3);
  395. frame_len_words = min_t(unsigned int, frame_len_words, QSPI_FRAME);
  396. /* setup command reg */
  397. qspi->cmd = 0;
  398. qspi->cmd |= QSPI_EN_CS(spi->chip_select);
  399. qspi->cmd |= QSPI_FLEN(frame_len_words);
  400. ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
  401. mutex_lock(&qspi->list_lock);
  402. if (qspi->mmap_enabled)
  403. ti_qspi_disable_memory_map(spi);
  404. list_for_each_entry(t, &m->transfers, transfer_list) {
  405. qspi->cmd = ((qspi->cmd & ~QSPI_WLEN_MASK) |
  406. QSPI_WLEN(t->bits_per_word));
  407. wlen = t->bits_per_word >> 3;
  408. transfer_len_words = min(t->len / wlen, frame_len_words);
  409. ret = qspi_transfer_msg(qspi, t, transfer_len_words * wlen);
  410. if (ret) {
  411. dev_dbg(qspi->dev, "transfer message failed\n");
  412. mutex_unlock(&qspi->list_lock);
  413. return -EINVAL;
  414. }
  415. m->actual_length += transfer_len_words * wlen;
  416. frame_len_words -= transfer_len_words;
  417. if (frame_len_words == 0)
  418. break;
  419. }
  420. mutex_unlock(&qspi->list_lock);
  421. ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
  422. m->status = status;
  423. spi_finalize_current_message(master);
  424. return status;
  425. }
  426. static int ti_qspi_runtime_resume(struct device *dev)
  427. {
  428. struct ti_qspi *qspi;
  429. qspi = dev_get_drvdata(dev);
  430. ti_qspi_restore_ctx(qspi);
  431. return 0;
  432. }
  433. static const struct of_device_id ti_qspi_match[] = {
  434. {.compatible = "ti,dra7xxx-qspi" },
  435. {.compatible = "ti,am4372-qspi" },
  436. {},
  437. };
  438. MODULE_DEVICE_TABLE(of, ti_qspi_match);
  439. static int ti_qspi_probe(struct platform_device *pdev)
  440. {
  441. struct ti_qspi *qspi;
  442. struct spi_master *master;
  443. struct resource *r, *res_mmap;
  444. struct device_node *np = pdev->dev.of_node;
  445. u32 max_freq;
  446. int ret = 0, num_cs, irq;
  447. master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
  448. if (!master)
  449. return -ENOMEM;
  450. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
  451. master->flags = SPI_MASTER_HALF_DUPLEX;
  452. master->setup = ti_qspi_setup;
  453. master->auto_runtime_pm = true;
  454. master->transfer_one_message = ti_qspi_start_transfer_one;
  455. master->dev.of_node = pdev->dev.of_node;
  456. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  457. SPI_BPW_MASK(8);
  458. if (!of_property_read_u32(np, "num-cs", &num_cs))
  459. master->num_chipselect = num_cs;
  460. qspi = spi_master_get_devdata(master);
  461. qspi->master = master;
  462. qspi->dev = &pdev->dev;
  463. platform_set_drvdata(pdev, qspi);
  464. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
  465. if (r == NULL) {
  466. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  467. if (r == NULL) {
  468. dev_err(&pdev->dev, "missing platform data\n");
  469. return -ENODEV;
  470. }
  471. }
  472. res_mmap = platform_get_resource_byname(pdev,
  473. IORESOURCE_MEM, "qspi_mmap");
  474. if (res_mmap == NULL) {
  475. res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  476. if (res_mmap == NULL) {
  477. dev_err(&pdev->dev,
  478. "memory mapped resource not required\n");
  479. }
  480. }
  481. irq = platform_get_irq(pdev, 0);
  482. if (irq < 0) {
  483. dev_err(&pdev->dev, "no irq resource?\n");
  484. return irq;
  485. }
  486. mutex_init(&qspi->list_lock);
  487. qspi->base = devm_ioremap_resource(&pdev->dev, r);
  488. if (IS_ERR(qspi->base)) {
  489. ret = PTR_ERR(qspi->base);
  490. goto free_master;
  491. }
  492. if (res_mmap) {
  493. qspi->mmap_base = devm_ioremap_resource(&pdev->dev,
  494. res_mmap);
  495. master->spi_flash_read = ti_qspi_spi_flash_read;
  496. if (IS_ERR(qspi->mmap_base)) {
  497. dev_err(&pdev->dev,
  498. "falling back to PIO mode\n");
  499. master->spi_flash_read = NULL;
  500. }
  501. }
  502. qspi->mmap_enabled = false;
  503. if (of_property_read_bool(np, "syscon-chipselects")) {
  504. qspi->ctrl_base =
  505. syscon_regmap_lookup_by_phandle(np,
  506. "syscon-chipselects");
  507. if (IS_ERR(qspi->ctrl_base))
  508. return PTR_ERR(qspi->ctrl_base);
  509. ret = of_property_read_u32_index(np,
  510. "syscon-chipselects",
  511. 1, &qspi->ctrl_reg);
  512. if (ret) {
  513. dev_err(&pdev->dev,
  514. "couldn't get ctrl_mod reg index\n");
  515. return ret;
  516. }
  517. }
  518. qspi->fclk = devm_clk_get(&pdev->dev, "fck");
  519. if (IS_ERR(qspi->fclk)) {
  520. ret = PTR_ERR(qspi->fclk);
  521. dev_err(&pdev->dev, "could not get clk: %d\n", ret);
  522. }
  523. pm_runtime_use_autosuspend(&pdev->dev);
  524. pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
  525. pm_runtime_enable(&pdev->dev);
  526. if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
  527. qspi->spi_max_frequency = max_freq;
  528. ret = devm_spi_register_master(&pdev->dev, master);
  529. if (ret)
  530. goto free_master;
  531. return 0;
  532. free_master:
  533. spi_master_put(master);
  534. return ret;
  535. }
  536. static int ti_qspi_remove(struct platform_device *pdev)
  537. {
  538. struct ti_qspi *qspi = platform_get_drvdata(pdev);
  539. int rc;
  540. rc = spi_master_suspend(qspi->master);
  541. if (rc)
  542. return rc;
  543. pm_runtime_put_sync(&pdev->dev);
  544. pm_runtime_disable(&pdev->dev);
  545. return 0;
  546. }
  547. static const struct dev_pm_ops ti_qspi_pm_ops = {
  548. .runtime_resume = ti_qspi_runtime_resume,
  549. };
  550. static struct platform_driver ti_qspi_driver = {
  551. .probe = ti_qspi_probe,
  552. .remove = ti_qspi_remove,
  553. .driver = {
  554. .name = "ti-qspi",
  555. .pm = &ti_qspi_pm_ops,
  556. .of_match_table = ti_qspi_match,
  557. }
  558. };
  559. module_platform_driver(ti_qspi_driver);
  560. MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
  561. MODULE_LICENSE("GPL v2");
  562. MODULE_DESCRIPTION("TI QSPI controller driver");
  563. MODULE_ALIAS("platform:ti-qspi");