vi.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  75. /*
  76. * Indirect registers accessor
  77. */
  78. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  79. {
  80. unsigned long flags;
  81. u32 r;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. r = RREG32(mmPCIE_DATA);
  86. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  87. return r;
  88. }
  89. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  90. {
  91. unsigned long flags;
  92. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  93. WREG32(mmPCIE_INDEX, reg);
  94. (void)RREG32(mmPCIE_INDEX);
  95. WREG32(mmPCIE_DATA, v);
  96. (void)RREG32(mmPCIE_DATA);
  97. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  98. }
  99. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  100. {
  101. unsigned long flags;
  102. u32 r;
  103. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  104. WREG32(mmSMC_IND_INDEX_0, (reg));
  105. r = RREG32(mmSMC_IND_DATA_0);
  106. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  107. return r;
  108. }
  109. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  110. {
  111. unsigned long flags;
  112. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  113. WREG32(mmSMC_IND_INDEX_0, (reg));
  114. WREG32(mmSMC_IND_DATA_0, (v));
  115. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  116. }
  117. /* smu_8_0_d.h */
  118. #define mmMP0PUB_IND_INDEX 0x180
  119. #define mmMP0PUB_IND_DATA 0x181
  120. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  121. {
  122. unsigned long flags;
  123. u32 r;
  124. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  125. WREG32(mmMP0PUB_IND_INDEX, (reg));
  126. r = RREG32(mmMP0PUB_IND_DATA);
  127. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  128. return r;
  129. }
  130. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  134. WREG32(mmMP0PUB_IND_INDEX, (reg));
  135. WREG32(mmMP0PUB_IND_DATA, (v));
  136. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  137. }
  138. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  139. {
  140. unsigned long flags;
  141. u32 r;
  142. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  143. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  144. r = RREG32(mmUVD_CTX_DATA);
  145. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  146. return r;
  147. }
  148. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  149. {
  150. unsigned long flags;
  151. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  152. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  153. WREG32(mmUVD_CTX_DATA, (v));
  154. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  155. }
  156. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  157. {
  158. unsigned long flags;
  159. u32 r;
  160. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  161. WREG32(mmDIDT_IND_INDEX, (reg));
  162. r = RREG32(mmDIDT_IND_DATA);
  163. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  164. return r;
  165. }
  166. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  170. WREG32(mmDIDT_IND_INDEX, (reg));
  171. WREG32(mmDIDT_IND_DATA, (v));
  172. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  173. }
  174. static const u32 tonga_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 fiji_mgcg_cgcg_init[] =
  185. {
  186. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  187. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  188. mmPCIE_DATA, 0x000f0000, 0x00000000,
  189. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  190. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  191. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  192. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  193. };
  194. static const u32 iceland_mgcg_cgcg_init[] =
  195. {
  196. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  199. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  200. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  201. };
  202. static const u32 cz_mgcg_cgcg_init[] =
  203. {
  204. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  205. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  206. mmPCIE_DATA, 0x000f0000, 0x00000000,
  207. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  208. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  209. };
  210. static const u32 stoney_mgcg_cgcg_init[] =
  211. {
  212. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  213. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  214. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  215. };
  216. static void vi_init_golden_registers(struct amdgpu_device *adev)
  217. {
  218. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  219. mutex_lock(&adev->grbm_idx_mutex);
  220. switch (adev->asic_type) {
  221. case CHIP_TOPAZ:
  222. amdgpu_program_register_sequence(adev,
  223. iceland_mgcg_cgcg_init,
  224. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  225. break;
  226. case CHIP_FIJI:
  227. amdgpu_program_register_sequence(adev,
  228. fiji_mgcg_cgcg_init,
  229. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  230. break;
  231. case CHIP_TONGA:
  232. amdgpu_program_register_sequence(adev,
  233. tonga_mgcg_cgcg_init,
  234. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  235. break;
  236. case CHIP_CARRIZO:
  237. amdgpu_program_register_sequence(adev,
  238. cz_mgcg_cgcg_init,
  239. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  240. break;
  241. case CHIP_STONEY:
  242. amdgpu_program_register_sequence(adev,
  243. stoney_mgcg_cgcg_init,
  244. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  245. break;
  246. case CHIP_POLARIS11:
  247. case CHIP_POLARIS10:
  248. default:
  249. break;
  250. }
  251. mutex_unlock(&adev->grbm_idx_mutex);
  252. }
  253. /**
  254. * vi_get_xclk - get the xclk
  255. *
  256. * @adev: amdgpu_device pointer
  257. *
  258. * Returns the reference clock used by the gfx engine
  259. * (VI).
  260. */
  261. static u32 vi_get_xclk(struct amdgpu_device *adev)
  262. {
  263. u32 reference_clock = adev->clock.spll.reference_freq;
  264. u32 tmp;
  265. if (adev->flags & AMD_IS_APU)
  266. return reference_clock;
  267. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  268. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  269. return 1000;
  270. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  271. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  272. return reference_clock / 4;
  273. return reference_clock;
  274. }
  275. /**
  276. * vi_srbm_select - select specific register instances
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @me: selected ME (micro engine)
  280. * @pipe: pipe
  281. * @queue: queue
  282. * @vmid: VMID
  283. *
  284. * Switches the currently active registers instances. Some
  285. * registers are instanced per VMID, others are instanced per
  286. * me/pipe/queue combination.
  287. */
  288. void vi_srbm_select(struct amdgpu_device *adev,
  289. u32 me, u32 pipe, u32 queue, u32 vmid)
  290. {
  291. u32 srbm_gfx_cntl = 0;
  292. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  293. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  294. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  295. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  296. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  297. }
  298. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  299. {
  300. /* todo */
  301. }
  302. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  303. {
  304. u32 bus_cntl;
  305. u32 d1vga_control = 0;
  306. u32 d2vga_control = 0;
  307. u32 vga_render_control = 0;
  308. u32 rom_cntl;
  309. bool r;
  310. bus_cntl = RREG32(mmBUS_CNTL);
  311. if (adev->mode_info.num_crtc) {
  312. d1vga_control = RREG32(mmD1VGA_CONTROL);
  313. d2vga_control = RREG32(mmD2VGA_CONTROL);
  314. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  315. }
  316. rom_cntl = RREG32_SMC(ixROM_CNTL);
  317. /* enable the rom */
  318. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  319. if (adev->mode_info.num_crtc) {
  320. /* Disable VGA mode */
  321. WREG32(mmD1VGA_CONTROL,
  322. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  323. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  324. WREG32(mmD2VGA_CONTROL,
  325. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  326. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  327. WREG32(mmVGA_RENDER_CONTROL,
  328. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  329. }
  330. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  331. r = amdgpu_read_bios(adev);
  332. /* restore regs */
  333. WREG32(mmBUS_CNTL, bus_cntl);
  334. if (adev->mode_info.num_crtc) {
  335. WREG32(mmD1VGA_CONTROL, d1vga_control);
  336. WREG32(mmD2VGA_CONTROL, d2vga_control);
  337. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  338. }
  339. WREG32_SMC(ixROM_CNTL, rom_cntl);
  340. return r;
  341. }
  342. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  343. u8 *bios, u32 length_bytes)
  344. {
  345. u32 *dw_ptr;
  346. unsigned long flags;
  347. u32 i, length_dw;
  348. if (bios == NULL)
  349. return false;
  350. if (length_bytes == 0)
  351. return false;
  352. /* APU vbios image is part of sbios image */
  353. if (adev->flags & AMD_IS_APU)
  354. return false;
  355. dw_ptr = (u32 *)bios;
  356. length_dw = ALIGN(length_bytes, 4) / 4;
  357. /* take the smc lock since we are using the smc index */
  358. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  359. /* set rom index to 0 */
  360. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  361. WREG32(mmSMC_IND_DATA_0, 0);
  362. /* set index to data for continous read */
  363. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  364. for (i = 0; i < length_dw; i++)
  365. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  366. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  367. return true;
  368. }
  369. static u32 vi_get_virtual_caps(struct amdgpu_device *adev)
  370. {
  371. u32 caps = 0;
  372. u32 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  373. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
  374. caps |= AMDGPU_VIRT_CAPS_SRIOV_EN;
  375. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
  376. caps |= AMDGPU_VIRT_CAPS_IS_VF;
  377. return caps;
  378. }
  379. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  380. {mmGB_MACROTILE_MODE7, true},
  381. };
  382. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  383. {mmGB_TILE_MODE7, true},
  384. {mmGB_TILE_MODE12, true},
  385. {mmGB_TILE_MODE17, true},
  386. {mmGB_TILE_MODE23, true},
  387. {mmGB_MACROTILE_MODE7, true},
  388. };
  389. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  390. {mmGRBM_STATUS, false},
  391. {mmGRBM_STATUS2, false},
  392. {mmGRBM_STATUS_SE0, false},
  393. {mmGRBM_STATUS_SE1, false},
  394. {mmGRBM_STATUS_SE2, false},
  395. {mmGRBM_STATUS_SE3, false},
  396. {mmSRBM_STATUS, false},
  397. {mmSRBM_STATUS2, false},
  398. {mmSRBM_STATUS3, false},
  399. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  400. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  401. {mmCP_STAT, false},
  402. {mmCP_STALLED_STAT1, false},
  403. {mmCP_STALLED_STAT2, false},
  404. {mmCP_STALLED_STAT3, false},
  405. {mmCP_CPF_BUSY_STAT, false},
  406. {mmCP_CPF_STALLED_STAT1, false},
  407. {mmCP_CPF_STATUS, false},
  408. {mmCP_CPC_BUSY_STAT, false},
  409. {mmCP_CPC_STALLED_STAT1, false},
  410. {mmCP_CPC_STATUS, false},
  411. {mmGB_ADDR_CONFIG, false},
  412. {mmMC_ARB_RAMCFG, false},
  413. {mmGB_TILE_MODE0, false},
  414. {mmGB_TILE_MODE1, false},
  415. {mmGB_TILE_MODE2, false},
  416. {mmGB_TILE_MODE3, false},
  417. {mmGB_TILE_MODE4, false},
  418. {mmGB_TILE_MODE5, false},
  419. {mmGB_TILE_MODE6, false},
  420. {mmGB_TILE_MODE7, false},
  421. {mmGB_TILE_MODE8, false},
  422. {mmGB_TILE_MODE9, false},
  423. {mmGB_TILE_MODE10, false},
  424. {mmGB_TILE_MODE11, false},
  425. {mmGB_TILE_MODE12, false},
  426. {mmGB_TILE_MODE13, false},
  427. {mmGB_TILE_MODE14, false},
  428. {mmGB_TILE_MODE15, false},
  429. {mmGB_TILE_MODE16, false},
  430. {mmGB_TILE_MODE17, false},
  431. {mmGB_TILE_MODE18, false},
  432. {mmGB_TILE_MODE19, false},
  433. {mmGB_TILE_MODE20, false},
  434. {mmGB_TILE_MODE21, false},
  435. {mmGB_TILE_MODE22, false},
  436. {mmGB_TILE_MODE23, false},
  437. {mmGB_TILE_MODE24, false},
  438. {mmGB_TILE_MODE25, false},
  439. {mmGB_TILE_MODE26, false},
  440. {mmGB_TILE_MODE27, false},
  441. {mmGB_TILE_MODE28, false},
  442. {mmGB_TILE_MODE29, false},
  443. {mmGB_TILE_MODE30, false},
  444. {mmGB_TILE_MODE31, false},
  445. {mmGB_MACROTILE_MODE0, false},
  446. {mmGB_MACROTILE_MODE1, false},
  447. {mmGB_MACROTILE_MODE2, false},
  448. {mmGB_MACROTILE_MODE3, false},
  449. {mmGB_MACROTILE_MODE4, false},
  450. {mmGB_MACROTILE_MODE5, false},
  451. {mmGB_MACROTILE_MODE6, false},
  452. {mmGB_MACROTILE_MODE7, false},
  453. {mmGB_MACROTILE_MODE8, false},
  454. {mmGB_MACROTILE_MODE9, false},
  455. {mmGB_MACROTILE_MODE10, false},
  456. {mmGB_MACROTILE_MODE11, false},
  457. {mmGB_MACROTILE_MODE12, false},
  458. {mmGB_MACROTILE_MODE13, false},
  459. {mmGB_MACROTILE_MODE14, false},
  460. {mmGB_MACROTILE_MODE15, false},
  461. {mmCC_RB_BACKEND_DISABLE, false, true},
  462. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  463. {mmGB_BACKEND_MAP, false, false},
  464. {mmPA_SC_RASTER_CONFIG, false, true},
  465. {mmPA_SC_RASTER_CONFIG_1, false, true},
  466. };
  467. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  468. u32 sh_num, u32 reg_offset)
  469. {
  470. uint32_t val;
  471. mutex_lock(&adev->grbm_idx_mutex);
  472. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  473. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  474. val = RREG32(reg_offset);
  475. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  476. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  477. mutex_unlock(&adev->grbm_idx_mutex);
  478. return val;
  479. }
  480. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  481. u32 sh_num, u32 reg_offset, u32 *value)
  482. {
  483. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  484. const struct amdgpu_allowed_register_entry *asic_register_entry;
  485. uint32_t size, i;
  486. *value = 0;
  487. switch (adev->asic_type) {
  488. case CHIP_TOPAZ:
  489. asic_register_table = tonga_allowed_read_registers;
  490. size = ARRAY_SIZE(tonga_allowed_read_registers);
  491. break;
  492. case CHIP_FIJI:
  493. case CHIP_TONGA:
  494. case CHIP_POLARIS11:
  495. case CHIP_POLARIS10:
  496. case CHIP_CARRIZO:
  497. case CHIP_STONEY:
  498. asic_register_table = cz_allowed_read_registers;
  499. size = ARRAY_SIZE(cz_allowed_read_registers);
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. if (asic_register_table) {
  505. for (i = 0; i < size; i++) {
  506. asic_register_entry = asic_register_table + i;
  507. if (reg_offset != asic_register_entry->reg_offset)
  508. continue;
  509. if (!asic_register_entry->untouched)
  510. *value = asic_register_entry->grbm_indexed ?
  511. vi_read_indexed_register(adev, se_num,
  512. sh_num, reg_offset) :
  513. RREG32(reg_offset);
  514. return 0;
  515. }
  516. }
  517. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  518. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  519. continue;
  520. if (!vi_allowed_read_registers[i].untouched)
  521. *value = vi_allowed_read_registers[i].grbm_indexed ?
  522. vi_read_indexed_register(adev, se_num,
  523. sh_num, reg_offset) :
  524. RREG32(reg_offset);
  525. return 0;
  526. }
  527. return -EINVAL;
  528. }
  529. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  530. {
  531. u32 i;
  532. dev_info(adev->dev, "GPU pci config reset\n");
  533. /* disable BM */
  534. pci_clear_master(adev->pdev);
  535. /* reset */
  536. amdgpu_pci_config_reset(adev);
  537. udelay(100);
  538. /* wait for asic to come out of reset */
  539. for (i = 0; i < adev->usec_timeout; i++) {
  540. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  541. break;
  542. udelay(1);
  543. }
  544. }
  545. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  546. {
  547. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  548. if (hung)
  549. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  550. else
  551. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  552. WREG32(mmBIOS_SCRATCH_3, tmp);
  553. }
  554. /**
  555. * vi_asic_reset - soft reset GPU
  556. *
  557. * @adev: amdgpu_device pointer
  558. *
  559. * Look up which blocks are hung and attempt
  560. * to reset them.
  561. * Returns 0 for success.
  562. */
  563. static int vi_asic_reset(struct amdgpu_device *adev)
  564. {
  565. vi_set_bios_scratch_engine_hung(adev, true);
  566. vi_gpu_pci_config_reset(adev);
  567. vi_set_bios_scratch_engine_hung(adev, false);
  568. return 0;
  569. }
  570. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  571. u32 cntl_reg, u32 status_reg)
  572. {
  573. int r, i;
  574. struct atom_clock_dividers dividers;
  575. uint32_t tmp;
  576. r = amdgpu_atombios_get_clock_dividers(adev,
  577. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  578. clock, false, &dividers);
  579. if (r)
  580. return r;
  581. tmp = RREG32_SMC(cntl_reg);
  582. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  583. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  584. tmp |= dividers.post_divider;
  585. WREG32_SMC(cntl_reg, tmp);
  586. for (i = 0; i < 100; i++) {
  587. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  588. break;
  589. mdelay(10);
  590. }
  591. if (i == 100)
  592. return -ETIMEDOUT;
  593. return 0;
  594. }
  595. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  596. {
  597. int r;
  598. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  599. if (r)
  600. return r;
  601. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  602. return 0;
  603. }
  604. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  605. {
  606. /* todo */
  607. return 0;
  608. }
  609. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  610. {
  611. if (pci_is_root_bus(adev->pdev->bus))
  612. return;
  613. if (amdgpu_pcie_gen2 == 0)
  614. return;
  615. if (adev->flags & AMD_IS_APU)
  616. return;
  617. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  618. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  619. return;
  620. /* todo */
  621. }
  622. static void vi_program_aspm(struct amdgpu_device *adev)
  623. {
  624. if (amdgpu_aspm == 0)
  625. return;
  626. /* todo */
  627. }
  628. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  629. bool enable)
  630. {
  631. u32 tmp;
  632. /* not necessary on CZ */
  633. if (adev->flags & AMD_IS_APU)
  634. return;
  635. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  636. if (enable)
  637. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  638. else
  639. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  640. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  641. }
  642. /* topaz has no DCE, UVD, VCE */
  643. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  644. {
  645. /* ORDER MATTERS! */
  646. {
  647. .type = AMD_IP_BLOCK_TYPE_COMMON,
  648. .major = 2,
  649. .minor = 0,
  650. .rev = 0,
  651. .funcs = &vi_common_ip_funcs,
  652. },
  653. {
  654. .type = AMD_IP_BLOCK_TYPE_GMC,
  655. .major = 7,
  656. .minor = 4,
  657. .rev = 0,
  658. .funcs = &gmc_v7_0_ip_funcs,
  659. },
  660. {
  661. .type = AMD_IP_BLOCK_TYPE_IH,
  662. .major = 2,
  663. .minor = 4,
  664. .rev = 0,
  665. .funcs = &iceland_ih_ip_funcs,
  666. },
  667. {
  668. .type = AMD_IP_BLOCK_TYPE_SMC,
  669. .major = 7,
  670. .minor = 1,
  671. .rev = 0,
  672. .funcs = &amdgpu_pp_ip_funcs,
  673. },
  674. {
  675. .type = AMD_IP_BLOCK_TYPE_GFX,
  676. .major = 8,
  677. .minor = 0,
  678. .rev = 0,
  679. .funcs = &gfx_v8_0_ip_funcs,
  680. },
  681. {
  682. .type = AMD_IP_BLOCK_TYPE_SDMA,
  683. .major = 2,
  684. .minor = 4,
  685. .rev = 0,
  686. .funcs = &sdma_v2_4_ip_funcs,
  687. },
  688. };
  689. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  690. {
  691. /* ORDER MATTERS! */
  692. {
  693. .type = AMD_IP_BLOCK_TYPE_COMMON,
  694. .major = 2,
  695. .minor = 0,
  696. .rev = 0,
  697. .funcs = &vi_common_ip_funcs,
  698. },
  699. {
  700. .type = AMD_IP_BLOCK_TYPE_GMC,
  701. .major = 8,
  702. .minor = 0,
  703. .rev = 0,
  704. .funcs = &gmc_v8_0_ip_funcs,
  705. },
  706. {
  707. .type = AMD_IP_BLOCK_TYPE_IH,
  708. .major = 3,
  709. .minor = 0,
  710. .rev = 0,
  711. .funcs = &tonga_ih_ip_funcs,
  712. },
  713. {
  714. .type = AMD_IP_BLOCK_TYPE_SMC,
  715. .major = 7,
  716. .minor = 1,
  717. .rev = 0,
  718. .funcs = &amdgpu_pp_ip_funcs,
  719. },
  720. {
  721. .type = AMD_IP_BLOCK_TYPE_DCE,
  722. .major = 10,
  723. .minor = 0,
  724. .rev = 0,
  725. .funcs = &dce_v10_0_ip_funcs,
  726. },
  727. {
  728. .type = AMD_IP_BLOCK_TYPE_GFX,
  729. .major = 8,
  730. .minor = 0,
  731. .rev = 0,
  732. .funcs = &gfx_v8_0_ip_funcs,
  733. },
  734. {
  735. .type = AMD_IP_BLOCK_TYPE_SDMA,
  736. .major = 3,
  737. .minor = 0,
  738. .rev = 0,
  739. .funcs = &sdma_v3_0_ip_funcs,
  740. },
  741. {
  742. .type = AMD_IP_BLOCK_TYPE_UVD,
  743. .major = 5,
  744. .minor = 0,
  745. .rev = 0,
  746. .funcs = &uvd_v5_0_ip_funcs,
  747. },
  748. {
  749. .type = AMD_IP_BLOCK_TYPE_VCE,
  750. .major = 3,
  751. .minor = 0,
  752. .rev = 0,
  753. .funcs = &vce_v3_0_ip_funcs,
  754. },
  755. };
  756. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  757. {
  758. /* ORDER MATTERS! */
  759. {
  760. .type = AMD_IP_BLOCK_TYPE_COMMON,
  761. .major = 2,
  762. .minor = 0,
  763. .rev = 0,
  764. .funcs = &vi_common_ip_funcs,
  765. },
  766. {
  767. .type = AMD_IP_BLOCK_TYPE_GMC,
  768. .major = 8,
  769. .minor = 5,
  770. .rev = 0,
  771. .funcs = &gmc_v8_0_ip_funcs,
  772. },
  773. {
  774. .type = AMD_IP_BLOCK_TYPE_IH,
  775. .major = 3,
  776. .minor = 0,
  777. .rev = 0,
  778. .funcs = &tonga_ih_ip_funcs,
  779. },
  780. {
  781. .type = AMD_IP_BLOCK_TYPE_SMC,
  782. .major = 7,
  783. .minor = 1,
  784. .rev = 0,
  785. .funcs = &amdgpu_pp_ip_funcs,
  786. },
  787. {
  788. .type = AMD_IP_BLOCK_TYPE_DCE,
  789. .major = 10,
  790. .minor = 1,
  791. .rev = 0,
  792. .funcs = &dce_v10_0_ip_funcs,
  793. },
  794. {
  795. .type = AMD_IP_BLOCK_TYPE_GFX,
  796. .major = 8,
  797. .minor = 0,
  798. .rev = 0,
  799. .funcs = &gfx_v8_0_ip_funcs,
  800. },
  801. {
  802. .type = AMD_IP_BLOCK_TYPE_SDMA,
  803. .major = 3,
  804. .minor = 0,
  805. .rev = 0,
  806. .funcs = &sdma_v3_0_ip_funcs,
  807. },
  808. {
  809. .type = AMD_IP_BLOCK_TYPE_UVD,
  810. .major = 6,
  811. .minor = 0,
  812. .rev = 0,
  813. .funcs = &uvd_v6_0_ip_funcs,
  814. },
  815. {
  816. .type = AMD_IP_BLOCK_TYPE_VCE,
  817. .major = 3,
  818. .minor = 0,
  819. .rev = 0,
  820. .funcs = &vce_v3_0_ip_funcs,
  821. },
  822. };
  823. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  824. {
  825. /* ORDER MATTERS! */
  826. {
  827. .type = AMD_IP_BLOCK_TYPE_COMMON,
  828. .major = 2,
  829. .minor = 0,
  830. .rev = 0,
  831. .funcs = &vi_common_ip_funcs,
  832. },
  833. {
  834. .type = AMD_IP_BLOCK_TYPE_GMC,
  835. .major = 8,
  836. .minor = 1,
  837. .rev = 0,
  838. .funcs = &gmc_v8_0_ip_funcs,
  839. },
  840. {
  841. .type = AMD_IP_BLOCK_TYPE_IH,
  842. .major = 3,
  843. .minor = 1,
  844. .rev = 0,
  845. .funcs = &tonga_ih_ip_funcs,
  846. },
  847. {
  848. .type = AMD_IP_BLOCK_TYPE_SMC,
  849. .major = 7,
  850. .minor = 2,
  851. .rev = 0,
  852. .funcs = &amdgpu_pp_ip_funcs,
  853. },
  854. {
  855. .type = AMD_IP_BLOCK_TYPE_DCE,
  856. .major = 11,
  857. .minor = 2,
  858. .rev = 0,
  859. .funcs = &dce_v11_0_ip_funcs,
  860. },
  861. {
  862. .type = AMD_IP_BLOCK_TYPE_GFX,
  863. .major = 8,
  864. .minor = 0,
  865. .rev = 0,
  866. .funcs = &gfx_v8_0_ip_funcs,
  867. },
  868. {
  869. .type = AMD_IP_BLOCK_TYPE_SDMA,
  870. .major = 3,
  871. .minor = 1,
  872. .rev = 0,
  873. .funcs = &sdma_v3_0_ip_funcs,
  874. },
  875. {
  876. .type = AMD_IP_BLOCK_TYPE_UVD,
  877. .major = 6,
  878. .minor = 3,
  879. .rev = 0,
  880. .funcs = &uvd_v6_0_ip_funcs,
  881. },
  882. {
  883. .type = AMD_IP_BLOCK_TYPE_VCE,
  884. .major = 3,
  885. .minor = 4,
  886. .rev = 0,
  887. .funcs = &vce_v3_0_ip_funcs,
  888. },
  889. };
  890. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  891. {
  892. /* ORDER MATTERS! */
  893. {
  894. .type = AMD_IP_BLOCK_TYPE_COMMON,
  895. .major = 2,
  896. .minor = 0,
  897. .rev = 0,
  898. .funcs = &vi_common_ip_funcs,
  899. },
  900. {
  901. .type = AMD_IP_BLOCK_TYPE_GMC,
  902. .major = 8,
  903. .minor = 0,
  904. .rev = 0,
  905. .funcs = &gmc_v8_0_ip_funcs,
  906. },
  907. {
  908. .type = AMD_IP_BLOCK_TYPE_IH,
  909. .major = 3,
  910. .minor = 0,
  911. .rev = 0,
  912. .funcs = &cz_ih_ip_funcs,
  913. },
  914. {
  915. .type = AMD_IP_BLOCK_TYPE_SMC,
  916. .major = 8,
  917. .minor = 0,
  918. .rev = 0,
  919. .funcs = &amdgpu_pp_ip_funcs
  920. },
  921. {
  922. .type = AMD_IP_BLOCK_TYPE_DCE,
  923. .major = 11,
  924. .minor = 0,
  925. .rev = 0,
  926. .funcs = &dce_v11_0_ip_funcs,
  927. },
  928. {
  929. .type = AMD_IP_BLOCK_TYPE_GFX,
  930. .major = 8,
  931. .minor = 0,
  932. .rev = 0,
  933. .funcs = &gfx_v8_0_ip_funcs,
  934. },
  935. {
  936. .type = AMD_IP_BLOCK_TYPE_SDMA,
  937. .major = 3,
  938. .minor = 0,
  939. .rev = 0,
  940. .funcs = &sdma_v3_0_ip_funcs,
  941. },
  942. {
  943. .type = AMD_IP_BLOCK_TYPE_UVD,
  944. .major = 6,
  945. .minor = 0,
  946. .rev = 0,
  947. .funcs = &uvd_v6_0_ip_funcs,
  948. },
  949. {
  950. .type = AMD_IP_BLOCK_TYPE_VCE,
  951. .major = 3,
  952. .minor = 0,
  953. .rev = 0,
  954. .funcs = &vce_v3_0_ip_funcs,
  955. },
  956. #if defined(CONFIG_DRM_AMD_ACP)
  957. {
  958. .type = AMD_IP_BLOCK_TYPE_ACP,
  959. .major = 2,
  960. .minor = 2,
  961. .rev = 0,
  962. .funcs = &acp_ip_funcs,
  963. },
  964. #endif
  965. };
  966. int vi_set_ip_blocks(struct amdgpu_device *adev)
  967. {
  968. switch (adev->asic_type) {
  969. case CHIP_TOPAZ:
  970. adev->ip_blocks = topaz_ip_blocks;
  971. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  972. break;
  973. case CHIP_FIJI:
  974. adev->ip_blocks = fiji_ip_blocks;
  975. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  976. break;
  977. case CHIP_TONGA:
  978. adev->ip_blocks = tonga_ip_blocks;
  979. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  980. break;
  981. case CHIP_POLARIS11:
  982. case CHIP_POLARIS10:
  983. adev->ip_blocks = polaris11_ip_blocks;
  984. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  985. break;
  986. case CHIP_CARRIZO:
  987. case CHIP_STONEY:
  988. adev->ip_blocks = cz_ip_blocks;
  989. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  990. break;
  991. default:
  992. /* FIXME: not supported yet */
  993. return -EINVAL;
  994. }
  995. return 0;
  996. }
  997. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  998. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  999. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1000. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1001. {
  1002. if (adev->flags & AMD_IS_APU)
  1003. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1004. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1005. else
  1006. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1007. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1008. }
  1009. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1010. {
  1011. .read_disabled_bios = &vi_read_disabled_bios,
  1012. .read_bios_from_rom = &vi_read_bios_from_rom,
  1013. .read_register = &vi_read_register,
  1014. .reset = &vi_asic_reset,
  1015. .set_vga_state = &vi_vga_set_state,
  1016. .get_xclk = &vi_get_xclk,
  1017. .set_uvd_clocks = &vi_set_uvd_clocks,
  1018. .set_vce_clocks = &vi_set_vce_clocks,
  1019. .get_virtual_caps = &vi_get_virtual_caps,
  1020. /* these should be moved to their own ip modules */
  1021. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1022. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1023. };
  1024. static int vi_common_early_init(void *handle)
  1025. {
  1026. bool smc_enabled = false;
  1027. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1028. if (adev->flags & AMD_IS_APU) {
  1029. adev->smc_rreg = &cz_smc_rreg;
  1030. adev->smc_wreg = &cz_smc_wreg;
  1031. } else {
  1032. adev->smc_rreg = &vi_smc_rreg;
  1033. adev->smc_wreg = &vi_smc_wreg;
  1034. }
  1035. adev->pcie_rreg = &vi_pcie_rreg;
  1036. adev->pcie_wreg = &vi_pcie_wreg;
  1037. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1038. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1039. adev->didt_rreg = &vi_didt_rreg;
  1040. adev->didt_wreg = &vi_didt_wreg;
  1041. adev->asic_funcs = &vi_asic_funcs;
  1042. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1043. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1044. smc_enabled = true;
  1045. adev->rev_id = vi_get_rev_id(adev);
  1046. adev->external_rev_id = 0xFF;
  1047. switch (adev->asic_type) {
  1048. case CHIP_TOPAZ:
  1049. adev->cg_flags = 0;
  1050. adev->pg_flags = 0;
  1051. adev->external_rev_id = 0x1;
  1052. break;
  1053. case CHIP_FIJI:
  1054. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1055. AMD_CG_SUPPORT_GFX_MGLS |
  1056. AMD_CG_SUPPORT_GFX_RLC_LS |
  1057. AMD_CG_SUPPORT_GFX_CP_LS |
  1058. AMD_CG_SUPPORT_GFX_CGTS |
  1059. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1060. AMD_CG_SUPPORT_GFX_CGCG |
  1061. AMD_CG_SUPPORT_GFX_CGLS |
  1062. AMD_CG_SUPPORT_SDMA_MGCG |
  1063. AMD_CG_SUPPORT_SDMA_LS |
  1064. AMD_CG_SUPPORT_BIF_LS |
  1065. AMD_CG_SUPPORT_HDP_MGCG |
  1066. AMD_CG_SUPPORT_HDP_LS |
  1067. AMD_CG_SUPPORT_ROM_MGCG |
  1068. AMD_CG_SUPPORT_MC_MGCG |
  1069. AMD_CG_SUPPORT_MC_LS;
  1070. adev->pg_flags = 0;
  1071. adev->external_rev_id = adev->rev_id + 0x3c;
  1072. break;
  1073. case CHIP_TONGA:
  1074. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1075. adev->pg_flags = 0;
  1076. adev->external_rev_id = adev->rev_id + 0x14;
  1077. break;
  1078. case CHIP_POLARIS11:
  1079. adev->cg_flags = 0;
  1080. adev->pg_flags = 0;
  1081. adev->external_rev_id = adev->rev_id + 0x5A;
  1082. break;
  1083. case CHIP_POLARIS10:
  1084. adev->cg_flags = 0;
  1085. adev->pg_flags = 0;
  1086. adev->external_rev_id = adev->rev_id + 0x50;
  1087. break;
  1088. case CHIP_CARRIZO:
  1089. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1090. AMD_CG_SUPPORT_GFX_MGCG |
  1091. AMD_CG_SUPPORT_GFX_MGLS |
  1092. AMD_CG_SUPPORT_GFX_RLC_LS |
  1093. AMD_CG_SUPPORT_GFX_CP_LS |
  1094. AMD_CG_SUPPORT_GFX_CGTS |
  1095. AMD_CG_SUPPORT_GFX_MGLS |
  1096. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1097. AMD_CG_SUPPORT_GFX_CGCG |
  1098. AMD_CG_SUPPORT_GFX_CGLS |
  1099. AMD_CG_SUPPORT_BIF_LS |
  1100. AMD_CG_SUPPORT_HDP_MGCG |
  1101. AMD_CG_SUPPORT_HDP_LS |
  1102. AMD_CG_SUPPORT_SDMA_MGCG |
  1103. AMD_CG_SUPPORT_SDMA_LS;
  1104. adev->pg_flags = 0;
  1105. adev->external_rev_id = adev->rev_id + 0x1;
  1106. break;
  1107. case CHIP_STONEY:
  1108. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1109. AMD_CG_SUPPORT_GFX_MGCG |
  1110. AMD_CG_SUPPORT_GFX_MGLS |
  1111. AMD_CG_SUPPORT_BIF_LS |
  1112. AMD_CG_SUPPORT_HDP_MGCG |
  1113. AMD_CG_SUPPORT_HDP_LS |
  1114. AMD_CG_SUPPORT_SDMA_MGCG |
  1115. AMD_CG_SUPPORT_SDMA_LS;
  1116. adev->pg_flags = 0;
  1117. adev->external_rev_id = adev->rev_id + 0x1;
  1118. break;
  1119. default:
  1120. /* FIXME: not supported yet */
  1121. return -EINVAL;
  1122. }
  1123. if (amdgpu_smc_load_fw && smc_enabled)
  1124. adev->firmware.smu_load = true;
  1125. amdgpu_get_pcie_info(adev);
  1126. return 0;
  1127. }
  1128. static int vi_common_sw_init(void *handle)
  1129. {
  1130. return 0;
  1131. }
  1132. static int vi_common_sw_fini(void *handle)
  1133. {
  1134. return 0;
  1135. }
  1136. static int vi_common_hw_init(void *handle)
  1137. {
  1138. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1139. /* move the golden regs per IP block */
  1140. vi_init_golden_registers(adev);
  1141. /* enable pcie gen2/3 link */
  1142. vi_pcie_gen3_enable(adev);
  1143. /* enable aspm */
  1144. vi_program_aspm(adev);
  1145. /* enable the doorbell aperture */
  1146. vi_enable_doorbell_aperture(adev, true);
  1147. return 0;
  1148. }
  1149. static int vi_common_hw_fini(void *handle)
  1150. {
  1151. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1152. /* enable the doorbell aperture */
  1153. vi_enable_doorbell_aperture(adev, false);
  1154. return 0;
  1155. }
  1156. static int vi_common_suspend(void *handle)
  1157. {
  1158. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1159. return vi_common_hw_fini(adev);
  1160. }
  1161. static int vi_common_resume(void *handle)
  1162. {
  1163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1164. return vi_common_hw_init(adev);
  1165. }
  1166. static bool vi_common_is_idle(void *handle)
  1167. {
  1168. return true;
  1169. }
  1170. static int vi_common_wait_for_idle(void *handle)
  1171. {
  1172. return 0;
  1173. }
  1174. static int vi_common_soft_reset(void *handle)
  1175. {
  1176. return 0;
  1177. }
  1178. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1179. bool enable)
  1180. {
  1181. uint32_t temp, data;
  1182. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1183. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1184. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1185. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1186. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1187. else
  1188. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1189. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1190. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1191. if (temp != data)
  1192. WREG32_PCIE(ixPCIE_CNTL2, data);
  1193. }
  1194. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1195. bool enable)
  1196. {
  1197. uint32_t temp, data;
  1198. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1199. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1200. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1201. else
  1202. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1203. if (temp != data)
  1204. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1205. }
  1206. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1207. bool enable)
  1208. {
  1209. uint32_t temp, data;
  1210. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1211. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1212. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1213. else
  1214. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1215. if (temp != data)
  1216. WREG32(mmHDP_MEM_POWER_LS, data);
  1217. }
  1218. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1219. bool enable)
  1220. {
  1221. uint32_t temp, data;
  1222. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1223. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1224. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1225. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1226. else
  1227. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1228. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1229. if (temp != data)
  1230. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1231. }
  1232. static int vi_common_set_clockgating_state(void *handle,
  1233. enum amd_clockgating_state state)
  1234. {
  1235. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1236. switch (adev->asic_type) {
  1237. case CHIP_FIJI:
  1238. vi_update_bif_medium_grain_light_sleep(adev,
  1239. state == AMD_CG_STATE_GATE ? true : false);
  1240. vi_update_hdp_medium_grain_clock_gating(adev,
  1241. state == AMD_CG_STATE_GATE ? true : false);
  1242. vi_update_hdp_light_sleep(adev,
  1243. state == AMD_CG_STATE_GATE ? true : false);
  1244. vi_update_rom_medium_grain_clock_gating(adev,
  1245. state == AMD_CG_STATE_GATE ? true : false);
  1246. break;
  1247. case CHIP_CARRIZO:
  1248. case CHIP_STONEY:
  1249. vi_update_bif_medium_grain_light_sleep(adev,
  1250. state == AMD_CG_STATE_GATE ? true : false);
  1251. vi_update_hdp_medium_grain_clock_gating(adev,
  1252. state == AMD_CG_STATE_GATE ? true : false);
  1253. vi_update_hdp_light_sleep(adev,
  1254. state == AMD_CG_STATE_GATE ? true : false);
  1255. break;
  1256. default:
  1257. break;
  1258. }
  1259. return 0;
  1260. }
  1261. static int vi_common_set_powergating_state(void *handle,
  1262. enum amd_powergating_state state)
  1263. {
  1264. return 0;
  1265. }
  1266. const struct amd_ip_funcs vi_common_ip_funcs = {
  1267. .name = "vi_common",
  1268. .early_init = vi_common_early_init,
  1269. .late_init = NULL,
  1270. .sw_init = vi_common_sw_init,
  1271. .sw_fini = vi_common_sw_fini,
  1272. .hw_init = vi_common_hw_init,
  1273. .hw_fini = vi_common_hw_fini,
  1274. .suspend = vi_common_suspend,
  1275. .resume = vi_common_resume,
  1276. .is_idle = vi_common_is_idle,
  1277. .wait_for_idle = vi_common_wait_for_idle,
  1278. .soft_reset = vi_common_soft_reset,
  1279. .set_clockgating_state = vi_common_set_clockgating_state,
  1280. .set_powergating_state = vi_common_set_powergating_state,
  1281. };