gfx_v8_0.c 213 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "clearstate_vi.h"
  32. #include "gmc/gmc_8_2_d.h"
  33. #include "gmc/gmc_8_2_sh_mask.h"
  34. #include "oss/oss_3_0_d.h"
  35. #include "oss/oss_3_0_sh_mask.h"
  36. #include "bif/bif_5_0_d.h"
  37. #include "bif/bif_5_0_sh_mask.h"
  38. #include "gca/gfx_8_0_d.h"
  39. #include "gca/gfx_8_0_enum.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "dce/dce_10_0_d.h"
  43. #include "dce/dce_10_0_sh_mask.h"
  44. #include "smu/smu_7_1_3_d.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  50. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  51. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  52. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  53. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  54. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  55. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  56. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  57. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  58. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  59. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  60. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  61. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  62. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  63. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  65. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  66. /* BPM SERDES CMD */
  67. #define SET_BPM_SERDES_CMD 1
  68. #define CLE_BPM_SERDES_CMD 0
  69. /* BPM Register Address*/
  70. enum {
  71. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  72. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  73. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  74. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  75. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  76. BPM_REG_FGCG_MAX
  77. };
  78. #define RLC_FormatDirectRegListLength 14
  79. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  107. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  119. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  120. {
  121. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  122. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  123. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  124. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  125. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  126. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  127. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  128. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  129. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  130. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  131. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  132. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  133. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  134. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  135. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  136. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  137. };
  138. static const u32 golden_settings_tonga_a11[] =
  139. {
  140. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  141. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  142. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  143. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  144. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  145. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  146. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  147. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  148. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  149. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  150. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  151. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  152. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  153. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  154. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  155. };
  156. static const u32 tonga_golden_common_all[] =
  157. {
  158. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  159. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  160. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  161. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  162. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  163. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  166. };
  167. static const u32 tonga_mgcg_cgcg_init[] =
  168. {
  169. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  170. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  171. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  172. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  176. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  177. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  178. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  179. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  180. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  191. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  194. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  195. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  196. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  199. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  200. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  201. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  202. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  203. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  204. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  205. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  206. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  207. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  208. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  209. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  210. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  211. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  212. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  213. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  214. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  215. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  216. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  217. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  218. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  219. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  220. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  221. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  222. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  223. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  224. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  225. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  241. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  242. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  243. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  244. };
  245. static const u32 golden_settings_polaris11_a11[] =
  246. {
  247. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  248. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  249. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  250. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  251. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  252. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  253. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  254. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  255. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  256. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  257. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  258. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  259. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  260. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  261. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  262. };
  263. static const u32 polaris11_golden_common_all[] =
  264. {
  265. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  266. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  267. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  268. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  269. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  270. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  271. };
  272. static const u32 golden_settings_polaris10_a11[] =
  273. {
  274. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  275. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  276. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  277. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  278. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  279. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  280. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  281. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  282. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  283. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  284. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  285. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  286. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  287. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  288. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  289. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  290. };
  291. static const u32 polaris10_golden_common_all[] =
  292. {
  293. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  294. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  295. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  296. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  297. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  298. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  299. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  300. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  301. };
  302. static const u32 fiji_golden_common_all[] =
  303. {
  304. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  305. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  306. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  307. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  308. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  309. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  312. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  313. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  314. };
  315. static const u32 golden_settings_fiji_a10[] =
  316. {
  317. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  318. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  319. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  320. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  321. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  322. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  323. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  324. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  325. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  326. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  327. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  328. };
  329. static const u32 fiji_mgcg_cgcg_init[] =
  330. {
  331. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  336. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  338. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  340. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  342. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  349. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  350. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  353. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  354. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  356. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  357. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  358. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  359. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  360. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  361. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  362. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  363. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  364. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  365. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  366. };
  367. static const u32 golden_settings_iceland_a11[] =
  368. {
  369. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  370. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  371. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  372. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  373. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  374. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  375. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  376. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  377. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  378. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  379. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  380. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  381. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  382. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  383. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  384. };
  385. static const u32 iceland_golden_common_all[] =
  386. {
  387. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  388. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  389. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  390. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  391. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  392. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  393. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  394. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  395. };
  396. static const u32 iceland_mgcg_cgcg_init[] =
  397. {
  398. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  399. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  400. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  402. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  403. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  404. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  405. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  407. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  409. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  416. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  417. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  420. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  421. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  423. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  424. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  425. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  426. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  427. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  430. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  431. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  432. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  433. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  434. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  437. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  452. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  457. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  460. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  461. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  462. };
  463. static const u32 cz_golden_settings_a11[] =
  464. {
  465. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  466. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  467. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  468. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  469. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  470. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  471. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  472. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  473. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  474. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  475. };
  476. static const u32 cz_golden_common_all[] =
  477. {
  478. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  479. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  480. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  481. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  482. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  483. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  484. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  485. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  486. };
  487. static const u32 cz_mgcg_cgcg_init[] =
  488. {
  489. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  490. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  491. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  492. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  493. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  494. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  498. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  500. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  507. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  508. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  510. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  511. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  514. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  515. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  516. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  517. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  518. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  519. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  520. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  521. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  522. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  523. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  524. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  525. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  526. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  527. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  528. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  529. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  530. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  531. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  532. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  533. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  534. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  535. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  561. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  562. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  563. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  564. };
  565. static const u32 stoney_golden_settings_a11[] =
  566. {
  567. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  568. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  569. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  570. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  571. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  572. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  573. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  574. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  575. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  576. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  577. };
  578. static const u32 stoney_golden_common_all[] =
  579. {
  580. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  581. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  582. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  583. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  584. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  585. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  586. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  587. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  588. };
  589. static const u32 stoney_mgcg_cgcg_init[] =
  590. {
  591. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  592. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  593. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  594. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  595. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  596. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  597. };
  598. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  599. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  600. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  601. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  602. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  603. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  604. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  605. {
  606. switch (adev->asic_type) {
  607. case CHIP_TOPAZ:
  608. amdgpu_program_register_sequence(adev,
  609. iceland_mgcg_cgcg_init,
  610. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  611. amdgpu_program_register_sequence(adev,
  612. golden_settings_iceland_a11,
  613. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  614. amdgpu_program_register_sequence(adev,
  615. iceland_golden_common_all,
  616. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  617. break;
  618. case CHIP_FIJI:
  619. amdgpu_program_register_sequence(adev,
  620. fiji_mgcg_cgcg_init,
  621. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  622. amdgpu_program_register_sequence(adev,
  623. golden_settings_fiji_a10,
  624. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  625. amdgpu_program_register_sequence(adev,
  626. fiji_golden_common_all,
  627. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  628. break;
  629. case CHIP_TONGA:
  630. amdgpu_program_register_sequence(adev,
  631. tonga_mgcg_cgcg_init,
  632. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  633. amdgpu_program_register_sequence(adev,
  634. golden_settings_tonga_a11,
  635. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  636. amdgpu_program_register_sequence(adev,
  637. tonga_golden_common_all,
  638. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  639. break;
  640. case CHIP_POLARIS11:
  641. amdgpu_program_register_sequence(adev,
  642. golden_settings_polaris11_a11,
  643. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  644. amdgpu_program_register_sequence(adev,
  645. polaris11_golden_common_all,
  646. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  647. break;
  648. case CHIP_POLARIS10:
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_polaris10_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  652. amdgpu_program_register_sequence(adev,
  653. polaris10_golden_common_all,
  654. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  655. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  656. break;
  657. case CHIP_CARRIZO:
  658. amdgpu_program_register_sequence(adev,
  659. cz_mgcg_cgcg_init,
  660. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  661. amdgpu_program_register_sequence(adev,
  662. cz_golden_settings_a11,
  663. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  664. amdgpu_program_register_sequence(adev,
  665. cz_golden_common_all,
  666. (const u32)ARRAY_SIZE(cz_golden_common_all));
  667. break;
  668. case CHIP_STONEY:
  669. amdgpu_program_register_sequence(adev,
  670. stoney_mgcg_cgcg_init,
  671. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  672. amdgpu_program_register_sequence(adev,
  673. stoney_golden_settings_a11,
  674. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  675. amdgpu_program_register_sequence(adev,
  676. stoney_golden_common_all,
  677. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  678. break;
  679. default:
  680. break;
  681. }
  682. }
  683. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  684. {
  685. int i;
  686. adev->gfx.scratch.num_reg = 7;
  687. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  688. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  689. adev->gfx.scratch.free[i] = true;
  690. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  691. }
  692. }
  693. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  694. {
  695. struct amdgpu_device *adev = ring->adev;
  696. uint32_t scratch;
  697. uint32_t tmp = 0;
  698. unsigned i;
  699. int r;
  700. r = amdgpu_gfx_scratch_get(adev, &scratch);
  701. if (r) {
  702. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  703. return r;
  704. }
  705. WREG32(scratch, 0xCAFEDEAD);
  706. r = amdgpu_ring_alloc(ring, 3);
  707. if (r) {
  708. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  709. ring->idx, r);
  710. amdgpu_gfx_scratch_free(adev, scratch);
  711. return r;
  712. }
  713. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  714. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  715. amdgpu_ring_write(ring, 0xDEADBEEF);
  716. amdgpu_ring_commit(ring);
  717. for (i = 0; i < adev->usec_timeout; i++) {
  718. tmp = RREG32(scratch);
  719. if (tmp == 0xDEADBEEF)
  720. break;
  721. DRM_UDELAY(1);
  722. }
  723. if (i < adev->usec_timeout) {
  724. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  725. ring->idx, i);
  726. } else {
  727. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  728. ring->idx, scratch, tmp);
  729. r = -EINVAL;
  730. }
  731. amdgpu_gfx_scratch_free(adev, scratch);
  732. return r;
  733. }
  734. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  735. {
  736. struct amdgpu_device *adev = ring->adev;
  737. struct amdgpu_ib ib;
  738. struct fence *f = NULL;
  739. uint32_t scratch;
  740. uint32_t tmp = 0;
  741. unsigned i;
  742. int r;
  743. r = amdgpu_gfx_scratch_get(adev, &scratch);
  744. if (r) {
  745. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  746. return r;
  747. }
  748. WREG32(scratch, 0xCAFEDEAD);
  749. memset(&ib, 0, sizeof(ib));
  750. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  751. if (r) {
  752. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  753. goto err1;
  754. }
  755. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  756. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  757. ib.ptr[2] = 0xDEADBEEF;
  758. ib.length_dw = 3;
  759. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  760. if (r)
  761. goto err2;
  762. r = fence_wait(f, false);
  763. if (r) {
  764. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  765. goto err2;
  766. }
  767. for (i = 0; i < adev->usec_timeout; i++) {
  768. tmp = RREG32(scratch);
  769. if (tmp == 0xDEADBEEF)
  770. break;
  771. DRM_UDELAY(1);
  772. }
  773. if (i < adev->usec_timeout) {
  774. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  775. ring->idx, i);
  776. goto err2;
  777. } else {
  778. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  779. scratch, tmp);
  780. r = -EINVAL;
  781. }
  782. err2:
  783. fence_put(f);
  784. amdgpu_ib_free(adev, &ib, NULL);
  785. fence_put(f);
  786. err1:
  787. amdgpu_gfx_scratch_free(adev, scratch);
  788. return r;
  789. }
  790. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  791. release_firmware(adev->gfx.pfp_fw);
  792. adev->gfx.pfp_fw = NULL;
  793. release_firmware(adev->gfx.me_fw);
  794. adev->gfx.me_fw = NULL;
  795. release_firmware(adev->gfx.ce_fw);
  796. adev->gfx.ce_fw = NULL;
  797. release_firmware(adev->gfx.rlc_fw);
  798. adev->gfx.rlc_fw = NULL;
  799. release_firmware(adev->gfx.mec_fw);
  800. adev->gfx.mec_fw = NULL;
  801. if ((adev->asic_type != CHIP_STONEY) &&
  802. (adev->asic_type != CHIP_TOPAZ))
  803. release_firmware(adev->gfx.mec2_fw);
  804. adev->gfx.mec2_fw = NULL;
  805. kfree(adev->gfx.rlc.register_list_format);
  806. }
  807. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  808. {
  809. const char *chip_name;
  810. char fw_name[30];
  811. int err;
  812. struct amdgpu_firmware_info *info = NULL;
  813. const struct common_firmware_header *header = NULL;
  814. const struct gfx_firmware_header_v1_0 *cp_hdr;
  815. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  816. unsigned int *tmp = NULL, i;
  817. DRM_DEBUG("\n");
  818. switch (adev->asic_type) {
  819. case CHIP_TOPAZ:
  820. chip_name = "topaz";
  821. break;
  822. case CHIP_TONGA:
  823. chip_name = "tonga";
  824. break;
  825. case CHIP_CARRIZO:
  826. chip_name = "carrizo";
  827. break;
  828. case CHIP_FIJI:
  829. chip_name = "fiji";
  830. break;
  831. case CHIP_POLARIS11:
  832. chip_name = "polaris11";
  833. break;
  834. case CHIP_POLARIS10:
  835. chip_name = "polaris10";
  836. break;
  837. case CHIP_STONEY:
  838. chip_name = "stoney";
  839. break;
  840. default:
  841. BUG();
  842. }
  843. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  844. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  845. if (err)
  846. goto out;
  847. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  848. if (err)
  849. goto out;
  850. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  851. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  852. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  853. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  854. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  855. if (err)
  856. goto out;
  857. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  858. if (err)
  859. goto out;
  860. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  861. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  862. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  864. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  871. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  874. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  878. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  879. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  880. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  881. adev->gfx.rlc.save_and_restore_offset =
  882. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  883. adev->gfx.rlc.clear_state_descriptor_offset =
  884. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  885. adev->gfx.rlc.avail_scratch_ram_locations =
  886. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  887. adev->gfx.rlc.reg_restore_list_size =
  888. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  889. adev->gfx.rlc.reg_list_format_start =
  890. le32_to_cpu(rlc_hdr->reg_list_format_start);
  891. adev->gfx.rlc.reg_list_format_separate_start =
  892. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  893. adev->gfx.rlc.starting_offsets_start =
  894. le32_to_cpu(rlc_hdr->starting_offsets_start);
  895. adev->gfx.rlc.reg_list_format_size_bytes =
  896. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  897. adev->gfx.rlc.reg_list_size_bytes =
  898. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  899. adev->gfx.rlc.register_list_format =
  900. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  901. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  902. if (!adev->gfx.rlc.register_list_format) {
  903. err = -ENOMEM;
  904. goto out;
  905. }
  906. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  907. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  908. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  909. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  910. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  911. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  912. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  913. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  914. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  915. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  916. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  917. if (err)
  918. goto out;
  919. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  920. if (err)
  921. goto out;
  922. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  923. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  924. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  925. if ((adev->asic_type != CHIP_STONEY) &&
  926. (adev->asic_type != CHIP_TOPAZ)) {
  927. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  928. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  929. if (!err) {
  930. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  934. adev->gfx.mec2_fw->data;
  935. adev->gfx.mec2_fw_version =
  936. le32_to_cpu(cp_hdr->header.ucode_version);
  937. adev->gfx.mec2_feature_version =
  938. le32_to_cpu(cp_hdr->ucode_feature_version);
  939. } else {
  940. err = 0;
  941. adev->gfx.mec2_fw = NULL;
  942. }
  943. }
  944. if (adev->firmware.smu_load) {
  945. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  946. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  947. info->fw = adev->gfx.pfp_fw;
  948. header = (const struct common_firmware_header *)info->fw->data;
  949. adev->firmware.fw_size +=
  950. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  951. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  952. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  953. info->fw = adev->gfx.me_fw;
  954. header = (const struct common_firmware_header *)info->fw->data;
  955. adev->firmware.fw_size +=
  956. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  957. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  958. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  959. info->fw = adev->gfx.ce_fw;
  960. header = (const struct common_firmware_header *)info->fw->data;
  961. adev->firmware.fw_size +=
  962. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  963. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  964. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  965. info->fw = adev->gfx.rlc_fw;
  966. header = (const struct common_firmware_header *)info->fw->data;
  967. adev->firmware.fw_size +=
  968. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  969. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  970. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  971. info->fw = adev->gfx.mec_fw;
  972. header = (const struct common_firmware_header *)info->fw->data;
  973. adev->firmware.fw_size +=
  974. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  975. if (adev->gfx.mec2_fw) {
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  978. info->fw = adev->gfx.mec2_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. }
  983. }
  984. out:
  985. if (err) {
  986. dev_err(adev->dev,
  987. "gfx8: Failed to load firmware \"%s\"\n",
  988. fw_name);
  989. release_firmware(adev->gfx.pfp_fw);
  990. adev->gfx.pfp_fw = NULL;
  991. release_firmware(adev->gfx.me_fw);
  992. adev->gfx.me_fw = NULL;
  993. release_firmware(adev->gfx.ce_fw);
  994. adev->gfx.ce_fw = NULL;
  995. release_firmware(adev->gfx.rlc_fw);
  996. adev->gfx.rlc_fw = NULL;
  997. release_firmware(adev->gfx.mec_fw);
  998. adev->gfx.mec_fw = NULL;
  999. release_firmware(adev->gfx.mec2_fw);
  1000. adev->gfx.mec2_fw = NULL;
  1001. }
  1002. return err;
  1003. }
  1004. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1005. volatile u32 *buffer)
  1006. {
  1007. u32 count = 0, i;
  1008. const struct cs_section_def *sect = NULL;
  1009. const struct cs_extent_def *ext = NULL;
  1010. if (adev->gfx.rlc.cs_data == NULL)
  1011. return;
  1012. if (buffer == NULL)
  1013. return;
  1014. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1015. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1016. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1017. buffer[count++] = cpu_to_le32(0x80000000);
  1018. buffer[count++] = cpu_to_le32(0x80000000);
  1019. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1020. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1021. if (sect->id == SECT_CONTEXT) {
  1022. buffer[count++] =
  1023. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1024. buffer[count++] = cpu_to_le32(ext->reg_index -
  1025. PACKET3_SET_CONTEXT_REG_START);
  1026. for (i = 0; i < ext->reg_count; i++)
  1027. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1028. } else {
  1029. return;
  1030. }
  1031. }
  1032. }
  1033. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1034. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1035. PACKET3_SET_CONTEXT_REG_START);
  1036. switch (adev->asic_type) {
  1037. case CHIP_TONGA:
  1038. case CHIP_POLARIS10:
  1039. buffer[count++] = cpu_to_le32(0x16000012);
  1040. buffer[count++] = cpu_to_le32(0x0000002A);
  1041. break;
  1042. case CHIP_POLARIS11:
  1043. buffer[count++] = cpu_to_le32(0x16000012);
  1044. buffer[count++] = cpu_to_le32(0x00000000);
  1045. break;
  1046. case CHIP_FIJI:
  1047. buffer[count++] = cpu_to_le32(0x3a00161a);
  1048. buffer[count++] = cpu_to_le32(0x0000002e);
  1049. break;
  1050. case CHIP_TOPAZ:
  1051. case CHIP_CARRIZO:
  1052. buffer[count++] = cpu_to_le32(0x00000002);
  1053. buffer[count++] = cpu_to_le32(0x00000000);
  1054. break;
  1055. case CHIP_STONEY:
  1056. buffer[count++] = cpu_to_le32(0x00000000);
  1057. buffer[count++] = cpu_to_le32(0x00000000);
  1058. break;
  1059. default:
  1060. buffer[count++] = cpu_to_le32(0x00000000);
  1061. buffer[count++] = cpu_to_le32(0x00000000);
  1062. break;
  1063. }
  1064. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1065. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1066. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1067. buffer[count++] = cpu_to_le32(0);
  1068. }
  1069. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1070. {
  1071. int r;
  1072. /* clear state block */
  1073. if (adev->gfx.rlc.clear_state_obj) {
  1074. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1075. if (unlikely(r != 0))
  1076. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1077. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1078. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1079. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1080. adev->gfx.rlc.clear_state_obj = NULL;
  1081. }
  1082. }
  1083. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1084. {
  1085. volatile u32 *dst_ptr;
  1086. u32 dws;
  1087. const struct cs_section_def *cs_data;
  1088. int r;
  1089. adev->gfx.rlc.cs_data = vi_cs_data;
  1090. cs_data = adev->gfx.rlc.cs_data;
  1091. if (cs_data) {
  1092. /* clear state block */
  1093. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1094. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1095. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1096. AMDGPU_GEM_DOMAIN_VRAM,
  1097. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1098. NULL, NULL,
  1099. &adev->gfx.rlc.clear_state_obj);
  1100. if (r) {
  1101. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1102. gfx_v8_0_rlc_fini(adev);
  1103. return r;
  1104. }
  1105. }
  1106. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1107. if (unlikely(r != 0)) {
  1108. gfx_v8_0_rlc_fini(adev);
  1109. return r;
  1110. }
  1111. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1112. &adev->gfx.rlc.clear_state_gpu_addr);
  1113. if (r) {
  1114. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1115. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1116. gfx_v8_0_rlc_fini(adev);
  1117. return r;
  1118. }
  1119. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1120. if (r) {
  1121. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1122. gfx_v8_0_rlc_fini(adev);
  1123. return r;
  1124. }
  1125. /* set up the cs buffer */
  1126. dst_ptr = adev->gfx.rlc.cs_ptr;
  1127. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1128. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1129. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1130. }
  1131. return 0;
  1132. }
  1133. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1134. {
  1135. int r;
  1136. if (adev->gfx.mec.hpd_eop_obj) {
  1137. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1138. if (unlikely(r != 0))
  1139. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1140. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1141. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1142. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1143. adev->gfx.mec.hpd_eop_obj = NULL;
  1144. }
  1145. }
  1146. #define MEC_HPD_SIZE 2048
  1147. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1148. {
  1149. int r;
  1150. u32 *hpd;
  1151. /*
  1152. * we assign only 1 pipe because all other pipes will
  1153. * be handled by KFD
  1154. */
  1155. adev->gfx.mec.num_mec = 1;
  1156. adev->gfx.mec.num_pipe = 1;
  1157. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1158. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1159. r = amdgpu_bo_create(adev,
  1160. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1161. PAGE_SIZE, true,
  1162. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1163. &adev->gfx.mec.hpd_eop_obj);
  1164. if (r) {
  1165. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1166. return r;
  1167. }
  1168. }
  1169. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1170. if (unlikely(r != 0)) {
  1171. gfx_v8_0_mec_fini(adev);
  1172. return r;
  1173. }
  1174. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1175. &adev->gfx.mec.hpd_eop_gpu_addr);
  1176. if (r) {
  1177. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1178. gfx_v8_0_mec_fini(adev);
  1179. return r;
  1180. }
  1181. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1184. gfx_v8_0_mec_fini(adev);
  1185. return r;
  1186. }
  1187. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1188. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1189. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1190. return 0;
  1191. }
  1192. static const u32 vgpr_init_compute_shader[] =
  1193. {
  1194. 0x7e000209, 0x7e020208,
  1195. 0x7e040207, 0x7e060206,
  1196. 0x7e080205, 0x7e0a0204,
  1197. 0x7e0c0203, 0x7e0e0202,
  1198. 0x7e100201, 0x7e120200,
  1199. 0x7e140209, 0x7e160208,
  1200. 0x7e180207, 0x7e1a0206,
  1201. 0x7e1c0205, 0x7e1e0204,
  1202. 0x7e200203, 0x7e220202,
  1203. 0x7e240201, 0x7e260200,
  1204. 0x7e280209, 0x7e2a0208,
  1205. 0x7e2c0207, 0x7e2e0206,
  1206. 0x7e300205, 0x7e320204,
  1207. 0x7e340203, 0x7e360202,
  1208. 0x7e380201, 0x7e3a0200,
  1209. 0x7e3c0209, 0x7e3e0208,
  1210. 0x7e400207, 0x7e420206,
  1211. 0x7e440205, 0x7e460204,
  1212. 0x7e480203, 0x7e4a0202,
  1213. 0x7e4c0201, 0x7e4e0200,
  1214. 0x7e500209, 0x7e520208,
  1215. 0x7e540207, 0x7e560206,
  1216. 0x7e580205, 0x7e5a0204,
  1217. 0x7e5c0203, 0x7e5e0202,
  1218. 0x7e600201, 0x7e620200,
  1219. 0x7e640209, 0x7e660208,
  1220. 0x7e680207, 0x7e6a0206,
  1221. 0x7e6c0205, 0x7e6e0204,
  1222. 0x7e700203, 0x7e720202,
  1223. 0x7e740201, 0x7e760200,
  1224. 0x7e780209, 0x7e7a0208,
  1225. 0x7e7c0207, 0x7e7e0206,
  1226. 0xbf8a0000, 0xbf810000,
  1227. };
  1228. static const u32 sgpr_init_compute_shader[] =
  1229. {
  1230. 0xbe8a0100, 0xbe8c0102,
  1231. 0xbe8e0104, 0xbe900106,
  1232. 0xbe920108, 0xbe940100,
  1233. 0xbe960102, 0xbe980104,
  1234. 0xbe9a0106, 0xbe9c0108,
  1235. 0xbe9e0100, 0xbea00102,
  1236. 0xbea20104, 0xbea40106,
  1237. 0xbea60108, 0xbea80100,
  1238. 0xbeaa0102, 0xbeac0104,
  1239. 0xbeae0106, 0xbeb00108,
  1240. 0xbeb20100, 0xbeb40102,
  1241. 0xbeb60104, 0xbeb80106,
  1242. 0xbeba0108, 0xbebc0100,
  1243. 0xbebe0102, 0xbec00104,
  1244. 0xbec20106, 0xbec40108,
  1245. 0xbec60100, 0xbec80102,
  1246. 0xbee60004, 0xbee70005,
  1247. 0xbeea0006, 0xbeeb0007,
  1248. 0xbee80008, 0xbee90009,
  1249. 0xbefc0000, 0xbf8a0000,
  1250. 0xbf810000, 0x00000000,
  1251. };
  1252. static const u32 vgpr_init_regs[] =
  1253. {
  1254. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1255. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1256. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1257. mmCOMPUTE_NUM_THREAD_Y, 1,
  1258. mmCOMPUTE_NUM_THREAD_Z, 1,
  1259. mmCOMPUTE_PGM_RSRC2, 20,
  1260. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1261. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1262. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1263. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1264. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1265. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1266. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1267. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1268. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1269. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1270. };
  1271. static const u32 sgpr1_init_regs[] =
  1272. {
  1273. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1274. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1275. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1276. mmCOMPUTE_NUM_THREAD_Y, 1,
  1277. mmCOMPUTE_NUM_THREAD_Z, 1,
  1278. mmCOMPUTE_PGM_RSRC2, 20,
  1279. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1280. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1281. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1282. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1283. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1284. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1285. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1286. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1287. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1288. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1289. };
  1290. static const u32 sgpr2_init_regs[] =
  1291. {
  1292. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1293. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1294. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1295. mmCOMPUTE_NUM_THREAD_Y, 1,
  1296. mmCOMPUTE_NUM_THREAD_Z, 1,
  1297. mmCOMPUTE_PGM_RSRC2, 20,
  1298. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1299. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1300. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1301. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1302. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1303. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1304. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1305. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1306. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1307. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1308. };
  1309. static const u32 sec_ded_counter_registers[] =
  1310. {
  1311. mmCPC_EDC_ATC_CNT,
  1312. mmCPC_EDC_SCRATCH_CNT,
  1313. mmCPC_EDC_UCODE_CNT,
  1314. mmCPF_EDC_ATC_CNT,
  1315. mmCPF_EDC_ROQ_CNT,
  1316. mmCPF_EDC_TAG_CNT,
  1317. mmCPG_EDC_ATC_CNT,
  1318. mmCPG_EDC_DMA_CNT,
  1319. mmCPG_EDC_TAG_CNT,
  1320. mmDC_EDC_CSINVOC_CNT,
  1321. mmDC_EDC_RESTORE_CNT,
  1322. mmDC_EDC_STATE_CNT,
  1323. mmGDS_EDC_CNT,
  1324. mmGDS_EDC_GRBM_CNT,
  1325. mmGDS_EDC_OA_DED,
  1326. mmSPI_EDC_CNT,
  1327. mmSQC_ATC_EDC_GATCL1_CNT,
  1328. mmSQC_EDC_CNT,
  1329. mmSQ_EDC_DED_CNT,
  1330. mmSQ_EDC_INFO,
  1331. mmSQ_EDC_SEC_CNT,
  1332. mmTCC_EDC_CNT,
  1333. mmTCP_ATC_EDC_GATCL1_CNT,
  1334. mmTCP_EDC_CNT,
  1335. mmTD_EDC_CNT
  1336. };
  1337. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1338. {
  1339. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1340. struct amdgpu_ib ib;
  1341. struct fence *f = NULL;
  1342. int r, i;
  1343. u32 tmp;
  1344. unsigned total_size, vgpr_offset, sgpr_offset;
  1345. u64 gpu_addr;
  1346. /* only supported on CZ */
  1347. if (adev->asic_type != CHIP_CARRIZO)
  1348. return 0;
  1349. /* bail if the compute ring is not ready */
  1350. if (!ring->ready)
  1351. return 0;
  1352. tmp = RREG32(mmGB_EDC_MODE);
  1353. WREG32(mmGB_EDC_MODE, 0);
  1354. total_size =
  1355. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1356. total_size +=
  1357. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1358. total_size +=
  1359. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1360. total_size = ALIGN(total_size, 256);
  1361. vgpr_offset = total_size;
  1362. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1363. sgpr_offset = total_size;
  1364. total_size += sizeof(sgpr_init_compute_shader);
  1365. /* allocate an indirect buffer to put the commands in */
  1366. memset(&ib, 0, sizeof(ib));
  1367. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1368. if (r) {
  1369. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1370. return r;
  1371. }
  1372. /* load the compute shaders */
  1373. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1374. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1375. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1376. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1377. /* init the ib length to 0 */
  1378. ib.length_dw = 0;
  1379. /* VGPR */
  1380. /* write the register state for the compute dispatch */
  1381. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1382. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1383. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1384. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1385. }
  1386. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1387. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1388. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1389. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1390. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1391. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1392. /* write dispatch packet */
  1393. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1394. ib.ptr[ib.length_dw++] = 8; /* x */
  1395. ib.ptr[ib.length_dw++] = 1; /* y */
  1396. ib.ptr[ib.length_dw++] = 1; /* z */
  1397. ib.ptr[ib.length_dw++] =
  1398. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1399. /* write CS partial flush packet */
  1400. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1401. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1402. /* SGPR1 */
  1403. /* write the register state for the compute dispatch */
  1404. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1405. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1406. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1407. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1408. }
  1409. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1410. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1411. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1412. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1413. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1414. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1415. /* write dispatch packet */
  1416. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1417. ib.ptr[ib.length_dw++] = 8; /* x */
  1418. ib.ptr[ib.length_dw++] = 1; /* y */
  1419. ib.ptr[ib.length_dw++] = 1; /* z */
  1420. ib.ptr[ib.length_dw++] =
  1421. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1422. /* write CS partial flush packet */
  1423. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1424. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1425. /* SGPR2 */
  1426. /* write the register state for the compute dispatch */
  1427. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1428. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1429. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1430. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1431. }
  1432. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1433. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1434. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1435. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1436. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1437. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1438. /* write dispatch packet */
  1439. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1440. ib.ptr[ib.length_dw++] = 8; /* x */
  1441. ib.ptr[ib.length_dw++] = 1; /* y */
  1442. ib.ptr[ib.length_dw++] = 1; /* z */
  1443. ib.ptr[ib.length_dw++] =
  1444. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1445. /* write CS partial flush packet */
  1446. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1447. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1448. /* shedule the ib on the ring */
  1449. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1450. if (r) {
  1451. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1452. goto fail;
  1453. }
  1454. /* wait for the GPU to finish processing the IB */
  1455. r = fence_wait(f, false);
  1456. if (r) {
  1457. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1458. goto fail;
  1459. }
  1460. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1461. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1462. WREG32(mmGB_EDC_MODE, tmp);
  1463. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1464. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1465. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1466. /* read back registers to clear the counters */
  1467. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1468. RREG32(sec_ded_counter_registers[i]);
  1469. fail:
  1470. fence_put(f);
  1471. amdgpu_ib_free(adev, &ib, NULL);
  1472. fence_put(f);
  1473. return r;
  1474. }
  1475. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1476. {
  1477. u32 gb_addr_config;
  1478. u32 mc_shared_chmap, mc_arb_ramcfg;
  1479. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1480. u32 tmp;
  1481. int ret;
  1482. switch (adev->asic_type) {
  1483. case CHIP_TOPAZ:
  1484. adev->gfx.config.max_shader_engines = 1;
  1485. adev->gfx.config.max_tile_pipes = 2;
  1486. adev->gfx.config.max_cu_per_sh = 6;
  1487. adev->gfx.config.max_sh_per_se = 1;
  1488. adev->gfx.config.max_backends_per_se = 2;
  1489. adev->gfx.config.max_texture_channel_caches = 2;
  1490. adev->gfx.config.max_gprs = 256;
  1491. adev->gfx.config.max_gs_threads = 32;
  1492. adev->gfx.config.max_hw_contexts = 8;
  1493. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1494. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1495. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1496. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1497. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1498. break;
  1499. case CHIP_FIJI:
  1500. adev->gfx.config.max_shader_engines = 4;
  1501. adev->gfx.config.max_tile_pipes = 16;
  1502. adev->gfx.config.max_cu_per_sh = 16;
  1503. adev->gfx.config.max_sh_per_se = 1;
  1504. adev->gfx.config.max_backends_per_se = 4;
  1505. adev->gfx.config.max_texture_channel_caches = 16;
  1506. adev->gfx.config.max_gprs = 256;
  1507. adev->gfx.config.max_gs_threads = 32;
  1508. adev->gfx.config.max_hw_contexts = 8;
  1509. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1510. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1511. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1512. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1513. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1514. break;
  1515. case CHIP_POLARIS11:
  1516. ret = amdgpu_atombios_get_gfx_info(adev);
  1517. if (ret)
  1518. return ret;
  1519. adev->gfx.config.max_gprs = 256;
  1520. adev->gfx.config.max_gs_threads = 32;
  1521. adev->gfx.config.max_hw_contexts = 8;
  1522. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1523. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1524. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1525. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1526. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1527. break;
  1528. case CHIP_POLARIS10:
  1529. ret = amdgpu_atombios_get_gfx_info(adev);
  1530. if (ret)
  1531. return ret;
  1532. adev->gfx.config.max_gprs = 256;
  1533. adev->gfx.config.max_gs_threads = 32;
  1534. adev->gfx.config.max_hw_contexts = 8;
  1535. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1536. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1537. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1538. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1539. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1540. break;
  1541. case CHIP_TONGA:
  1542. adev->gfx.config.max_shader_engines = 4;
  1543. adev->gfx.config.max_tile_pipes = 8;
  1544. adev->gfx.config.max_cu_per_sh = 8;
  1545. adev->gfx.config.max_sh_per_se = 1;
  1546. adev->gfx.config.max_backends_per_se = 2;
  1547. adev->gfx.config.max_texture_channel_caches = 8;
  1548. adev->gfx.config.max_gprs = 256;
  1549. adev->gfx.config.max_gs_threads = 32;
  1550. adev->gfx.config.max_hw_contexts = 8;
  1551. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1552. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1553. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1554. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1555. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1556. break;
  1557. case CHIP_CARRIZO:
  1558. adev->gfx.config.max_shader_engines = 1;
  1559. adev->gfx.config.max_tile_pipes = 2;
  1560. adev->gfx.config.max_sh_per_se = 1;
  1561. adev->gfx.config.max_backends_per_se = 2;
  1562. switch (adev->pdev->revision) {
  1563. case 0xc4:
  1564. case 0x84:
  1565. case 0xc8:
  1566. case 0xcc:
  1567. case 0xe1:
  1568. case 0xe3:
  1569. /* B10 */
  1570. adev->gfx.config.max_cu_per_sh = 8;
  1571. break;
  1572. case 0xc5:
  1573. case 0x81:
  1574. case 0x85:
  1575. case 0xc9:
  1576. case 0xcd:
  1577. case 0xe2:
  1578. case 0xe4:
  1579. /* B8 */
  1580. adev->gfx.config.max_cu_per_sh = 6;
  1581. break;
  1582. case 0xc6:
  1583. case 0xca:
  1584. case 0xce:
  1585. case 0x88:
  1586. /* B6 */
  1587. adev->gfx.config.max_cu_per_sh = 6;
  1588. break;
  1589. case 0xc7:
  1590. case 0x87:
  1591. case 0xcb:
  1592. case 0xe5:
  1593. case 0x89:
  1594. default:
  1595. /* B4 */
  1596. adev->gfx.config.max_cu_per_sh = 4;
  1597. break;
  1598. }
  1599. adev->gfx.config.max_texture_channel_caches = 2;
  1600. adev->gfx.config.max_gprs = 256;
  1601. adev->gfx.config.max_gs_threads = 32;
  1602. adev->gfx.config.max_hw_contexts = 8;
  1603. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1604. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1605. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1606. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1607. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1608. break;
  1609. case CHIP_STONEY:
  1610. adev->gfx.config.max_shader_engines = 1;
  1611. adev->gfx.config.max_tile_pipes = 2;
  1612. adev->gfx.config.max_sh_per_se = 1;
  1613. adev->gfx.config.max_backends_per_se = 1;
  1614. switch (adev->pdev->revision) {
  1615. case 0xc0:
  1616. case 0xc1:
  1617. case 0xc2:
  1618. case 0xc4:
  1619. case 0xc8:
  1620. case 0xc9:
  1621. adev->gfx.config.max_cu_per_sh = 3;
  1622. break;
  1623. case 0xd0:
  1624. case 0xd1:
  1625. case 0xd2:
  1626. default:
  1627. adev->gfx.config.max_cu_per_sh = 2;
  1628. break;
  1629. }
  1630. adev->gfx.config.max_texture_channel_caches = 2;
  1631. adev->gfx.config.max_gprs = 256;
  1632. adev->gfx.config.max_gs_threads = 16;
  1633. adev->gfx.config.max_hw_contexts = 8;
  1634. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1635. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1636. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1637. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1638. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1639. break;
  1640. default:
  1641. adev->gfx.config.max_shader_engines = 2;
  1642. adev->gfx.config.max_tile_pipes = 4;
  1643. adev->gfx.config.max_cu_per_sh = 2;
  1644. adev->gfx.config.max_sh_per_se = 1;
  1645. adev->gfx.config.max_backends_per_se = 2;
  1646. adev->gfx.config.max_texture_channel_caches = 4;
  1647. adev->gfx.config.max_gprs = 256;
  1648. adev->gfx.config.max_gs_threads = 32;
  1649. adev->gfx.config.max_hw_contexts = 8;
  1650. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1651. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1652. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1653. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1654. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1655. break;
  1656. }
  1657. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1658. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1659. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1660. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1661. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1662. if (adev->flags & AMD_IS_APU) {
  1663. /* Get memory bank mapping mode. */
  1664. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1665. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1666. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1667. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1668. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1669. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1670. /* Validate settings in case only one DIMM installed. */
  1671. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1672. dimm00_addr_map = 0;
  1673. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1674. dimm01_addr_map = 0;
  1675. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1676. dimm10_addr_map = 0;
  1677. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1678. dimm11_addr_map = 0;
  1679. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1680. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1681. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1682. adev->gfx.config.mem_row_size_in_kb = 2;
  1683. else
  1684. adev->gfx.config.mem_row_size_in_kb = 1;
  1685. } else {
  1686. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1687. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1688. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1689. adev->gfx.config.mem_row_size_in_kb = 4;
  1690. }
  1691. adev->gfx.config.shader_engine_tile_size = 32;
  1692. adev->gfx.config.num_gpus = 1;
  1693. adev->gfx.config.multi_gpu_tile_size = 64;
  1694. /* fix up row size */
  1695. switch (adev->gfx.config.mem_row_size_in_kb) {
  1696. case 1:
  1697. default:
  1698. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1699. break;
  1700. case 2:
  1701. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1702. break;
  1703. case 4:
  1704. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1705. break;
  1706. }
  1707. adev->gfx.config.gb_addr_config = gb_addr_config;
  1708. return 0;
  1709. }
  1710. static int gfx_v8_0_sw_init(void *handle)
  1711. {
  1712. int i, r;
  1713. struct amdgpu_ring *ring;
  1714. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1715. /* EOP Event */
  1716. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1717. if (r)
  1718. return r;
  1719. /* Privileged reg */
  1720. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1721. if (r)
  1722. return r;
  1723. /* Privileged inst */
  1724. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1725. if (r)
  1726. return r;
  1727. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1728. gfx_v8_0_scratch_init(adev);
  1729. r = gfx_v8_0_init_microcode(adev);
  1730. if (r) {
  1731. DRM_ERROR("Failed to load gfx firmware!\n");
  1732. return r;
  1733. }
  1734. r = gfx_v8_0_rlc_init(adev);
  1735. if (r) {
  1736. DRM_ERROR("Failed to init rlc BOs!\n");
  1737. return r;
  1738. }
  1739. r = gfx_v8_0_mec_init(adev);
  1740. if (r) {
  1741. DRM_ERROR("Failed to init MEC BOs!\n");
  1742. return r;
  1743. }
  1744. /* set up the gfx ring */
  1745. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1746. ring = &adev->gfx.gfx_ring[i];
  1747. ring->ring_obj = NULL;
  1748. sprintf(ring->name, "gfx");
  1749. /* no gfx doorbells on iceland */
  1750. if (adev->asic_type != CHIP_TOPAZ) {
  1751. ring->use_doorbell = true;
  1752. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1753. }
  1754. r = amdgpu_ring_init(adev, ring, 1024,
  1755. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1756. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1757. AMDGPU_RING_TYPE_GFX);
  1758. if (r)
  1759. return r;
  1760. }
  1761. /* set up the compute queues */
  1762. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1763. unsigned irq_type;
  1764. /* max 32 queues per MEC */
  1765. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1766. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1767. break;
  1768. }
  1769. ring = &adev->gfx.compute_ring[i];
  1770. ring->ring_obj = NULL;
  1771. ring->use_doorbell = true;
  1772. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1773. ring->me = 1; /* first MEC */
  1774. ring->pipe = i / 8;
  1775. ring->queue = i % 8;
  1776. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1777. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1778. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1779. r = amdgpu_ring_init(adev, ring, 1024,
  1780. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1781. &adev->gfx.eop_irq, irq_type,
  1782. AMDGPU_RING_TYPE_COMPUTE);
  1783. if (r)
  1784. return r;
  1785. }
  1786. /* reserve GDS, GWS and OA resource for gfx */
  1787. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1788. PAGE_SIZE, true,
  1789. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1790. NULL, &adev->gds.gds_gfx_bo);
  1791. if (r)
  1792. return r;
  1793. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1794. PAGE_SIZE, true,
  1795. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1796. NULL, &adev->gds.gws_gfx_bo);
  1797. if (r)
  1798. return r;
  1799. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1800. PAGE_SIZE, true,
  1801. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1802. NULL, &adev->gds.oa_gfx_bo);
  1803. if (r)
  1804. return r;
  1805. adev->gfx.ce_ram_size = 0x8000;
  1806. r = gfx_v8_0_gpu_early_init(adev);
  1807. if (r)
  1808. return r;
  1809. return 0;
  1810. }
  1811. static int gfx_v8_0_sw_fini(void *handle)
  1812. {
  1813. int i;
  1814. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1815. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1816. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1817. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1818. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1819. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1820. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1821. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1822. gfx_v8_0_mec_fini(adev);
  1823. gfx_v8_0_rlc_fini(adev);
  1824. gfx_v8_0_free_microcode(adev);
  1825. return 0;
  1826. }
  1827. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1828. {
  1829. uint32_t *modearray, *mod2array;
  1830. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1831. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1832. u32 reg_offset;
  1833. modearray = adev->gfx.config.tile_mode_array;
  1834. mod2array = adev->gfx.config.macrotile_mode_array;
  1835. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1836. modearray[reg_offset] = 0;
  1837. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1838. mod2array[reg_offset] = 0;
  1839. switch (adev->asic_type) {
  1840. case CHIP_TOPAZ:
  1841. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1842. PIPE_CONFIG(ADDR_SURF_P2) |
  1843. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1844. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1845. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1846. PIPE_CONFIG(ADDR_SURF_P2) |
  1847. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1848. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1849. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1850. PIPE_CONFIG(ADDR_SURF_P2) |
  1851. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1852. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1853. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1854. PIPE_CONFIG(ADDR_SURF_P2) |
  1855. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1857. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1858. PIPE_CONFIG(ADDR_SURF_P2) |
  1859. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1860. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1861. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1862. PIPE_CONFIG(ADDR_SURF_P2) |
  1863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1865. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1866. PIPE_CONFIG(ADDR_SURF_P2) |
  1867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1869. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1870. PIPE_CONFIG(ADDR_SURF_P2));
  1871. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1872. PIPE_CONFIG(ADDR_SURF_P2) |
  1873. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1875. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1876. PIPE_CONFIG(ADDR_SURF_P2) |
  1877. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1879. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1880. PIPE_CONFIG(ADDR_SURF_P2) |
  1881. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1883. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1884. PIPE_CONFIG(ADDR_SURF_P2) |
  1885. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1887. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1888. PIPE_CONFIG(ADDR_SURF_P2) |
  1889. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1891. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1892. PIPE_CONFIG(ADDR_SURF_P2) |
  1893. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1895. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1896. PIPE_CONFIG(ADDR_SURF_P2) |
  1897. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1899. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1900. PIPE_CONFIG(ADDR_SURF_P2) |
  1901. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1903. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1904. PIPE_CONFIG(ADDR_SURF_P2) |
  1905. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1907. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1908. PIPE_CONFIG(ADDR_SURF_P2) |
  1909. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1911. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1912. PIPE_CONFIG(ADDR_SURF_P2) |
  1913. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1915. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1916. PIPE_CONFIG(ADDR_SURF_P2) |
  1917. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1919. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1920. PIPE_CONFIG(ADDR_SURF_P2) |
  1921. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1923. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1924. PIPE_CONFIG(ADDR_SURF_P2) |
  1925. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1927. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1928. PIPE_CONFIG(ADDR_SURF_P2) |
  1929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1931. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1932. PIPE_CONFIG(ADDR_SURF_P2) |
  1933. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1935. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1936. PIPE_CONFIG(ADDR_SURF_P2) |
  1937. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1939. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1940. PIPE_CONFIG(ADDR_SURF_P2) |
  1941. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1943. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1946. NUM_BANKS(ADDR_SURF_8_BANK));
  1947. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1948. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1949. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1950. NUM_BANKS(ADDR_SURF_8_BANK));
  1951. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1954. NUM_BANKS(ADDR_SURF_8_BANK));
  1955. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1958. NUM_BANKS(ADDR_SURF_8_BANK));
  1959. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1960. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1961. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1962. NUM_BANKS(ADDR_SURF_8_BANK));
  1963. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1966. NUM_BANKS(ADDR_SURF_8_BANK));
  1967. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1970. NUM_BANKS(ADDR_SURF_8_BANK));
  1971. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1974. NUM_BANKS(ADDR_SURF_16_BANK));
  1975. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1978. NUM_BANKS(ADDR_SURF_16_BANK));
  1979. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1982. NUM_BANKS(ADDR_SURF_16_BANK));
  1983. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1986. NUM_BANKS(ADDR_SURF_16_BANK));
  1987. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1990. NUM_BANKS(ADDR_SURF_16_BANK));
  1991. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1994. NUM_BANKS(ADDR_SURF_16_BANK));
  1995. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1998. NUM_BANKS(ADDR_SURF_8_BANK));
  1999. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2000. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2001. reg_offset != 23)
  2002. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2003. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2004. if (reg_offset != 7)
  2005. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2006. break;
  2007. case CHIP_FIJI:
  2008. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2009. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2012. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2013. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2014. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2016. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2017. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2020. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2021. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2024. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2028. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2032. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2036. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2040. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2041. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2042. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2050. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2054. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2058. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2062. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2066. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2070. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2074. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2078. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2079. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2082. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2083. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2086. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2087. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2090. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2091. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2094. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2095. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2098. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2099. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2102. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2103. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2106. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2107. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2110. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2111. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2114. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2118. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2122. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2126. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2130. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2133. NUM_BANKS(ADDR_SURF_8_BANK));
  2134. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2137. NUM_BANKS(ADDR_SURF_8_BANK));
  2138. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2141. NUM_BANKS(ADDR_SURF_8_BANK));
  2142. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2145. NUM_BANKS(ADDR_SURF_8_BANK));
  2146. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2149. NUM_BANKS(ADDR_SURF_8_BANK));
  2150. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2153. NUM_BANKS(ADDR_SURF_8_BANK));
  2154. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2157. NUM_BANKS(ADDR_SURF_8_BANK));
  2158. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2161. NUM_BANKS(ADDR_SURF_8_BANK));
  2162. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2165. NUM_BANKS(ADDR_SURF_8_BANK));
  2166. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2169. NUM_BANKS(ADDR_SURF_8_BANK));
  2170. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2173. NUM_BANKS(ADDR_SURF_8_BANK));
  2174. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2177. NUM_BANKS(ADDR_SURF_8_BANK));
  2178. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_8_BANK));
  2182. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2185. NUM_BANKS(ADDR_SURF_4_BANK));
  2186. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2187. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2188. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2189. if (reg_offset != 7)
  2190. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2191. break;
  2192. case CHIP_TONGA:
  2193. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2194. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2195. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2197. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2198. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2199. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2201. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2202. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2203. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2205. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2206. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2207. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2209. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2210. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2211. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2213. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2214. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2217. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2218. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2221. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2223. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2225. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2226. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2227. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2231. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2235. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2239. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2243. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2247. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2248. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2251. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2252. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2253. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2254. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2255. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2259. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2260. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2263. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2264. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2267. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2268. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2269. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2271. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2272. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2273. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2275. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2276. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2279. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2280. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2283. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2284. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2287. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2288. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2291. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2292. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2295. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2296. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2299. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2303. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2307. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2311. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2315. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2316. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2317. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2318. NUM_BANKS(ADDR_SURF_16_BANK));
  2319. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2320. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2321. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2322. NUM_BANKS(ADDR_SURF_16_BANK));
  2323. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2324. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2325. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2326. NUM_BANKS(ADDR_SURF_16_BANK));
  2327. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2330. NUM_BANKS(ADDR_SURF_16_BANK));
  2331. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2332. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2333. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2334. NUM_BANKS(ADDR_SURF_16_BANK));
  2335. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2338. NUM_BANKS(ADDR_SURF_16_BANK));
  2339. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2342. NUM_BANKS(ADDR_SURF_16_BANK));
  2343. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2344. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2345. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2346. NUM_BANKS(ADDR_SURF_16_BANK));
  2347. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2350. NUM_BANKS(ADDR_SURF_16_BANK));
  2351. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2354. NUM_BANKS(ADDR_SURF_16_BANK));
  2355. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2356. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2357. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2358. NUM_BANKS(ADDR_SURF_16_BANK));
  2359. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2362. NUM_BANKS(ADDR_SURF_8_BANK));
  2363. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2366. NUM_BANKS(ADDR_SURF_4_BANK));
  2367. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2370. NUM_BANKS(ADDR_SURF_4_BANK));
  2371. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2372. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2373. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2374. if (reg_offset != 7)
  2375. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2376. break;
  2377. case CHIP_POLARIS11:
  2378. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2379. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2382. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2383. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2386. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2387. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2388. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2390. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2394. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2395. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2396. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2398. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2399. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2400. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2402. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2403. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2404. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2406. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2408. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2410. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2411. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2412. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2416. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2417. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2419. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2420. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2424. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2425. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2428. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2429. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2432. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2433. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2435. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2436. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2437. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2439. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2440. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2441. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2443. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2444. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2445. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2448. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2449. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2452. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2453. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2456. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2457. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2460. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2461. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2463. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2464. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2465. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2468. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2469. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2472. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2473. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2476. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2477. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2480. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2484. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2488. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2492. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2496. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2500. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2503. NUM_BANKS(ADDR_SURF_16_BANK));
  2504. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2507. NUM_BANKS(ADDR_SURF_16_BANK));
  2508. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2511. NUM_BANKS(ADDR_SURF_16_BANK));
  2512. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2515. NUM_BANKS(ADDR_SURF_16_BANK));
  2516. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2519. NUM_BANKS(ADDR_SURF_16_BANK));
  2520. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2523. NUM_BANKS(ADDR_SURF_16_BANK));
  2524. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2527. NUM_BANKS(ADDR_SURF_16_BANK));
  2528. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2531. NUM_BANKS(ADDR_SURF_16_BANK));
  2532. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2535. NUM_BANKS(ADDR_SURF_16_BANK));
  2536. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2539. NUM_BANKS(ADDR_SURF_16_BANK));
  2540. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2543. NUM_BANKS(ADDR_SURF_16_BANK));
  2544. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2545. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2546. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK));
  2548. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2551. NUM_BANKS(ADDR_SURF_8_BANK));
  2552. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2555. NUM_BANKS(ADDR_SURF_4_BANK));
  2556. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2557. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2558. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2559. if (reg_offset != 7)
  2560. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2561. break;
  2562. case CHIP_POLARIS10:
  2563. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2564. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2565. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2567. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2568. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2571. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2573. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2575. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2579. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2581. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2583. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2585. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2587. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2591. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2595. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2596. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2597. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2598. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2601. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2602. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2605. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2609. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2613. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2614. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2617. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2618. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2621. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2622. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2625. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2626. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2627. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2629. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2633. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2634. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2637. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2638. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2641. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2642. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2645. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2646. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2649. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2650. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2653. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2657. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2658. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2661. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2662. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2665. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2669. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2673. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2677. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2681. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2685. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2688. NUM_BANKS(ADDR_SURF_16_BANK));
  2689. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2692. NUM_BANKS(ADDR_SURF_16_BANK));
  2693. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2696. NUM_BANKS(ADDR_SURF_16_BANK));
  2697. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2704. NUM_BANKS(ADDR_SURF_16_BANK));
  2705. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2708. NUM_BANKS(ADDR_SURF_16_BANK));
  2709. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2716. NUM_BANKS(ADDR_SURF_16_BANK));
  2717. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2732. NUM_BANKS(ADDR_SURF_8_BANK));
  2733. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2736. NUM_BANKS(ADDR_SURF_4_BANK));
  2737. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2740. NUM_BANKS(ADDR_SURF_4_BANK));
  2741. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2742. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2743. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2744. if (reg_offset != 7)
  2745. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2746. break;
  2747. case CHIP_STONEY:
  2748. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2749. PIPE_CONFIG(ADDR_SURF_P2) |
  2750. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2751. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2752. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2753. PIPE_CONFIG(ADDR_SURF_P2) |
  2754. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2755. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2756. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P2) |
  2758. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2760. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P2) |
  2762. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2764. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P2) |
  2766. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2768. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P2) |
  2770. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2772. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P2) |
  2774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2776. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2777. PIPE_CONFIG(ADDR_SURF_P2));
  2778. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2779. PIPE_CONFIG(ADDR_SURF_P2) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2782. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2783. PIPE_CONFIG(ADDR_SURF_P2) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2786. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2787. PIPE_CONFIG(ADDR_SURF_P2) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2790. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P2) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2794. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P2) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2798. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2799. PIPE_CONFIG(ADDR_SURF_P2) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2802. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2803. PIPE_CONFIG(ADDR_SURF_P2) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2805. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2806. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2807. PIPE_CONFIG(ADDR_SURF_P2) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2809. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2810. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2811. PIPE_CONFIG(ADDR_SURF_P2) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2814. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2815. PIPE_CONFIG(ADDR_SURF_P2) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2818. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2819. PIPE_CONFIG(ADDR_SURF_P2) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2821. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2822. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2823. PIPE_CONFIG(ADDR_SURF_P2) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2826. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2827. PIPE_CONFIG(ADDR_SURF_P2) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2830. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2831. PIPE_CONFIG(ADDR_SURF_P2) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2834. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2835. PIPE_CONFIG(ADDR_SURF_P2) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2838. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2839. PIPE_CONFIG(ADDR_SURF_P2) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2842. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2843. PIPE_CONFIG(ADDR_SURF_P2) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2846. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2847. PIPE_CONFIG(ADDR_SURF_P2) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2850. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2853. NUM_BANKS(ADDR_SURF_8_BANK));
  2854. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2855. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2856. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2857. NUM_BANKS(ADDR_SURF_8_BANK));
  2858. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2859. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2860. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2861. NUM_BANKS(ADDR_SURF_8_BANK));
  2862. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2865. NUM_BANKS(ADDR_SURF_8_BANK));
  2866. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2867. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2868. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2869. NUM_BANKS(ADDR_SURF_8_BANK));
  2870. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2873. NUM_BANKS(ADDR_SURF_8_BANK));
  2874. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2877. NUM_BANKS(ADDR_SURF_8_BANK));
  2878. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2881. NUM_BANKS(ADDR_SURF_16_BANK));
  2882. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2885. NUM_BANKS(ADDR_SURF_16_BANK));
  2886. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2889. NUM_BANKS(ADDR_SURF_16_BANK));
  2890. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2893. NUM_BANKS(ADDR_SURF_16_BANK));
  2894. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2897. NUM_BANKS(ADDR_SURF_16_BANK));
  2898. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2901. NUM_BANKS(ADDR_SURF_16_BANK));
  2902. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2905. NUM_BANKS(ADDR_SURF_8_BANK));
  2906. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2907. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2908. reg_offset != 23)
  2909. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2910. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2911. if (reg_offset != 7)
  2912. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2913. break;
  2914. default:
  2915. dev_warn(adev->dev,
  2916. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2917. adev->asic_type);
  2918. case CHIP_CARRIZO:
  2919. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2923. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2927. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2931. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2935. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2939. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2943. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2944. PIPE_CONFIG(ADDR_SURF_P2) |
  2945. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2947. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2948. PIPE_CONFIG(ADDR_SURF_P2));
  2949. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2957. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2961. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2962. PIPE_CONFIG(ADDR_SURF_P2) |
  2963. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2965. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2966. PIPE_CONFIG(ADDR_SURF_P2) |
  2967. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2968. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2969. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2970. PIPE_CONFIG(ADDR_SURF_P2) |
  2971. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2973. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2974. PIPE_CONFIG(ADDR_SURF_P2) |
  2975. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2977. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2978. PIPE_CONFIG(ADDR_SURF_P2) |
  2979. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2981. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2982. PIPE_CONFIG(ADDR_SURF_P2) |
  2983. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2985. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2986. PIPE_CONFIG(ADDR_SURF_P2) |
  2987. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2989. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2990. PIPE_CONFIG(ADDR_SURF_P2) |
  2991. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2993. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2994. PIPE_CONFIG(ADDR_SURF_P2) |
  2995. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2997. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2998. PIPE_CONFIG(ADDR_SURF_P2) |
  2999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3001. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3002. PIPE_CONFIG(ADDR_SURF_P2) |
  3003. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3005. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3006. PIPE_CONFIG(ADDR_SURF_P2) |
  3007. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3009. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3010. PIPE_CONFIG(ADDR_SURF_P2) |
  3011. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3013. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3014. PIPE_CONFIG(ADDR_SURF_P2) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3017. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3018. PIPE_CONFIG(ADDR_SURF_P2) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3021. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3024. NUM_BANKS(ADDR_SURF_8_BANK));
  3025. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3028. NUM_BANKS(ADDR_SURF_8_BANK));
  3029. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3030. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3031. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3032. NUM_BANKS(ADDR_SURF_8_BANK));
  3033. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3036. NUM_BANKS(ADDR_SURF_8_BANK));
  3037. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3040. NUM_BANKS(ADDR_SURF_8_BANK));
  3041. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3042. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3043. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3044. NUM_BANKS(ADDR_SURF_8_BANK));
  3045. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3048. NUM_BANKS(ADDR_SURF_8_BANK));
  3049. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3052. NUM_BANKS(ADDR_SURF_16_BANK));
  3053. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3056. NUM_BANKS(ADDR_SURF_16_BANK));
  3057. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3060. NUM_BANKS(ADDR_SURF_16_BANK));
  3061. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3064. NUM_BANKS(ADDR_SURF_16_BANK));
  3065. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3068. NUM_BANKS(ADDR_SURF_16_BANK));
  3069. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3072. NUM_BANKS(ADDR_SURF_16_BANK));
  3073. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3076. NUM_BANKS(ADDR_SURF_8_BANK));
  3077. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3078. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3079. reg_offset != 23)
  3080. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3081. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3082. if (reg_offset != 7)
  3083. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3084. break;
  3085. }
  3086. }
  3087. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  3088. {
  3089. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3090. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3091. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3092. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3093. } else if (se_num == 0xffffffff) {
  3094. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3095. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3096. } else if (sh_num == 0xffffffff) {
  3097. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3098. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3099. } else {
  3100. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3101. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3102. }
  3103. WREG32(mmGRBM_GFX_INDEX, data);
  3104. }
  3105. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3106. {
  3107. return (u32)((1ULL << bit_width) - 1);
  3108. }
  3109. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3110. {
  3111. u32 data, mask;
  3112. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3113. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3114. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3115. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3116. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3117. adev->gfx.config.max_sh_per_se);
  3118. return (~data) & mask;
  3119. }
  3120. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3121. {
  3122. int i, j;
  3123. u32 data;
  3124. u32 active_rbs = 0;
  3125. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3126. adev->gfx.config.max_sh_per_se;
  3127. mutex_lock(&adev->grbm_idx_mutex);
  3128. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3129. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3130. gfx_v8_0_select_se_sh(adev, i, j);
  3131. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3132. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3133. rb_bitmap_width_per_sh);
  3134. }
  3135. }
  3136. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3137. mutex_unlock(&adev->grbm_idx_mutex);
  3138. adev->gfx.config.backend_enable_mask = active_rbs;
  3139. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3140. }
  3141. /**
  3142. * gfx_v8_0_init_compute_vmid - gart enable
  3143. *
  3144. * @rdev: amdgpu_device pointer
  3145. *
  3146. * Initialize compute vmid sh_mem registers
  3147. *
  3148. */
  3149. #define DEFAULT_SH_MEM_BASES (0x6000)
  3150. #define FIRST_COMPUTE_VMID (8)
  3151. #define LAST_COMPUTE_VMID (16)
  3152. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3153. {
  3154. int i;
  3155. uint32_t sh_mem_config;
  3156. uint32_t sh_mem_bases;
  3157. /*
  3158. * Configure apertures:
  3159. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3160. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3161. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3162. */
  3163. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3164. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3165. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3166. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3167. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3168. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3169. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3170. mutex_lock(&adev->srbm_mutex);
  3171. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3172. vi_srbm_select(adev, 0, 0, 0, i);
  3173. /* CP and shaders */
  3174. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3175. WREG32(mmSH_MEM_APE1_BASE, 1);
  3176. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3177. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3178. }
  3179. vi_srbm_select(adev, 0, 0, 0, 0);
  3180. mutex_unlock(&adev->srbm_mutex);
  3181. }
  3182. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3183. {
  3184. u32 tmp;
  3185. int i;
  3186. tmp = RREG32(mmGRBM_CNTL);
  3187. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3188. WREG32(mmGRBM_CNTL, tmp);
  3189. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3190. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3191. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3192. gfx_v8_0_tiling_mode_table_init(adev);
  3193. gfx_v8_0_setup_rb(adev);
  3194. gfx_v8_0_get_cu_info(adev);
  3195. /* XXX SH_MEM regs */
  3196. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3197. mutex_lock(&adev->srbm_mutex);
  3198. for (i = 0; i < 16; i++) {
  3199. vi_srbm_select(adev, 0, 0, 0, i);
  3200. /* CP and shaders */
  3201. if (i == 0) {
  3202. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3203. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3204. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3205. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3206. WREG32(mmSH_MEM_CONFIG, tmp);
  3207. } else {
  3208. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3209. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3210. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3211. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3212. WREG32(mmSH_MEM_CONFIG, tmp);
  3213. }
  3214. WREG32(mmSH_MEM_APE1_BASE, 1);
  3215. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3216. WREG32(mmSH_MEM_BASES, 0);
  3217. }
  3218. vi_srbm_select(adev, 0, 0, 0, 0);
  3219. mutex_unlock(&adev->srbm_mutex);
  3220. gfx_v8_0_init_compute_vmid(adev);
  3221. mutex_lock(&adev->grbm_idx_mutex);
  3222. /*
  3223. * making sure that the following register writes will be broadcasted
  3224. * to all the shaders
  3225. */
  3226. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3227. WREG32(mmPA_SC_FIFO_SIZE,
  3228. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3229. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3230. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3231. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3232. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3233. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3234. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3235. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3236. mutex_unlock(&adev->grbm_idx_mutex);
  3237. }
  3238. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3239. {
  3240. u32 i, j, k;
  3241. u32 mask;
  3242. mutex_lock(&adev->grbm_idx_mutex);
  3243. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3244. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3245. gfx_v8_0_select_se_sh(adev, i, j);
  3246. for (k = 0; k < adev->usec_timeout; k++) {
  3247. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3248. break;
  3249. udelay(1);
  3250. }
  3251. }
  3252. }
  3253. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3254. mutex_unlock(&adev->grbm_idx_mutex);
  3255. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3256. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3257. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3258. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3259. for (k = 0; k < adev->usec_timeout; k++) {
  3260. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3261. break;
  3262. udelay(1);
  3263. }
  3264. }
  3265. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3266. bool enable)
  3267. {
  3268. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3269. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3270. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3271. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3272. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3273. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3274. }
  3275. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3276. {
  3277. /* csib */
  3278. WREG32(mmRLC_CSIB_ADDR_HI,
  3279. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3280. WREG32(mmRLC_CSIB_ADDR_LO,
  3281. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3282. WREG32(mmRLC_CSIB_LENGTH,
  3283. adev->gfx.rlc.clear_state_size);
  3284. }
  3285. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3286. int ind_offset,
  3287. int list_size,
  3288. int *unique_indices,
  3289. int *indices_count,
  3290. int max_indices,
  3291. int *ind_start_offsets,
  3292. int *offset_count,
  3293. int max_offset)
  3294. {
  3295. int indices;
  3296. bool new_entry = true;
  3297. for (; ind_offset < list_size; ind_offset++) {
  3298. if (new_entry) {
  3299. new_entry = false;
  3300. ind_start_offsets[*offset_count] = ind_offset;
  3301. *offset_count = *offset_count + 1;
  3302. BUG_ON(*offset_count >= max_offset);
  3303. }
  3304. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3305. new_entry = true;
  3306. continue;
  3307. }
  3308. ind_offset += 2;
  3309. /* look for the matching indice */
  3310. for (indices = 0;
  3311. indices < *indices_count;
  3312. indices++) {
  3313. if (unique_indices[indices] ==
  3314. register_list_format[ind_offset])
  3315. break;
  3316. }
  3317. if (indices >= *indices_count) {
  3318. unique_indices[*indices_count] =
  3319. register_list_format[ind_offset];
  3320. indices = *indices_count;
  3321. *indices_count = *indices_count + 1;
  3322. BUG_ON(*indices_count >= max_indices);
  3323. }
  3324. register_list_format[ind_offset] = indices;
  3325. }
  3326. }
  3327. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3328. {
  3329. int i, temp, data;
  3330. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3331. int indices_count = 0;
  3332. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3333. int offset_count = 0;
  3334. int list_size;
  3335. unsigned int *register_list_format =
  3336. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3337. if (register_list_format == NULL)
  3338. return -ENOMEM;
  3339. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3340. adev->gfx.rlc.reg_list_format_size_bytes);
  3341. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3342. RLC_FormatDirectRegListLength,
  3343. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3344. unique_indices,
  3345. &indices_count,
  3346. sizeof(unique_indices) / sizeof(int),
  3347. indirect_start_offsets,
  3348. &offset_count,
  3349. sizeof(indirect_start_offsets)/sizeof(int));
  3350. /* save and restore list */
  3351. temp = RREG32(mmRLC_SRM_CNTL);
  3352. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3353. WREG32(mmRLC_SRM_CNTL, temp);
  3354. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3355. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3356. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3357. /* indirect list */
  3358. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3359. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3360. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3361. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3362. list_size = list_size >> 1;
  3363. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3364. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3365. /* starting offsets starts */
  3366. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3367. adev->gfx.rlc.starting_offsets_start);
  3368. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3369. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3370. indirect_start_offsets[i]);
  3371. /* unique indices */
  3372. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3373. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3374. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3375. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3376. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3377. }
  3378. kfree(register_list_format);
  3379. return 0;
  3380. }
  3381. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3382. {
  3383. uint32_t data;
  3384. data = RREG32(mmRLC_SRM_CNTL);
  3385. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3386. WREG32(mmRLC_SRM_CNTL, data);
  3387. }
  3388. static void polaris11_init_power_gating(struct amdgpu_device *adev)
  3389. {
  3390. uint32_t data;
  3391. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3392. AMD_PG_SUPPORT_GFX_SMG |
  3393. AMD_PG_SUPPORT_GFX_DMG)) {
  3394. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3395. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3396. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3397. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3398. data = 0;
  3399. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3400. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3401. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3402. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3403. WREG32(mmRLC_PG_DELAY, data);
  3404. data = RREG32(mmRLC_PG_DELAY_2);
  3405. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3406. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3407. WREG32(mmRLC_PG_DELAY_2, data);
  3408. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3409. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3410. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3411. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3412. }
  3413. }
  3414. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3415. {
  3416. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3417. AMD_PG_SUPPORT_GFX_SMG |
  3418. AMD_PG_SUPPORT_GFX_DMG |
  3419. AMD_PG_SUPPORT_CP |
  3420. AMD_PG_SUPPORT_GDS |
  3421. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3422. gfx_v8_0_init_csb(adev);
  3423. gfx_v8_0_init_save_restore_list(adev);
  3424. gfx_v8_0_enable_save_restore_machine(adev);
  3425. if (adev->asic_type == CHIP_POLARIS11)
  3426. polaris11_init_power_gating(adev);
  3427. }
  3428. }
  3429. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3430. {
  3431. u32 tmp = RREG32(mmRLC_CNTL);
  3432. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3433. WREG32(mmRLC_CNTL, tmp);
  3434. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3435. gfx_v8_0_wait_for_rlc_serdes(adev);
  3436. }
  3437. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3438. {
  3439. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3440. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3441. WREG32(mmGRBM_SOFT_RESET, tmp);
  3442. udelay(50);
  3443. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3444. WREG32(mmGRBM_SOFT_RESET, tmp);
  3445. udelay(50);
  3446. }
  3447. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3448. {
  3449. u32 tmp = RREG32(mmRLC_CNTL);
  3450. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3451. WREG32(mmRLC_CNTL, tmp);
  3452. /* carrizo do enable cp interrupt after cp inited */
  3453. if (!(adev->flags & AMD_IS_APU))
  3454. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3455. udelay(50);
  3456. }
  3457. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3458. {
  3459. const struct rlc_firmware_header_v2_0 *hdr;
  3460. const __le32 *fw_data;
  3461. unsigned i, fw_size;
  3462. if (!adev->gfx.rlc_fw)
  3463. return -EINVAL;
  3464. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3465. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3466. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3467. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3468. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3469. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3470. for (i = 0; i < fw_size; i++)
  3471. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3472. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3473. return 0;
  3474. }
  3475. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3476. {
  3477. int r;
  3478. gfx_v8_0_rlc_stop(adev);
  3479. /* disable CG */
  3480. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3481. if (adev->asic_type == CHIP_POLARIS11 ||
  3482. adev->asic_type == CHIP_POLARIS10)
  3483. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3484. /* disable PG */
  3485. WREG32(mmRLC_PG_CNTL, 0);
  3486. gfx_v8_0_rlc_reset(adev);
  3487. gfx_v8_0_init_pg(adev);
  3488. if (!adev->pp_enabled) {
  3489. if (!adev->firmware.smu_load) {
  3490. /* legacy rlc firmware loading */
  3491. r = gfx_v8_0_rlc_load_microcode(adev);
  3492. if (r)
  3493. return r;
  3494. } else {
  3495. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3496. AMDGPU_UCODE_ID_RLC_G);
  3497. if (r)
  3498. return -EINVAL;
  3499. }
  3500. }
  3501. gfx_v8_0_rlc_start(adev);
  3502. return 0;
  3503. }
  3504. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3505. {
  3506. int i;
  3507. u32 tmp = RREG32(mmCP_ME_CNTL);
  3508. if (enable) {
  3509. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3510. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3511. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3512. } else {
  3513. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3514. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3515. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3516. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3517. adev->gfx.gfx_ring[i].ready = false;
  3518. }
  3519. WREG32(mmCP_ME_CNTL, tmp);
  3520. udelay(50);
  3521. }
  3522. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3523. {
  3524. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3525. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3526. const struct gfx_firmware_header_v1_0 *me_hdr;
  3527. const __le32 *fw_data;
  3528. unsigned i, fw_size;
  3529. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3530. return -EINVAL;
  3531. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3532. adev->gfx.pfp_fw->data;
  3533. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3534. adev->gfx.ce_fw->data;
  3535. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3536. adev->gfx.me_fw->data;
  3537. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3538. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3539. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3540. gfx_v8_0_cp_gfx_enable(adev, false);
  3541. /* PFP */
  3542. fw_data = (const __le32 *)
  3543. (adev->gfx.pfp_fw->data +
  3544. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3545. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3546. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3547. for (i = 0; i < fw_size; i++)
  3548. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3549. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3550. /* CE */
  3551. fw_data = (const __le32 *)
  3552. (adev->gfx.ce_fw->data +
  3553. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3554. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3555. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3556. for (i = 0; i < fw_size; i++)
  3557. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3558. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3559. /* ME */
  3560. fw_data = (const __le32 *)
  3561. (adev->gfx.me_fw->data +
  3562. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3563. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3564. WREG32(mmCP_ME_RAM_WADDR, 0);
  3565. for (i = 0; i < fw_size; i++)
  3566. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3567. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3568. return 0;
  3569. }
  3570. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3571. {
  3572. u32 count = 0;
  3573. const struct cs_section_def *sect = NULL;
  3574. const struct cs_extent_def *ext = NULL;
  3575. /* begin clear state */
  3576. count += 2;
  3577. /* context control state */
  3578. count += 3;
  3579. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3580. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3581. if (sect->id == SECT_CONTEXT)
  3582. count += 2 + ext->reg_count;
  3583. else
  3584. return 0;
  3585. }
  3586. }
  3587. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3588. count += 4;
  3589. /* end clear state */
  3590. count += 2;
  3591. /* clear state */
  3592. count += 2;
  3593. return count;
  3594. }
  3595. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3596. {
  3597. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3598. const struct cs_section_def *sect = NULL;
  3599. const struct cs_extent_def *ext = NULL;
  3600. int r, i;
  3601. /* init the CP */
  3602. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3603. WREG32(mmCP_ENDIAN_SWAP, 0);
  3604. WREG32(mmCP_DEVICE_ID, 1);
  3605. gfx_v8_0_cp_gfx_enable(adev, true);
  3606. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3607. if (r) {
  3608. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3609. return r;
  3610. }
  3611. /* clear state buffer */
  3612. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3613. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3614. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3615. amdgpu_ring_write(ring, 0x80000000);
  3616. amdgpu_ring_write(ring, 0x80000000);
  3617. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3618. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3619. if (sect->id == SECT_CONTEXT) {
  3620. amdgpu_ring_write(ring,
  3621. PACKET3(PACKET3_SET_CONTEXT_REG,
  3622. ext->reg_count));
  3623. amdgpu_ring_write(ring,
  3624. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3625. for (i = 0; i < ext->reg_count; i++)
  3626. amdgpu_ring_write(ring, ext->extent[i]);
  3627. }
  3628. }
  3629. }
  3630. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3631. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3632. switch (adev->asic_type) {
  3633. case CHIP_TONGA:
  3634. case CHIP_POLARIS10:
  3635. amdgpu_ring_write(ring, 0x16000012);
  3636. amdgpu_ring_write(ring, 0x0000002A);
  3637. break;
  3638. case CHIP_POLARIS11:
  3639. amdgpu_ring_write(ring, 0x16000012);
  3640. amdgpu_ring_write(ring, 0x00000000);
  3641. break;
  3642. case CHIP_FIJI:
  3643. amdgpu_ring_write(ring, 0x3a00161a);
  3644. amdgpu_ring_write(ring, 0x0000002e);
  3645. break;
  3646. case CHIP_CARRIZO:
  3647. amdgpu_ring_write(ring, 0x00000002);
  3648. amdgpu_ring_write(ring, 0x00000000);
  3649. break;
  3650. case CHIP_TOPAZ:
  3651. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3652. 0x00000000 : 0x00000002);
  3653. amdgpu_ring_write(ring, 0x00000000);
  3654. break;
  3655. case CHIP_STONEY:
  3656. amdgpu_ring_write(ring, 0x00000000);
  3657. amdgpu_ring_write(ring, 0x00000000);
  3658. break;
  3659. default:
  3660. BUG();
  3661. }
  3662. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3663. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3664. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3665. amdgpu_ring_write(ring, 0);
  3666. /* init the CE partitions */
  3667. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3668. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3669. amdgpu_ring_write(ring, 0x8000);
  3670. amdgpu_ring_write(ring, 0x8000);
  3671. amdgpu_ring_commit(ring);
  3672. return 0;
  3673. }
  3674. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3675. {
  3676. struct amdgpu_ring *ring;
  3677. u32 tmp;
  3678. u32 rb_bufsz;
  3679. u64 rb_addr, rptr_addr;
  3680. int r;
  3681. /* Set the write pointer delay */
  3682. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3683. /* set the RB to use vmid 0 */
  3684. WREG32(mmCP_RB_VMID, 0);
  3685. /* Set ring buffer size */
  3686. ring = &adev->gfx.gfx_ring[0];
  3687. rb_bufsz = order_base_2(ring->ring_size / 8);
  3688. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3689. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3690. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3691. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3692. #ifdef __BIG_ENDIAN
  3693. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3694. #endif
  3695. WREG32(mmCP_RB0_CNTL, tmp);
  3696. /* Initialize the ring buffer's read and write pointers */
  3697. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3698. ring->wptr = 0;
  3699. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3700. /* set the wb address wether it's enabled or not */
  3701. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3702. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3703. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3704. mdelay(1);
  3705. WREG32(mmCP_RB0_CNTL, tmp);
  3706. rb_addr = ring->gpu_addr >> 8;
  3707. WREG32(mmCP_RB0_BASE, rb_addr);
  3708. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3709. /* no gfx doorbells on iceland */
  3710. if (adev->asic_type != CHIP_TOPAZ) {
  3711. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3712. if (ring->use_doorbell) {
  3713. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3714. DOORBELL_OFFSET, ring->doorbell_index);
  3715. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3716. DOORBELL_HIT, 0);
  3717. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3718. DOORBELL_EN, 1);
  3719. } else {
  3720. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3721. DOORBELL_EN, 0);
  3722. }
  3723. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3724. if (adev->asic_type == CHIP_TONGA) {
  3725. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3726. DOORBELL_RANGE_LOWER,
  3727. AMDGPU_DOORBELL_GFX_RING0);
  3728. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3729. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3730. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3731. }
  3732. }
  3733. /* start the ring */
  3734. gfx_v8_0_cp_gfx_start(adev);
  3735. ring->ready = true;
  3736. r = amdgpu_ring_test_ring(ring);
  3737. if (r) {
  3738. ring->ready = false;
  3739. return r;
  3740. }
  3741. return 0;
  3742. }
  3743. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3744. {
  3745. int i;
  3746. if (enable) {
  3747. WREG32(mmCP_MEC_CNTL, 0);
  3748. } else {
  3749. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3750. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3751. adev->gfx.compute_ring[i].ready = false;
  3752. }
  3753. udelay(50);
  3754. }
  3755. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3756. {
  3757. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3758. const __le32 *fw_data;
  3759. unsigned i, fw_size;
  3760. if (!adev->gfx.mec_fw)
  3761. return -EINVAL;
  3762. gfx_v8_0_cp_compute_enable(adev, false);
  3763. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3764. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3765. fw_data = (const __le32 *)
  3766. (adev->gfx.mec_fw->data +
  3767. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3768. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3769. /* MEC1 */
  3770. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3771. for (i = 0; i < fw_size; i++)
  3772. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3773. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3774. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3775. if (adev->gfx.mec2_fw) {
  3776. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3777. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3778. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3779. fw_data = (const __le32 *)
  3780. (adev->gfx.mec2_fw->data +
  3781. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3782. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3783. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3784. for (i = 0; i < fw_size; i++)
  3785. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3786. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3787. }
  3788. return 0;
  3789. }
  3790. struct vi_mqd {
  3791. uint32_t header; /* ordinal0 */
  3792. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3793. uint32_t compute_dim_x; /* ordinal2 */
  3794. uint32_t compute_dim_y; /* ordinal3 */
  3795. uint32_t compute_dim_z; /* ordinal4 */
  3796. uint32_t compute_start_x; /* ordinal5 */
  3797. uint32_t compute_start_y; /* ordinal6 */
  3798. uint32_t compute_start_z; /* ordinal7 */
  3799. uint32_t compute_num_thread_x; /* ordinal8 */
  3800. uint32_t compute_num_thread_y; /* ordinal9 */
  3801. uint32_t compute_num_thread_z; /* ordinal10 */
  3802. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3803. uint32_t compute_perfcount_enable; /* ordinal12 */
  3804. uint32_t compute_pgm_lo; /* ordinal13 */
  3805. uint32_t compute_pgm_hi; /* ordinal14 */
  3806. uint32_t compute_tba_lo; /* ordinal15 */
  3807. uint32_t compute_tba_hi; /* ordinal16 */
  3808. uint32_t compute_tma_lo; /* ordinal17 */
  3809. uint32_t compute_tma_hi; /* ordinal18 */
  3810. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3811. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3812. uint32_t compute_vmid; /* ordinal21 */
  3813. uint32_t compute_resource_limits; /* ordinal22 */
  3814. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3815. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3816. uint32_t compute_tmpring_size; /* ordinal25 */
  3817. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3818. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3819. uint32_t compute_restart_x; /* ordinal28 */
  3820. uint32_t compute_restart_y; /* ordinal29 */
  3821. uint32_t compute_restart_z; /* ordinal30 */
  3822. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3823. uint32_t compute_misc_reserved; /* ordinal32 */
  3824. uint32_t compute_dispatch_id; /* ordinal33 */
  3825. uint32_t compute_threadgroup_id; /* ordinal34 */
  3826. uint32_t compute_relaunch; /* ordinal35 */
  3827. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3828. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3829. uint32_t compute_wave_restore_control; /* ordinal38 */
  3830. uint32_t reserved9; /* ordinal39 */
  3831. uint32_t reserved10; /* ordinal40 */
  3832. uint32_t reserved11; /* ordinal41 */
  3833. uint32_t reserved12; /* ordinal42 */
  3834. uint32_t reserved13; /* ordinal43 */
  3835. uint32_t reserved14; /* ordinal44 */
  3836. uint32_t reserved15; /* ordinal45 */
  3837. uint32_t reserved16; /* ordinal46 */
  3838. uint32_t reserved17; /* ordinal47 */
  3839. uint32_t reserved18; /* ordinal48 */
  3840. uint32_t reserved19; /* ordinal49 */
  3841. uint32_t reserved20; /* ordinal50 */
  3842. uint32_t reserved21; /* ordinal51 */
  3843. uint32_t reserved22; /* ordinal52 */
  3844. uint32_t reserved23; /* ordinal53 */
  3845. uint32_t reserved24; /* ordinal54 */
  3846. uint32_t reserved25; /* ordinal55 */
  3847. uint32_t reserved26; /* ordinal56 */
  3848. uint32_t reserved27; /* ordinal57 */
  3849. uint32_t reserved28; /* ordinal58 */
  3850. uint32_t reserved29; /* ordinal59 */
  3851. uint32_t reserved30; /* ordinal60 */
  3852. uint32_t reserved31; /* ordinal61 */
  3853. uint32_t reserved32; /* ordinal62 */
  3854. uint32_t reserved33; /* ordinal63 */
  3855. uint32_t reserved34; /* ordinal64 */
  3856. uint32_t compute_user_data_0; /* ordinal65 */
  3857. uint32_t compute_user_data_1; /* ordinal66 */
  3858. uint32_t compute_user_data_2; /* ordinal67 */
  3859. uint32_t compute_user_data_3; /* ordinal68 */
  3860. uint32_t compute_user_data_4; /* ordinal69 */
  3861. uint32_t compute_user_data_5; /* ordinal70 */
  3862. uint32_t compute_user_data_6; /* ordinal71 */
  3863. uint32_t compute_user_data_7; /* ordinal72 */
  3864. uint32_t compute_user_data_8; /* ordinal73 */
  3865. uint32_t compute_user_data_9; /* ordinal74 */
  3866. uint32_t compute_user_data_10; /* ordinal75 */
  3867. uint32_t compute_user_data_11; /* ordinal76 */
  3868. uint32_t compute_user_data_12; /* ordinal77 */
  3869. uint32_t compute_user_data_13; /* ordinal78 */
  3870. uint32_t compute_user_data_14; /* ordinal79 */
  3871. uint32_t compute_user_data_15; /* ordinal80 */
  3872. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3873. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3874. uint32_t reserved35; /* ordinal83 */
  3875. uint32_t reserved36; /* ordinal84 */
  3876. uint32_t reserved37; /* ordinal85 */
  3877. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3878. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3879. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3880. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3881. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3882. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3883. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3884. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3885. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3886. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3887. uint32_t reserved38; /* ordinal96 */
  3888. uint32_t reserved39; /* ordinal97 */
  3889. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3890. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3891. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3892. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3893. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3894. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3895. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3896. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3897. uint32_t reserved40; /* ordinal106 */
  3898. uint32_t reserved41; /* ordinal107 */
  3899. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3900. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3901. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3902. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3903. uint32_t reserved42; /* ordinal112 */
  3904. uint32_t reserved43; /* ordinal113 */
  3905. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3906. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3907. uint32_t cp_packet_id_lo; /* ordinal116 */
  3908. uint32_t cp_packet_id_hi; /* ordinal117 */
  3909. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3910. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3911. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3912. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3913. uint32_t gds_save_mask_lo; /* ordinal122 */
  3914. uint32_t gds_save_mask_hi; /* ordinal123 */
  3915. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3916. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3917. uint32_t reserved44; /* ordinal126 */
  3918. uint32_t reserved45; /* ordinal127 */
  3919. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3920. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3921. uint32_t cp_hqd_active; /* ordinal130 */
  3922. uint32_t cp_hqd_vmid; /* ordinal131 */
  3923. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3924. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3925. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3926. uint32_t cp_hqd_quantum; /* ordinal135 */
  3927. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3928. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3929. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3930. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3931. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3932. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3933. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3934. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3935. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3936. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3937. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3938. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3939. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3940. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3941. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3942. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3943. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3944. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3945. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3946. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3947. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3948. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3949. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3950. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3951. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3952. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3953. uint32_t cp_mqd_control; /* ordinal162 */
  3954. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3955. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3956. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3957. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3958. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3959. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3960. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3961. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3962. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3963. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3964. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3965. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3966. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3967. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3968. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3969. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3970. uint32_t cp_hqd_error; /* ordinal179 */
  3971. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3972. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3973. uint32_t reserved46; /* ordinal182 */
  3974. uint32_t reserved47; /* ordinal183 */
  3975. uint32_t reserved48; /* ordinal184 */
  3976. uint32_t reserved49; /* ordinal185 */
  3977. uint32_t reserved50; /* ordinal186 */
  3978. uint32_t reserved51; /* ordinal187 */
  3979. uint32_t reserved52; /* ordinal188 */
  3980. uint32_t reserved53; /* ordinal189 */
  3981. uint32_t reserved54; /* ordinal190 */
  3982. uint32_t reserved55; /* ordinal191 */
  3983. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3984. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3985. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3986. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3987. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3988. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3989. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3990. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3991. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3992. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3993. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3994. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3995. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3996. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3997. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3998. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3999. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4000. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4001. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4002. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4003. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4004. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4005. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4006. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4007. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4008. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4009. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4010. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4011. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4012. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4013. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4014. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4015. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4016. uint32_t reserved56; /* ordinal225 */
  4017. uint32_t reserved57; /* ordinal226 */
  4018. uint32_t reserved58; /* ordinal227 */
  4019. uint32_t set_resources_header; /* ordinal228 */
  4020. uint32_t set_resources_dw1; /* ordinal229 */
  4021. uint32_t set_resources_dw2; /* ordinal230 */
  4022. uint32_t set_resources_dw3; /* ordinal231 */
  4023. uint32_t set_resources_dw4; /* ordinal232 */
  4024. uint32_t set_resources_dw5; /* ordinal233 */
  4025. uint32_t set_resources_dw6; /* ordinal234 */
  4026. uint32_t set_resources_dw7; /* ordinal235 */
  4027. uint32_t reserved59; /* ordinal236 */
  4028. uint32_t reserved60; /* ordinal237 */
  4029. uint32_t reserved61; /* ordinal238 */
  4030. uint32_t reserved62; /* ordinal239 */
  4031. uint32_t reserved63; /* ordinal240 */
  4032. uint32_t reserved64; /* ordinal241 */
  4033. uint32_t reserved65; /* ordinal242 */
  4034. uint32_t reserved66; /* ordinal243 */
  4035. uint32_t reserved67; /* ordinal244 */
  4036. uint32_t reserved68; /* ordinal245 */
  4037. uint32_t reserved69; /* ordinal246 */
  4038. uint32_t reserved70; /* ordinal247 */
  4039. uint32_t reserved71; /* ordinal248 */
  4040. uint32_t reserved72; /* ordinal249 */
  4041. uint32_t reserved73; /* ordinal250 */
  4042. uint32_t reserved74; /* ordinal251 */
  4043. uint32_t reserved75; /* ordinal252 */
  4044. uint32_t reserved76; /* ordinal253 */
  4045. uint32_t reserved77; /* ordinal254 */
  4046. uint32_t reserved78; /* ordinal255 */
  4047. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4048. };
  4049. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4050. {
  4051. int i, r;
  4052. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4053. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4054. if (ring->mqd_obj) {
  4055. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4056. if (unlikely(r != 0))
  4057. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4058. amdgpu_bo_unpin(ring->mqd_obj);
  4059. amdgpu_bo_unreserve(ring->mqd_obj);
  4060. amdgpu_bo_unref(&ring->mqd_obj);
  4061. ring->mqd_obj = NULL;
  4062. }
  4063. }
  4064. }
  4065. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4066. {
  4067. int r, i, j;
  4068. u32 tmp;
  4069. bool use_doorbell = true;
  4070. u64 hqd_gpu_addr;
  4071. u64 mqd_gpu_addr;
  4072. u64 eop_gpu_addr;
  4073. u64 wb_gpu_addr;
  4074. u32 *buf;
  4075. struct vi_mqd *mqd;
  4076. /* init the pipes */
  4077. mutex_lock(&adev->srbm_mutex);
  4078. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4079. int me = (i < 4) ? 1 : 2;
  4080. int pipe = (i < 4) ? i : (i - 4);
  4081. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4082. eop_gpu_addr >>= 8;
  4083. vi_srbm_select(adev, me, pipe, 0, 0);
  4084. /* write the EOP addr */
  4085. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4086. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4087. /* set the VMID assigned */
  4088. WREG32(mmCP_HQD_VMID, 0);
  4089. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4090. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4091. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4092. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4093. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4094. }
  4095. vi_srbm_select(adev, 0, 0, 0, 0);
  4096. mutex_unlock(&adev->srbm_mutex);
  4097. /* init the queues. Just two for now. */
  4098. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4099. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4100. if (ring->mqd_obj == NULL) {
  4101. r = amdgpu_bo_create(adev,
  4102. sizeof(struct vi_mqd),
  4103. PAGE_SIZE, true,
  4104. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4105. NULL, &ring->mqd_obj);
  4106. if (r) {
  4107. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4108. return r;
  4109. }
  4110. }
  4111. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4112. if (unlikely(r != 0)) {
  4113. gfx_v8_0_cp_compute_fini(adev);
  4114. return r;
  4115. }
  4116. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4117. &mqd_gpu_addr);
  4118. if (r) {
  4119. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4120. gfx_v8_0_cp_compute_fini(adev);
  4121. return r;
  4122. }
  4123. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4124. if (r) {
  4125. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4126. gfx_v8_0_cp_compute_fini(adev);
  4127. return r;
  4128. }
  4129. /* init the mqd struct */
  4130. memset(buf, 0, sizeof(struct vi_mqd));
  4131. mqd = (struct vi_mqd *)buf;
  4132. mqd->header = 0xC0310800;
  4133. mqd->compute_pipelinestat_enable = 0x00000001;
  4134. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4135. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4136. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4137. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4138. mqd->compute_misc_reserved = 0x00000003;
  4139. mutex_lock(&adev->srbm_mutex);
  4140. vi_srbm_select(adev, ring->me,
  4141. ring->pipe,
  4142. ring->queue, 0);
  4143. /* disable wptr polling */
  4144. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4145. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4146. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4147. mqd->cp_hqd_eop_base_addr_lo =
  4148. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4149. mqd->cp_hqd_eop_base_addr_hi =
  4150. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4151. /* enable doorbell? */
  4152. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4153. if (use_doorbell) {
  4154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4155. } else {
  4156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4157. }
  4158. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4159. mqd->cp_hqd_pq_doorbell_control = tmp;
  4160. /* disable the queue if it's active */
  4161. mqd->cp_hqd_dequeue_request = 0;
  4162. mqd->cp_hqd_pq_rptr = 0;
  4163. mqd->cp_hqd_pq_wptr= 0;
  4164. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4165. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4166. for (j = 0; j < adev->usec_timeout; j++) {
  4167. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4168. break;
  4169. udelay(1);
  4170. }
  4171. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4172. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4173. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4174. }
  4175. /* set the pointer to the MQD */
  4176. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4177. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4178. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4179. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4180. /* set MQD vmid to 0 */
  4181. tmp = RREG32(mmCP_MQD_CONTROL);
  4182. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4183. WREG32(mmCP_MQD_CONTROL, tmp);
  4184. mqd->cp_mqd_control = tmp;
  4185. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4186. hqd_gpu_addr = ring->gpu_addr >> 8;
  4187. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4188. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4189. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4190. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4191. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4192. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4193. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4194. (order_base_2(ring->ring_size / 4) - 1));
  4195. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4196. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4197. #ifdef __BIG_ENDIAN
  4198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4199. #endif
  4200. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4202. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4203. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4204. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4205. mqd->cp_hqd_pq_control = tmp;
  4206. /* set the wb address wether it's enabled or not */
  4207. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4208. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4209. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4210. upper_32_bits(wb_gpu_addr) & 0xffff;
  4211. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4212. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4213. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4214. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4215. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4216. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4217. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4218. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4219. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4220. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4221. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4222. /* enable the doorbell if requested */
  4223. if (use_doorbell) {
  4224. if ((adev->asic_type == CHIP_CARRIZO) ||
  4225. (adev->asic_type == CHIP_FIJI) ||
  4226. (adev->asic_type == CHIP_STONEY) ||
  4227. (adev->asic_type == CHIP_POLARIS11) ||
  4228. (adev->asic_type == CHIP_POLARIS10)) {
  4229. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4230. AMDGPU_DOORBELL_KIQ << 2);
  4231. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4232. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4233. }
  4234. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4236. DOORBELL_OFFSET, ring->doorbell_index);
  4237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4240. mqd->cp_hqd_pq_doorbell_control = tmp;
  4241. } else {
  4242. mqd->cp_hqd_pq_doorbell_control = 0;
  4243. }
  4244. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4245. mqd->cp_hqd_pq_doorbell_control);
  4246. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4247. ring->wptr = 0;
  4248. mqd->cp_hqd_pq_wptr = ring->wptr;
  4249. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4250. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4251. /* set the vmid for the queue */
  4252. mqd->cp_hqd_vmid = 0;
  4253. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4254. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4255. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4256. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4257. mqd->cp_hqd_persistent_state = tmp;
  4258. if (adev->asic_type == CHIP_STONEY ||
  4259. adev->asic_type == CHIP_POLARIS11 ||
  4260. adev->asic_type == CHIP_POLARIS10) {
  4261. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4262. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4263. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4264. }
  4265. /* activate the queue */
  4266. mqd->cp_hqd_active = 1;
  4267. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4268. vi_srbm_select(adev, 0, 0, 0, 0);
  4269. mutex_unlock(&adev->srbm_mutex);
  4270. amdgpu_bo_kunmap(ring->mqd_obj);
  4271. amdgpu_bo_unreserve(ring->mqd_obj);
  4272. }
  4273. if (use_doorbell) {
  4274. tmp = RREG32(mmCP_PQ_STATUS);
  4275. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4276. WREG32(mmCP_PQ_STATUS, tmp);
  4277. }
  4278. gfx_v8_0_cp_compute_enable(adev, true);
  4279. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4280. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4281. ring->ready = true;
  4282. r = amdgpu_ring_test_ring(ring);
  4283. if (r)
  4284. ring->ready = false;
  4285. }
  4286. return 0;
  4287. }
  4288. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4289. {
  4290. int r;
  4291. if (!(adev->flags & AMD_IS_APU))
  4292. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4293. if (!adev->pp_enabled) {
  4294. if (!adev->firmware.smu_load) {
  4295. /* legacy firmware loading */
  4296. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4297. if (r)
  4298. return r;
  4299. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4300. if (r)
  4301. return r;
  4302. } else {
  4303. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4304. AMDGPU_UCODE_ID_CP_CE);
  4305. if (r)
  4306. return -EINVAL;
  4307. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4308. AMDGPU_UCODE_ID_CP_PFP);
  4309. if (r)
  4310. return -EINVAL;
  4311. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4312. AMDGPU_UCODE_ID_CP_ME);
  4313. if (r)
  4314. return -EINVAL;
  4315. if (adev->asic_type == CHIP_TOPAZ) {
  4316. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4317. if (r)
  4318. return r;
  4319. } else {
  4320. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4321. AMDGPU_UCODE_ID_CP_MEC1);
  4322. if (r)
  4323. return -EINVAL;
  4324. }
  4325. }
  4326. }
  4327. r = gfx_v8_0_cp_gfx_resume(adev);
  4328. if (r)
  4329. return r;
  4330. r = gfx_v8_0_cp_compute_resume(adev);
  4331. if (r)
  4332. return r;
  4333. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4334. return 0;
  4335. }
  4336. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4337. {
  4338. gfx_v8_0_cp_gfx_enable(adev, enable);
  4339. gfx_v8_0_cp_compute_enable(adev, enable);
  4340. }
  4341. static int gfx_v8_0_hw_init(void *handle)
  4342. {
  4343. int r;
  4344. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4345. gfx_v8_0_init_golden_registers(adev);
  4346. gfx_v8_0_gpu_init(adev);
  4347. r = gfx_v8_0_rlc_resume(adev);
  4348. if (r)
  4349. return r;
  4350. r = gfx_v8_0_cp_resume(adev);
  4351. if (r)
  4352. return r;
  4353. return r;
  4354. }
  4355. static int gfx_v8_0_hw_fini(void *handle)
  4356. {
  4357. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4358. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4359. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4360. gfx_v8_0_cp_enable(adev, false);
  4361. gfx_v8_0_rlc_stop(adev);
  4362. gfx_v8_0_cp_compute_fini(adev);
  4363. amdgpu_set_powergating_state(adev,
  4364. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4365. return 0;
  4366. }
  4367. static int gfx_v8_0_suspend(void *handle)
  4368. {
  4369. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4370. return gfx_v8_0_hw_fini(adev);
  4371. }
  4372. static int gfx_v8_0_resume(void *handle)
  4373. {
  4374. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4375. return gfx_v8_0_hw_init(adev);
  4376. }
  4377. static bool gfx_v8_0_is_idle(void *handle)
  4378. {
  4379. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4380. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4381. return false;
  4382. else
  4383. return true;
  4384. }
  4385. static int gfx_v8_0_wait_for_idle(void *handle)
  4386. {
  4387. unsigned i;
  4388. u32 tmp;
  4389. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4390. for (i = 0; i < adev->usec_timeout; i++) {
  4391. /* read MC_STATUS */
  4392. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4393. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4394. return 0;
  4395. udelay(1);
  4396. }
  4397. return -ETIMEDOUT;
  4398. }
  4399. static int gfx_v8_0_soft_reset(void *handle)
  4400. {
  4401. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4402. u32 tmp;
  4403. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4404. /* GRBM_STATUS */
  4405. tmp = RREG32(mmGRBM_STATUS);
  4406. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4407. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4408. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4409. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4410. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4411. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  4412. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4413. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4414. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4415. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4416. }
  4417. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4418. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4419. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4420. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4421. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4422. }
  4423. /* GRBM_STATUS2 */
  4424. tmp = RREG32(mmGRBM_STATUS2);
  4425. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4426. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4427. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4428. /* SRBM_STATUS */
  4429. tmp = RREG32(mmSRBM_STATUS);
  4430. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4431. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4432. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4433. if (grbm_soft_reset || srbm_soft_reset) {
  4434. /* stop the rlc */
  4435. gfx_v8_0_rlc_stop(adev);
  4436. /* Disable GFX parsing/prefetching */
  4437. gfx_v8_0_cp_gfx_enable(adev, false);
  4438. /* Disable MEC parsing/prefetching */
  4439. gfx_v8_0_cp_compute_enable(adev, false);
  4440. if (grbm_soft_reset || srbm_soft_reset) {
  4441. tmp = RREG32(mmGMCON_DEBUG);
  4442. tmp = REG_SET_FIELD(tmp,
  4443. GMCON_DEBUG, GFX_STALL, 1);
  4444. tmp = REG_SET_FIELD(tmp,
  4445. GMCON_DEBUG, GFX_CLEAR, 1);
  4446. WREG32(mmGMCON_DEBUG, tmp);
  4447. udelay(50);
  4448. }
  4449. if (grbm_soft_reset) {
  4450. tmp = RREG32(mmGRBM_SOFT_RESET);
  4451. tmp |= grbm_soft_reset;
  4452. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4453. WREG32(mmGRBM_SOFT_RESET, tmp);
  4454. tmp = RREG32(mmGRBM_SOFT_RESET);
  4455. udelay(50);
  4456. tmp &= ~grbm_soft_reset;
  4457. WREG32(mmGRBM_SOFT_RESET, tmp);
  4458. tmp = RREG32(mmGRBM_SOFT_RESET);
  4459. }
  4460. if (srbm_soft_reset) {
  4461. tmp = RREG32(mmSRBM_SOFT_RESET);
  4462. tmp |= srbm_soft_reset;
  4463. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4464. WREG32(mmSRBM_SOFT_RESET, tmp);
  4465. tmp = RREG32(mmSRBM_SOFT_RESET);
  4466. udelay(50);
  4467. tmp &= ~srbm_soft_reset;
  4468. WREG32(mmSRBM_SOFT_RESET, tmp);
  4469. tmp = RREG32(mmSRBM_SOFT_RESET);
  4470. }
  4471. if (grbm_soft_reset || srbm_soft_reset) {
  4472. tmp = RREG32(mmGMCON_DEBUG);
  4473. tmp = REG_SET_FIELD(tmp,
  4474. GMCON_DEBUG, GFX_STALL, 0);
  4475. tmp = REG_SET_FIELD(tmp,
  4476. GMCON_DEBUG, GFX_CLEAR, 0);
  4477. WREG32(mmGMCON_DEBUG, tmp);
  4478. }
  4479. /* Wait a little for things to settle down */
  4480. udelay(50);
  4481. }
  4482. return 0;
  4483. }
  4484. /**
  4485. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4486. *
  4487. * @adev: amdgpu_device pointer
  4488. *
  4489. * Fetches a GPU clock counter snapshot.
  4490. * Returns the 64 bit clock counter snapshot.
  4491. */
  4492. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4493. {
  4494. uint64_t clock;
  4495. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4496. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4497. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4498. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4499. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4500. return clock;
  4501. }
  4502. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4503. uint32_t vmid,
  4504. uint32_t gds_base, uint32_t gds_size,
  4505. uint32_t gws_base, uint32_t gws_size,
  4506. uint32_t oa_base, uint32_t oa_size)
  4507. {
  4508. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4509. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4510. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4511. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4512. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4513. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4514. /* GDS Base */
  4515. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4516. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4517. WRITE_DATA_DST_SEL(0)));
  4518. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4519. amdgpu_ring_write(ring, 0);
  4520. amdgpu_ring_write(ring, gds_base);
  4521. /* GDS Size */
  4522. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4523. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4524. WRITE_DATA_DST_SEL(0)));
  4525. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4526. amdgpu_ring_write(ring, 0);
  4527. amdgpu_ring_write(ring, gds_size);
  4528. /* GWS */
  4529. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4530. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4531. WRITE_DATA_DST_SEL(0)));
  4532. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4533. amdgpu_ring_write(ring, 0);
  4534. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4535. /* OA */
  4536. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4537. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4538. WRITE_DATA_DST_SEL(0)));
  4539. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4540. amdgpu_ring_write(ring, 0);
  4541. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4542. }
  4543. static int gfx_v8_0_early_init(void *handle)
  4544. {
  4545. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4546. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4547. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4548. gfx_v8_0_set_ring_funcs(adev);
  4549. gfx_v8_0_set_irq_funcs(adev);
  4550. gfx_v8_0_set_gds_init(adev);
  4551. gfx_v8_0_set_rlc_funcs(adev);
  4552. return 0;
  4553. }
  4554. static int gfx_v8_0_late_init(void *handle)
  4555. {
  4556. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4557. int r;
  4558. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4559. if (r)
  4560. return r;
  4561. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4562. if (r)
  4563. return r;
  4564. /* requires IBs so do in late init after IB pool is initialized */
  4565. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4566. if (r)
  4567. return r;
  4568. amdgpu_set_powergating_state(adev,
  4569. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4570. return 0;
  4571. }
  4572. static void polaris11_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4573. bool enable)
  4574. {
  4575. uint32_t data, temp;
  4576. /* Send msg to SMU via Powerplay */
  4577. amdgpu_set_powergating_state(adev,
  4578. AMD_IP_BLOCK_TYPE_SMC,
  4579. enable ? AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4580. if (enable) {
  4581. /* Enable static MGPG */
  4582. temp = data = RREG32(mmRLC_PG_CNTL);
  4583. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4584. if (temp != data)
  4585. WREG32(mmRLC_PG_CNTL, data);
  4586. } else {
  4587. temp = data = RREG32(mmRLC_PG_CNTL);
  4588. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4589. if (temp != data)
  4590. WREG32(mmRLC_PG_CNTL, data);
  4591. }
  4592. }
  4593. static void polaris11_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4594. bool enable)
  4595. {
  4596. uint32_t data, temp;
  4597. if (enable) {
  4598. /* Enable dynamic MGPG */
  4599. temp = data = RREG32(mmRLC_PG_CNTL);
  4600. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4601. if (temp != data)
  4602. WREG32(mmRLC_PG_CNTL, data);
  4603. } else {
  4604. temp = data = RREG32(mmRLC_PG_CNTL);
  4605. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4606. if (temp != data)
  4607. WREG32(mmRLC_PG_CNTL, data);
  4608. }
  4609. }
  4610. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4611. bool enable)
  4612. {
  4613. uint32_t data, temp;
  4614. if (enable) {
  4615. /* Enable quick PG */
  4616. temp = data = RREG32(mmRLC_PG_CNTL);
  4617. data |= 0x100000;
  4618. if (temp != data)
  4619. WREG32(mmRLC_PG_CNTL, data);
  4620. } else {
  4621. temp = data = RREG32(mmRLC_PG_CNTL);
  4622. data &= ~0x100000;
  4623. if (temp != data)
  4624. WREG32(mmRLC_PG_CNTL, data);
  4625. }
  4626. }
  4627. static int gfx_v8_0_set_powergating_state(void *handle,
  4628. enum amd_powergating_state state)
  4629. {
  4630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4631. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4632. return 0;
  4633. switch (adev->asic_type) {
  4634. case CHIP_POLARIS11:
  4635. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG)
  4636. polaris11_enable_gfx_static_mg_power_gating(adev,
  4637. state == AMD_PG_STATE_GATE ? true : false);
  4638. else if (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG)
  4639. polaris11_enable_gfx_dynamic_mg_power_gating(adev,
  4640. state == AMD_PG_STATE_GATE ? true : false);
  4641. else
  4642. polaris11_enable_gfx_quick_mg_power_gating(adev,
  4643. state == AMD_PG_STATE_GATE ? true : false);
  4644. break;
  4645. default:
  4646. break;
  4647. }
  4648. return 0;
  4649. }
  4650. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4651. uint32_t reg_addr, uint32_t cmd)
  4652. {
  4653. uint32_t data;
  4654. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4655. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4656. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4657. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4658. if (adev->asic_type == CHIP_STONEY)
  4659. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4660. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4661. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4662. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4663. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4664. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4665. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4666. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4667. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4668. else
  4669. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4670. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4671. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4672. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4673. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4674. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4675. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4676. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4677. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4678. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4679. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4680. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4681. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4682. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4683. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4684. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4685. }
  4686. #define MSG_ENTER_RLC_SAFE_MODE 1
  4687. #define MSG_EXIT_RLC_SAFE_MODE 0
  4688. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4689. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4690. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4691. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4692. {
  4693. u32 data = 0;
  4694. unsigned i;
  4695. data = RREG32(mmRLC_CNTL);
  4696. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4697. return;
  4698. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4699. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4700. AMD_PG_SUPPORT_GFX_DMG))) {
  4701. data |= RLC_GPR_REG2__REQ_MASK;
  4702. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4703. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4704. WREG32(mmRLC_GPR_REG2, data);
  4705. for (i = 0; i < adev->usec_timeout; i++) {
  4706. if ((RREG32(mmRLC_GPM_STAT) &
  4707. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4708. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4709. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4710. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4711. break;
  4712. udelay(1);
  4713. }
  4714. for (i = 0; i < adev->usec_timeout; i++) {
  4715. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4716. break;
  4717. udelay(1);
  4718. }
  4719. adev->gfx.rlc.in_safe_mode = true;
  4720. }
  4721. }
  4722. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4723. {
  4724. u32 data;
  4725. unsigned i;
  4726. data = RREG32(mmRLC_CNTL);
  4727. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4728. return;
  4729. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4730. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4731. AMD_PG_SUPPORT_GFX_DMG))) {
  4732. data |= RLC_GPR_REG2__REQ_MASK;
  4733. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4734. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4735. WREG32(mmRLC_GPR_REG2, data);
  4736. adev->gfx.rlc.in_safe_mode = false;
  4737. }
  4738. for (i = 0; i < adev->usec_timeout; i++) {
  4739. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4740. break;
  4741. udelay(1);
  4742. }
  4743. }
  4744. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4745. {
  4746. u32 data;
  4747. unsigned i;
  4748. data = RREG32(mmRLC_CNTL);
  4749. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4750. return;
  4751. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4752. data |= RLC_SAFE_MODE__CMD_MASK;
  4753. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4754. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4755. WREG32(mmRLC_SAFE_MODE, data);
  4756. for (i = 0; i < adev->usec_timeout; i++) {
  4757. if ((RREG32(mmRLC_GPM_STAT) &
  4758. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4759. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4760. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4761. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4762. break;
  4763. udelay(1);
  4764. }
  4765. for (i = 0; i < adev->usec_timeout; i++) {
  4766. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4767. break;
  4768. udelay(1);
  4769. }
  4770. adev->gfx.rlc.in_safe_mode = true;
  4771. }
  4772. }
  4773. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4774. {
  4775. u32 data = 0;
  4776. unsigned i;
  4777. data = RREG32(mmRLC_CNTL);
  4778. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4779. return;
  4780. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4781. if (adev->gfx.rlc.in_safe_mode) {
  4782. data |= RLC_SAFE_MODE__CMD_MASK;
  4783. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4784. WREG32(mmRLC_SAFE_MODE, data);
  4785. adev->gfx.rlc.in_safe_mode = false;
  4786. }
  4787. }
  4788. for (i = 0; i < adev->usec_timeout; i++) {
  4789. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4790. break;
  4791. udelay(1);
  4792. }
  4793. }
  4794. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4795. {
  4796. adev->gfx.rlc.in_safe_mode = true;
  4797. }
  4798. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4799. {
  4800. adev->gfx.rlc.in_safe_mode = false;
  4801. }
  4802. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4803. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4804. .exit_safe_mode = cz_exit_rlc_safe_mode
  4805. };
  4806. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4807. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4808. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4809. };
  4810. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4811. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4812. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4813. };
  4814. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4815. bool enable)
  4816. {
  4817. uint32_t temp, data;
  4818. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4819. /* It is disabled by HW by default */
  4820. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4821. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4822. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4823. /* 1 - RLC memory Light sleep */
  4824. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4825. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4826. if (temp != data)
  4827. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4828. }
  4829. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4830. /* 2 - CP memory Light sleep */
  4831. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4832. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4833. if (temp != data)
  4834. WREG32(mmCP_MEM_SLP_CNTL, data);
  4835. }
  4836. }
  4837. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4838. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4839. if (adev->flags & AMD_IS_APU)
  4840. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4841. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4842. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4843. else
  4844. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4845. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4846. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4847. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4848. if (temp != data)
  4849. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4850. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4851. gfx_v8_0_wait_for_rlc_serdes(adev);
  4852. /* 5 - clear mgcg override */
  4853. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4854. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4855. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4856. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4857. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4858. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4859. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4860. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4861. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4862. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4863. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4864. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4865. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4866. if (temp != data)
  4867. WREG32(mmCGTS_SM_CTRL_REG, data);
  4868. }
  4869. udelay(50);
  4870. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4871. gfx_v8_0_wait_for_rlc_serdes(adev);
  4872. } else {
  4873. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4874. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4875. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4876. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4877. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4878. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4879. if (temp != data)
  4880. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4881. /* 2 - disable MGLS in RLC */
  4882. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4883. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4884. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4885. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4886. }
  4887. /* 3 - disable MGLS in CP */
  4888. data = RREG32(mmCP_MEM_SLP_CNTL);
  4889. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4890. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4891. WREG32(mmCP_MEM_SLP_CNTL, data);
  4892. }
  4893. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4894. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4895. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4896. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4897. if (temp != data)
  4898. WREG32(mmCGTS_SM_CTRL_REG, data);
  4899. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4900. gfx_v8_0_wait_for_rlc_serdes(adev);
  4901. /* 6 - set mgcg override */
  4902. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4903. udelay(50);
  4904. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4905. gfx_v8_0_wait_for_rlc_serdes(adev);
  4906. }
  4907. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4908. }
  4909. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4910. bool enable)
  4911. {
  4912. uint32_t temp, temp1, data, data1;
  4913. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4914. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4915. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4916. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4917. * Cmp_busy/GFX_Idle interrupts
  4918. */
  4919. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4920. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4921. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4922. if (temp1 != data1)
  4923. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4924. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4925. gfx_v8_0_wait_for_rlc_serdes(adev);
  4926. /* 3 - clear cgcg override */
  4927. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4928. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4929. gfx_v8_0_wait_for_rlc_serdes(adev);
  4930. /* 4 - write cmd to set CGLS */
  4931. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4932. /* 5 - enable cgcg */
  4933. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4934. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4935. /* enable cgls*/
  4936. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4937. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4938. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4939. if (temp1 != data1)
  4940. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4941. } else {
  4942. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4943. }
  4944. if (temp != data)
  4945. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4946. } else {
  4947. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4948. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4949. /* TEST CGCG */
  4950. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4951. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4952. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4953. if (temp1 != data1)
  4954. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4955. /* read gfx register to wake up cgcg */
  4956. RREG32(mmCB_CGTT_SCLK_CTRL);
  4957. RREG32(mmCB_CGTT_SCLK_CTRL);
  4958. RREG32(mmCB_CGTT_SCLK_CTRL);
  4959. RREG32(mmCB_CGTT_SCLK_CTRL);
  4960. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4961. gfx_v8_0_wait_for_rlc_serdes(adev);
  4962. /* write cmd to Set CGCG Overrride */
  4963. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4964. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4965. gfx_v8_0_wait_for_rlc_serdes(adev);
  4966. /* write cmd to Clear CGLS */
  4967. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4968. /* disable cgcg, cgls should be disabled too. */
  4969. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4970. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4971. if (temp != data)
  4972. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4973. }
  4974. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4975. }
  4976. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4977. bool enable)
  4978. {
  4979. if (enable) {
  4980. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4981. * === MGCG + MGLS + TS(CG/LS) ===
  4982. */
  4983. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4984. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4985. } else {
  4986. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4987. * === CGCG + CGLS ===
  4988. */
  4989. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4990. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4991. }
  4992. return 0;
  4993. }
  4994. static int gfx_v8_0_set_clockgating_state(void *handle,
  4995. enum amd_clockgating_state state)
  4996. {
  4997. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4998. switch (adev->asic_type) {
  4999. case CHIP_FIJI:
  5000. case CHIP_CARRIZO:
  5001. case CHIP_STONEY:
  5002. gfx_v8_0_update_gfx_clock_gating(adev,
  5003. state == AMD_CG_STATE_GATE ? true : false);
  5004. break;
  5005. default:
  5006. break;
  5007. }
  5008. return 0;
  5009. }
  5010. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  5011. {
  5012. u32 rptr;
  5013. rptr = ring->adev->wb.wb[ring->rptr_offs];
  5014. return rptr;
  5015. }
  5016. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5017. {
  5018. struct amdgpu_device *adev = ring->adev;
  5019. u32 wptr;
  5020. if (ring->use_doorbell)
  5021. /* XXX check if swapping is necessary on BE */
  5022. wptr = ring->adev->wb.wb[ring->wptr_offs];
  5023. else
  5024. wptr = RREG32(mmCP_RB0_WPTR);
  5025. return wptr;
  5026. }
  5027. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5028. {
  5029. struct amdgpu_device *adev = ring->adev;
  5030. if (ring->use_doorbell) {
  5031. /* XXX check if swapping is necessary on BE */
  5032. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5033. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5034. } else {
  5035. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5036. (void)RREG32(mmCP_RB0_WPTR);
  5037. }
  5038. }
  5039. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5040. {
  5041. u32 ref_and_mask, reg_mem_engine;
  5042. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5043. switch (ring->me) {
  5044. case 1:
  5045. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5046. break;
  5047. case 2:
  5048. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5049. break;
  5050. default:
  5051. return;
  5052. }
  5053. reg_mem_engine = 0;
  5054. } else {
  5055. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5056. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5057. }
  5058. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5059. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5060. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5061. reg_mem_engine));
  5062. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5063. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5064. amdgpu_ring_write(ring, ref_and_mask);
  5065. amdgpu_ring_write(ring, ref_and_mask);
  5066. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5067. }
  5068. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5069. {
  5070. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5071. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5072. WRITE_DATA_DST_SEL(0) |
  5073. WR_CONFIRM));
  5074. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5075. amdgpu_ring_write(ring, 0);
  5076. amdgpu_ring_write(ring, 1);
  5077. }
  5078. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5079. struct amdgpu_ib *ib,
  5080. unsigned vm_id, bool ctx_switch)
  5081. {
  5082. u32 header, control = 0;
  5083. u32 next_rptr = ring->wptr + 5;
  5084. if (ctx_switch)
  5085. next_rptr += 2;
  5086. next_rptr += 4;
  5087. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5088. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5089. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5090. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5091. amdgpu_ring_write(ring, next_rptr);
  5092. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5093. if (ctx_switch) {
  5094. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5095. amdgpu_ring_write(ring, 0);
  5096. }
  5097. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5098. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5099. else
  5100. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5101. control |= ib->length_dw | (vm_id << 24);
  5102. amdgpu_ring_write(ring, header);
  5103. amdgpu_ring_write(ring,
  5104. #ifdef __BIG_ENDIAN
  5105. (2 << 0) |
  5106. #endif
  5107. (ib->gpu_addr & 0xFFFFFFFC));
  5108. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5109. amdgpu_ring_write(ring, control);
  5110. }
  5111. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5112. struct amdgpu_ib *ib,
  5113. unsigned vm_id, bool ctx_switch)
  5114. {
  5115. u32 header, control = 0;
  5116. u32 next_rptr = ring->wptr + 5;
  5117. control |= INDIRECT_BUFFER_VALID;
  5118. next_rptr += 4;
  5119. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5120. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5121. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5122. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5123. amdgpu_ring_write(ring, next_rptr);
  5124. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5125. control |= ib->length_dw | (vm_id << 24);
  5126. amdgpu_ring_write(ring, header);
  5127. amdgpu_ring_write(ring,
  5128. #ifdef __BIG_ENDIAN
  5129. (2 << 0) |
  5130. #endif
  5131. (ib->gpu_addr & 0xFFFFFFFC));
  5132. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5133. amdgpu_ring_write(ring, control);
  5134. }
  5135. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5136. u64 seq, unsigned flags)
  5137. {
  5138. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5139. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5140. /* EVENT_WRITE_EOP - flush caches, send int */
  5141. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5142. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5143. EOP_TC_ACTION_EN |
  5144. EOP_TC_WB_ACTION_EN |
  5145. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5146. EVENT_INDEX(5)));
  5147. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5148. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5149. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5150. amdgpu_ring_write(ring, lower_32_bits(seq));
  5151. amdgpu_ring_write(ring, upper_32_bits(seq));
  5152. }
  5153. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5154. {
  5155. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5156. uint32_t seq = ring->fence_drv.sync_seq;
  5157. uint64_t addr = ring->fence_drv.gpu_addr;
  5158. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5159. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5160. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5161. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5162. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5163. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5164. amdgpu_ring_write(ring, seq);
  5165. amdgpu_ring_write(ring, 0xffffffff);
  5166. amdgpu_ring_write(ring, 4); /* poll interval */
  5167. if (usepfp) {
  5168. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5169. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5170. amdgpu_ring_write(ring, 0);
  5171. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5172. amdgpu_ring_write(ring, 0);
  5173. }
  5174. }
  5175. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5176. unsigned vm_id, uint64_t pd_addr)
  5177. {
  5178. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5179. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5180. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5181. WRITE_DATA_DST_SEL(0)) |
  5182. WR_CONFIRM);
  5183. if (vm_id < 8) {
  5184. amdgpu_ring_write(ring,
  5185. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5186. } else {
  5187. amdgpu_ring_write(ring,
  5188. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5189. }
  5190. amdgpu_ring_write(ring, 0);
  5191. amdgpu_ring_write(ring, pd_addr >> 12);
  5192. /* bits 0-15 are the VM contexts0-15 */
  5193. /* invalidate the cache */
  5194. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5195. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5196. WRITE_DATA_DST_SEL(0)));
  5197. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5198. amdgpu_ring_write(ring, 0);
  5199. amdgpu_ring_write(ring, 1 << vm_id);
  5200. /* wait for the invalidate to complete */
  5201. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5202. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5203. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5204. WAIT_REG_MEM_ENGINE(0))); /* me */
  5205. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5206. amdgpu_ring_write(ring, 0);
  5207. amdgpu_ring_write(ring, 0); /* ref */
  5208. amdgpu_ring_write(ring, 0); /* mask */
  5209. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5210. /* compute doesn't have PFP */
  5211. if (usepfp) {
  5212. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5213. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5214. amdgpu_ring_write(ring, 0x0);
  5215. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5216. amdgpu_ring_write(ring, 0);
  5217. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5218. amdgpu_ring_write(ring, 0);
  5219. }
  5220. }
  5221. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5222. {
  5223. return ring->adev->wb.wb[ring->rptr_offs];
  5224. }
  5225. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5226. {
  5227. return ring->adev->wb.wb[ring->wptr_offs];
  5228. }
  5229. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5230. {
  5231. struct amdgpu_device *adev = ring->adev;
  5232. /* XXX check if swapping is necessary on BE */
  5233. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5234. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5235. }
  5236. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5237. u64 addr, u64 seq,
  5238. unsigned flags)
  5239. {
  5240. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5241. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5242. /* RELEASE_MEM - flush caches, send int */
  5243. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5244. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5245. EOP_TC_ACTION_EN |
  5246. EOP_TC_WB_ACTION_EN |
  5247. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5248. EVENT_INDEX(5)));
  5249. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5250. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5251. amdgpu_ring_write(ring, upper_32_bits(addr));
  5252. amdgpu_ring_write(ring, lower_32_bits(seq));
  5253. amdgpu_ring_write(ring, upper_32_bits(seq));
  5254. }
  5255. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5256. enum amdgpu_interrupt_state state)
  5257. {
  5258. u32 cp_int_cntl;
  5259. switch (state) {
  5260. case AMDGPU_IRQ_STATE_DISABLE:
  5261. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5262. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5263. TIME_STAMP_INT_ENABLE, 0);
  5264. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5265. break;
  5266. case AMDGPU_IRQ_STATE_ENABLE:
  5267. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5268. cp_int_cntl =
  5269. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5270. TIME_STAMP_INT_ENABLE, 1);
  5271. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5272. break;
  5273. default:
  5274. break;
  5275. }
  5276. }
  5277. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5278. int me, int pipe,
  5279. enum amdgpu_interrupt_state state)
  5280. {
  5281. u32 mec_int_cntl, mec_int_cntl_reg;
  5282. /*
  5283. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5284. * handles the setting of interrupts for this specific pipe. All other
  5285. * pipes' interrupts are set by amdkfd.
  5286. */
  5287. if (me == 1) {
  5288. switch (pipe) {
  5289. case 0:
  5290. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5291. break;
  5292. default:
  5293. DRM_DEBUG("invalid pipe %d\n", pipe);
  5294. return;
  5295. }
  5296. } else {
  5297. DRM_DEBUG("invalid me %d\n", me);
  5298. return;
  5299. }
  5300. switch (state) {
  5301. case AMDGPU_IRQ_STATE_DISABLE:
  5302. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5303. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5304. TIME_STAMP_INT_ENABLE, 0);
  5305. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5306. break;
  5307. case AMDGPU_IRQ_STATE_ENABLE:
  5308. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5309. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5310. TIME_STAMP_INT_ENABLE, 1);
  5311. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5312. break;
  5313. default:
  5314. break;
  5315. }
  5316. }
  5317. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5318. struct amdgpu_irq_src *source,
  5319. unsigned type,
  5320. enum amdgpu_interrupt_state state)
  5321. {
  5322. u32 cp_int_cntl;
  5323. switch (state) {
  5324. case AMDGPU_IRQ_STATE_DISABLE:
  5325. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5326. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5327. PRIV_REG_INT_ENABLE, 0);
  5328. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5329. break;
  5330. case AMDGPU_IRQ_STATE_ENABLE:
  5331. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5332. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5333. PRIV_REG_INT_ENABLE, 1);
  5334. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5335. break;
  5336. default:
  5337. break;
  5338. }
  5339. return 0;
  5340. }
  5341. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5342. struct amdgpu_irq_src *source,
  5343. unsigned type,
  5344. enum amdgpu_interrupt_state state)
  5345. {
  5346. u32 cp_int_cntl;
  5347. switch (state) {
  5348. case AMDGPU_IRQ_STATE_DISABLE:
  5349. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5350. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5351. PRIV_INSTR_INT_ENABLE, 0);
  5352. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5353. break;
  5354. case AMDGPU_IRQ_STATE_ENABLE:
  5355. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5356. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5357. PRIV_INSTR_INT_ENABLE, 1);
  5358. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5359. break;
  5360. default:
  5361. break;
  5362. }
  5363. return 0;
  5364. }
  5365. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5366. struct amdgpu_irq_src *src,
  5367. unsigned type,
  5368. enum amdgpu_interrupt_state state)
  5369. {
  5370. switch (type) {
  5371. case AMDGPU_CP_IRQ_GFX_EOP:
  5372. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5373. break;
  5374. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5375. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5376. break;
  5377. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5378. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5379. break;
  5380. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5381. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5382. break;
  5383. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5384. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5385. break;
  5386. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5387. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5388. break;
  5389. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5390. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5391. break;
  5392. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5393. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5394. break;
  5395. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5396. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5397. break;
  5398. default:
  5399. break;
  5400. }
  5401. return 0;
  5402. }
  5403. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5404. struct amdgpu_irq_src *source,
  5405. struct amdgpu_iv_entry *entry)
  5406. {
  5407. int i;
  5408. u8 me_id, pipe_id, queue_id;
  5409. struct amdgpu_ring *ring;
  5410. DRM_DEBUG("IH: CP EOP\n");
  5411. me_id = (entry->ring_id & 0x0c) >> 2;
  5412. pipe_id = (entry->ring_id & 0x03) >> 0;
  5413. queue_id = (entry->ring_id & 0x70) >> 4;
  5414. switch (me_id) {
  5415. case 0:
  5416. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5417. break;
  5418. case 1:
  5419. case 2:
  5420. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5421. ring = &adev->gfx.compute_ring[i];
  5422. /* Per-queue interrupt is supported for MEC starting from VI.
  5423. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5424. */
  5425. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5426. amdgpu_fence_process(ring);
  5427. }
  5428. break;
  5429. }
  5430. return 0;
  5431. }
  5432. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5433. struct amdgpu_irq_src *source,
  5434. struct amdgpu_iv_entry *entry)
  5435. {
  5436. DRM_ERROR("Illegal register access in command stream\n");
  5437. schedule_work(&adev->reset_work);
  5438. return 0;
  5439. }
  5440. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5441. struct amdgpu_irq_src *source,
  5442. struct amdgpu_iv_entry *entry)
  5443. {
  5444. DRM_ERROR("Illegal instruction in command stream\n");
  5445. schedule_work(&adev->reset_work);
  5446. return 0;
  5447. }
  5448. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5449. .name = "gfx_v8_0",
  5450. .early_init = gfx_v8_0_early_init,
  5451. .late_init = gfx_v8_0_late_init,
  5452. .sw_init = gfx_v8_0_sw_init,
  5453. .sw_fini = gfx_v8_0_sw_fini,
  5454. .hw_init = gfx_v8_0_hw_init,
  5455. .hw_fini = gfx_v8_0_hw_fini,
  5456. .suspend = gfx_v8_0_suspend,
  5457. .resume = gfx_v8_0_resume,
  5458. .is_idle = gfx_v8_0_is_idle,
  5459. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5460. .soft_reset = gfx_v8_0_soft_reset,
  5461. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5462. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5463. };
  5464. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5465. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5466. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5467. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5468. .parse_cs = NULL,
  5469. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5470. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5471. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5472. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5473. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5474. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5475. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5476. .test_ring = gfx_v8_0_ring_test_ring,
  5477. .test_ib = gfx_v8_0_ring_test_ib,
  5478. .insert_nop = amdgpu_ring_insert_nop,
  5479. .pad_ib = amdgpu_ring_generic_pad_ib,
  5480. };
  5481. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5482. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5483. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5484. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5485. .parse_cs = NULL,
  5486. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5487. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5488. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5489. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5490. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5491. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5492. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5493. .test_ring = gfx_v8_0_ring_test_ring,
  5494. .test_ib = gfx_v8_0_ring_test_ib,
  5495. .insert_nop = amdgpu_ring_insert_nop,
  5496. .pad_ib = amdgpu_ring_generic_pad_ib,
  5497. };
  5498. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5499. {
  5500. int i;
  5501. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5502. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5503. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5504. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5505. }
  5506. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5507. .set = gfx_v8_0_set_eop_interrupt_state,
  5508. .process = gfx_v8_0_eop_irq,
  5509. };
  5510. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5511. .set = gfx_v8_0_set_priv_reg_fault_state,
  5512. .process = gfx_v8_0_priv_reg_irq,
  5513. };
  5514. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5515. .set = gfx_v8_0_set_priv_inst_fault_state,
  5516. .process = gfx_v8_0_priv_inst_irq,
  5517. };
  5518. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5519. {
  5520. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5521. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5522. adev->gfx.priv_reg_irq.num_types = 1;
  5523. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5524. adev->gfx.priv_inst_irq.num_types = 1;
  5525. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5526. }
  5527. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5528. {
  5529. switch (adev->asic_type) {
  5530. case CHIP_TOPAZ:
  5531. case CHIP_STONEY:
  5532. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5533. break;
  5534. case CHIP_CARRIZO:
  5535. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5536. break;
  5537. default:
  5538. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5539. break;
  5540. }
  5541. }
  5542. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5543. {
  5544. /* init asci gds info */
  5545. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5546. adev->gds.gws.total_size = 64;
  5547. adev->gds.oa.total_size = 16;
  5548. if (adev->gds.mem.total_size == 64 * 1024) {
  5549. adev->gds.mem.gfx_partition_size = 4096;
  5550. adev->gds.mem.cs_partition_size = 4096;
  5551. adev->gds.gws.gfx_partition_size = 4;
  5552. adev->gds.gws.cs_partition_size = 4;
  5553. adev->gds.oa.gfx_partition_size = 4;
  5554. adev->gds.oa.cs_partition_size = 1;
  5555. } else {
  5556. adev->gds.mem.gfx_partition_size = 1024;
  5557. adev->gds.mem.cs_partition_size = 1024;
  5558. adev->gds.gws.gfx_partition_size = 16;
  5559. adev->gds.gws.cs_partition_size = 16;
  5560. adev->gds.oa.gfx_partition_size = 4;
  5561. adev->gds.oa.cs_partition_size = 4;
  5562. }
  5563. }
  5564. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5565. {
  5566. u32 data, mask;
  5567. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5568. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5569. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5570. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5571. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5572. return (~data) & mask;
  5573. }
  5574. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5575. {
  5576. int i, j, k, counter, active_cu_number = 0;
  5577. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5578. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5579. memset(cu_info, 0, sizeof(*cu_info));
  5580. mutex_lock(&adev->grbm_idx_mutex);
  5581. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5582. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5583. mask = 1;
  5584. ao_bitmap = 0;
  5585. counter = 0;
  5586. gfx_v8_0_select_se_sh(adev, i, j);
  5587. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5588. cu_info->bitmap[i][j] = bitmap;
  5589. for (k = 0; k < 16; k ++) {
  5590. if (bitmap & mask) {
  5591. if (counter < 2)
  5592. ao_bitmap |= mask;
  5593. counter ++;
  5594. }
  5595. mask <<= 1;
  5596. }
  5597. active_cu_number += counter;
  5598. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5599. }
  5600. }
  5601. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  5602. mutex_unlock(&adev->grbm_idx_mutex);
  5603. cu_info->number = active_cu_number;
  5604. cu_info->ao_cu_mask = ao_cu_mask;
  5605. }