dce_v10_0.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Triggers the actual pageflip by updating the primary
  252. * surface base address.
  253. */
  254. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  255. int crtc_id, u64 crtc_base, bool async)
  256. {
  257. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  258. u32 tmp;
  259. /* flip at hsync for async, default is vsync */
  260. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  261. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  262. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  263. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  264. /* update the primary scanout address */
  265. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  266. upper_32_bits(crtc_base));
  267. /* writing to the low address triggers the update */
  268. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  269. lower_32_bits(crtc_base));
  270. /* post the write */
  271. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  272. }
  273. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  274. u32 *vbl, u32 *position)
  275. {
  276. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  277. return -EINVAL;
  278. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  279. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  280. return 0;
  281. }
  282. /**
  283. * dce_v10_0_hpd_sense - hpd sense callback.
  284. *
  285. * @adev: amdgpu_device pointer
  286. * @hpd: hpd (hotplug detect) pin
  287. *
  288. * Checks if a digital monitor is connected (evergreen+).
  289. * Returns true if connected, false if not connected.
  290. */
  291. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  292. enum amdgpu_hpd_id hpd)
  293. {
  294. int idx;
  295. bool connected = false;
  296. switch (hpd) {
  297. case AMDGPU_HPD_1:
  298. idx = 0;
  299. break;
  300. case AMDGPU_HPD_2:
  301. idx = 1;
  302. break;
  303. case AMDGPU_HPD_3:
  304. idx = 2;
  305. break;
  306. case AMDGPU_HPD_4:
  307. idx = 3;
  308. break;
  309. case AMDGPU_HPD_5:
  310. idx = 4;
  311. break;
  312. case AMDGPU_HPD_6:
  313. idx = 5;
  314. break;
  315. default:
  316. return connected;
  317. }
  318. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  319. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  320. connected = true;
  321. return connected;
  322. }
  323. /**
  324. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  325. *
  326. * @adev: amdgpu_device pointer
  327. * @hpd: hpd (hotplug detect) pin
  328. *
  329. * Set the polarity of the hpd pin (evergreen+).
  330. */
  331. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  332. enum amdgpu_hpd_id hpd)
  333. {
  334. u32 tmp;
  335. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  336. int idx;
  337. switch (hpd) {
  338. case AMDGPU_HPD_1:
  339. idx = 0;
  340. break;
  341. case AMDGPU_HPD_2:
  342. idx = 1;
  343. break;
  344. case AMDGPU_HPD_3:
  345. idx = 2;
  346. break;
  347. case AMDGPU_HPD_4:
  348. idx = 3;
  349. break;
  350. case AMDGPU_HPD_5:
  351. idx = 4;
  352. break;
  353. case AMDGPU_HPD_6:
  354. idx = 5;
  355. break;
  356. default:
  357. return;
  358. }
  359. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  360. if (connected)
  361. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  362. else
  363. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  364. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  365. }
  366. /**
  367. * dce_v10_0_hpd_init - hpd setup callback.
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Setup the hpd pins used by the card (evergreen+).
  372. * Enable the pin, set the polarity, and enable the hpd interrupts.
  373. */
  374. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  375. {
  376. struct drm_device *dev = adev->ddev;
  377. struct drm_connector *connector;
  378. u32 tmp;
  379. int idx;
  380. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  381. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  382. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  383. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  384. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  385. * aux dp channel on imac and help (but not completely fix)
  386. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  387. * also avoid interrupt storms during dpms.
  388. */
  389. continue;
  390. }
  391. switch (amdgpu_connector->hpd.hpd) {
  392. case AMDGPU_HPD_1:
  393. idx = 0;
  394. break;
  395. case AMDGPU_HPD_2:
  396. idx = 1;
  397. break;
  398. case AMDGPU_HPD_3:
  399. idx = 2;
  400. break;
  401. case AMDGPU_HPD_4:
  402. idx = 3;
  403. break;
  404. case AMDGPU_HPD_5:
  405. idx = 4;
  406. break;
  407. case AMDGPU_HPD_6:
  408. idx = 5;
  409. break;
  410. default:
  411. continue;
  412. }
  413. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  415. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  416. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  417. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  418. DC_HPD_CONNECT_INT_DELAY,
  419. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  420. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  421. DC_HPD_DISCONNECT_INT_DELAY,
  422. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  423. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  424. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  425. amdgpu_irq_get(adev, &adev->hpd_irq,
  426. amdgpu_connector->hpd.hpd);
  427. }
  428. }
  429. /**
  430. * dce_v10_0_hpd_fini - hpd tear down callback.
  431. *
  432. * @adev: amdgpu_device pointer
  433. *
  434. * Tear down the hpd pins used by the card (evergreen+).
  435. * Disable the hpd interrupts.
  436. */
  437. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  438. {
  439. struct drm_device *dev = adev->ddev;
  440. struct drm_connector *connector;
  441. u32 tmp;
  442. int idx;
  443. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  444. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  445. switch (amdgpu_connector->hpd.hpd) {
  446. case AMDGPU_HPD_1:
  447. idx = 0;
  448. break;
  449. case AMDGPU_HPD_2:
  450. idx = 1;
  451. break;
  452. case AMDGPU_HPD_3:
  453. idx = 2;
  454. break;
  455. case AMDGPU_HPD_4:
  456. idx = 3;
  457. break;
  458. case AMDGPU_HPD_5:
  459. idx = 4;
  460. break;
  461. case AMDGPU_HPD_6:
  462. idx = 5;
  463. break;
  464. default:
  465. continue;
  466. }
  467. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  468. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  469. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  470. amdgpu_irq_put(adev, &adev->hpd_irq,
  471. amdgpu_connector->hpd.hpd);
  472. }
  473. }
  474. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  475. {
  476. return mmDC_GPIO_HPD_A;
  477. }
  478. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  479. {
  480. u32 crtc_hung = 0;
  481. u32 crtc_status[6];
  482. u32 i, j, tmp;
  483. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  484. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  485. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  486. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  487. crtc_hung |= (1 << i);
  488. }
  489. }
  490. for (j = 0; j < 10; j++) {
  491. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  492. if (crtc_hung & (1 << i)) {
  493. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  494. if (tmp != crtc_status[i])
  495. crtc_hung &= ~(1 << i);
  496. }
  497. }
  498. if (crtc_hung == 0)
  499. return false;
  500. udelay(100);
  501. }
  502. return true;
  503. }
  504. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  505. struct amdgpu_mode_mc_save *save)
  506. {
  507. u32 crtc_enabled, tmp;
  508. int i;
  509. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  510. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  511. /* disable VGA render */
  512. tmp = RREG32(mmVGA_RENDER_CONTROL);
  513. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  514. WREG32(mmVGA_RENDER_CONTROL, tmp);
  515. /* blank the display controllers */
  516. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  517. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  518. CRTC_CONTROL, CRTC_MASTER_EN);
  519. if (crtc_enabled) {
  520. #if 0
  521. u32 frame_count;
  522. int j;
  523. save->crtc_enabled[i] = true;
  524. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  525. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  526. amdgpu_display_vblank_wait(adev, i);
  527. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  528. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  529. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  530. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  531. }
  532. /* wait for the next frame */
  533. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  534. for (j = 0; j < adev->usec_timeout; j++) {
  535. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  536. break;
  537. udelay(1);
  538. }
  539. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  540. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  541. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  542. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  543. }
  544. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  545. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  546. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  547. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  548. }
  549. #else
  550. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  551. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  552. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  553. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  554. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  555. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  556. save->crtc_enabled[i] = false;
  557. /* ***** */
  558. #endif
  559. } else {
  560. save->crtc_enabled[i] = false;
  561. }
  562. }
  563. }
  564. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  565. struct amdgpu_mode_mc_save *save)
  566. {
  567. u32 tmp, frame_count;
  568. int i, j;
  569. /* update crtc base addresses */
  570. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  571. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  572. upper_32_bits(adev->mc.vram_start));
  573. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  574. upper_32_bits(adev->mc.vram_start));
  575. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  576. (u32)adev->mc.vram_start);
  577. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  578. (u32)adev->mc.vram_start);
  579. if (save->crtc_enabled[i]) {
  580. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  581. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  582. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  583. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  584. }
  585. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  586. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  587. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  588. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  589. }
  590. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  592. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  593. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  594. }
  595. for (j = 0; j < adev->usec_timeout; j++) {
  596. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  597. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  598. break;
  599. udelay(1);
  600. }
  601. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  602. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  603. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  604. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  605. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  606. /* wait for the next frame */
  607. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  608. for (j = 0; j < adev->usec_timeout; j++) {
  609. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  610. break;
  611. udelay(1);
  612. }
  613. }
  614. }
  615. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  616. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  617. /* Unlock vga access */
  618. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  619. mdelay(1);
  620. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  621. }
  622. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  623. bool render)
  624. {
  625. u32 tmp;
  626. /* Lockout access through VGA aperture*/
  627. tmp = RREG32(mmVGA_HDP_CONTROL);
  628. if (render)
  629. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  630. else
  631. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  632. WREG32(mmVGA_HDP_CONTROL, tmp);
  633. /* disable VGA render */
  634. tmp = RREG32(mmVGA_RENDER_CONTROL);
  635. if (render)
  636. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  637. else
  638. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  639. WREG32(mmVGA_RENDER_CONTROL, tmp);
  640. }
  641. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  642. {
  643. struct drm_device *dev = encoder->dev;
  644. struct amdgpu_device *adev = dev->dev_private;
  645. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  646. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  647. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  648. int bpc = 0;
  649. u32 tmp = 0;
  650. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  651. if (connector) {
  652. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  653. bpc = amdgpu_connector_get_monitor_bpc(connector);
  654. dither = amdgpu_connector->dither;
  655. }
  656. /* LVDS/eDP FMT is set up by atom */
  657. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  658. return;
  659. /* not needed for analog */
  660. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  661. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  662. return;
  663. if (bpc == 0)
  664. return;
  665. switch (bpc) {
  666. case 6:
  667. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  668. /* XXX sort out optimal dither settings */
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  670. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  671. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  673. } else {
  674. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  676. }
  677. break;
  678. case 8:
  679. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  680. /* XXX sort out optimal dither settings */
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  683. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  684. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  685. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  686. } else {
  687. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  688. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  689. }
  690. break;
  691. case 10:
  692. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  693. /* XXX sort out optimal dither settings */
  694. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  695. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  696. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  697. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  698. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  699. } else {
  700. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  701. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  702. }
  703. break;
  704. default:
  705. /* not needed */
  706. break;
  707. }
  708. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  709. }
  710. /* display watermark setup */
  711. /**
  712. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  713. *
  714. * @adev: amdgpu_device pointer
  715. * @amdgpu_crtc: the selected display controller
  716. * @mode: the current display mode on the selected display
  717. * controller
  718. *
  719. * Setup up the line buffer allocation for
  720. * the selected display controller (CIK).
  721. * Returns the line buffer size in pixels.
  722. */
  723. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  724. struct amdgpu_crtc *amdgpu_crtc,
  725. struct drm_display_mode *mode)
  726. {
  727. u32 tmp, buffer_alloc, i, mem_cfg;
  728. u32 pipe_offset = amdgpu_crtc->crtc_id;
  729. /*
  730. * Line Buffer Setup
  731. * There are 6 line buffers, one for each display controllers.
  732. * There are 3 partitions per LB. Select the number of partitions
  733. * to enable based on the display width. For display widths larger
  734. * than 4096, you need use to use 2 display controllers and combine
  735. * them using the stereo blender.
  736. */
  737. if (amdgpu_crtc->base.enabled && mode) {
  738. if (mode->crtc_hdisplay < 1920) {
  739. mem_cfg = 1;
  740. buffer_alloc = 2;
  741. } else if (mode->crtc_hdisplay < 2560) {
  742. mem_cfg = 2;
  743. buffer_alloc = 2;
  744. } else if (mode->crtc_hdisplay < 4096) {
  745. mem_cfg = 0;
  746. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  747. } else {
  748. DRM_DEBUG_KMS("Mode too big for LB!\n");
  749. mem_cfg = 0;
  750. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  751. }
  752. } else {
  753. mem_cfg = 1;
  754. buffer_alloc = 0;
  755. }
  756. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  757. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  758. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  759. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  760. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  761. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  762. for (i = 0; i < adev->usec_timeout; i++) {
  763. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  764. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  765. break;
  766. udelay(1);
  767. }
  768. if (amdgpu_crtc->base.enabled && mode) {
  769. switch (mem_cfg) {
  770. case 0:
  771. default:
  772. return 4096 * 2;
  773. case 1:
  774. return 1920 * 2;
  775. case 2:
  776. return 2560 * 2;
  777. }
  778. }
  779. /* controller not enabled, so no lb used */
  780. return 0;
  781. }
  782. /**
  783. * cik_get_number_of_dram_channels - get the number of dram channels
  784. *
  785. * @adev: amdgpu_device pointer
  786. *
  787. * Look up the number of video ram channels (CIK).
  788. * Used for display watermark bandwidth calculations
  789. * Returns the number of dram channels
  790. */
  791. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  792. {
  793. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  794. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  795. case 0:
  796. default:
  797. return 1;
  798. case 1:
  799. return 2;
  800. case 2:
  801. return 4;
  802. case 3:
  803. return 8;
  804. case 4:
  805. return 3;
  806. case 5:
  807. return 6;
  808. case 6:
  809. return 10;
  810. case 7:
  811. return 12;
  812. case 8:
  813. return 16;
  814. }
  815. }
  816. struct dce10_wm_params {
  817. u32 dram_channels; /* number of dram channels */
  818. u32 yclk; /* bandwidth per dram data pin in kHz */
  819. u32 sclk; /* engine clock in kHz */
  820. u32 disp_clk; /* display clock in kHz */
  821. u32 src_width; /* viewport width */
  822. u32 active_time; /* active display time in ns */
  823. u32 blank_time; /* blank time in ns */
  824. bool interlaced; /* mode is interlaced */
  825. fixed20_12 vsc; /* vertical scale ratio */
  826. u32 num_heads; /* number of active crtcs */
  827. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  828. u32 lb_size; /* line buffer allocated to pipe */
  829. u32 vtaps; /* vertical scaler taps */
  830. };
  831. /**
  832. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  833. *
  834. * @wm: watermark calculation data
  835. *
  836. * Calculate the raw dram bandwidth (CIK).
  837. * Used for display watermark bandwidth calculations
  838. * Returns the dram bandwidth in MBytes/s
  839. */
  840. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  841. {
  842. /* Calculate raw DRAM Bandwidth */
  843. fixed20_12 dram_efficiency; /* 0.7 */
  844. fixed20_12 yclk, dram_channels, bandwidth;
  845. fixed20_12 a;
  846. a.full = dfixed_const(1000);
  847. yclk.full = dfixed_const(wm->yclk);
  848. yclk.full = dfixed_div(yclk, a);
  849. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  850. a.full = dfixed_const(10);
  851. dram_efficiency.full = dfixed_const(7);
  852. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  853. bandwidth.full = dfixed_mul(dram_channels, yclk);
  854. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  855. return dfixed_trunc(bandwidth);
  856. }
  857. /**
  858. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  859. *
  860. * @wm: watermark calculation data
  861. *
  862. * Calculate the dram bandwidth used for display (CIK).
  863. * Used for display watermark bandwidth calculations
  864. * Returns the dram bandwidth for display in MBytes/s
  865. */
  866. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  867. {
  868. /* Calculate DRAM Bandwidth and the part allocated to display. */
  869. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  870. fixed20_12 yclk, dram_channels, bandwidth;
  871. fixed20_12 a;
  872. a.full = dfixed_const(1000);
  873. yclk.full = dfixed_const(wm->yclk);
  874. yclk.full = dfixed_div(yclk, a);
  875. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  876. a.full = dfixed_const(10);
  877. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  878. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  879. bandwidth.full = dfixed_mul(dram_channels, yclk);
  880. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  881. return dfixed_trunc(bandwidth);
  882. }
  883. /**
  884. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  885. *
  886. * @wm: watermark calculation data
  887. *
  888. * Calculate the data return bandwidth used for display (CIK).
  889. * Used for display watermark bandwidth calculations
  890. * Returns the data return bandwidth in MBytes/s
  891. */
  892. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  893. {
  894. /* Calculate the display Data return Bandwidth */
  895. fixed20_12 return_efficiency; /* 0.8 */
  896. fixed20_12 sclk, bandwidth;
  897. fixed20_12 a;
  898. a.full = dfixed_const(1000);
  899. sclk.full = dfixed_const(wm->sclk);
  900. sclk.full = dfixed_div(sclk, a);
  901. a.full = dfixed_const(10);
  902. return_efficiency.full = dfixed_const(8);
  903. return_efficiency.full = dfixed_div(return_efficiency, a);
  904. a.full = dfixed_const(32);
  905. bandwidth.full = dfixed_mul(a, sclk);
  906. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  907. return dfixed_trunc(bandwidth);
  908. }
  909. /**
  910. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  911. *
  912. * @wm: watermark calculation data
  913. *
  914. * Calculate the dmif bandwidth used for display (CIK).
  915. * Used for display watermark bandwidth calculations
  916. * Returns the dmif bandwidth in MBytes/s
  917. */
  918. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  919. {
  920. /* Calculate the DMIF Request Bandwidth */
  921. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  922. fixed20_12 disp_clk, bandwidth;
  923. fixed20_12 a, b;
  924. a.full = dfixed_const(1000);
  925. disp_clk.full = dfixed_const(wm->disp_clk);
  926. disp_clk.full = dfixed_div(disp_clk, a);
  927. a.full = dfixed_const(32);
  928. b.full = dfixed_mul(a, disp_clk);
  929. a.full = dfixed_const(10);
  930. disp_clk_request_efficiency.full = dfixed_const(8);
  931. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  932. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  933. return dfixed_trunc(bandwidth);
  934. }
  935. /**
  936. * dce_v10_0_available_bandwidth - get the min available bandwidth
  937. *
  938. * @wm: watermark calculation data
  939. *
  940. * Calculate the min available bandwidth used for display (CIK).
  941. * Used for display watermark bandwidth calculations
  942. * Returns the min available bandwidth in MBytes/s
  943. */
  944. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  945. {
  946. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  947. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  948. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  949. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  950. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  951. }
  952. /**
  953. * dce_v10_0_average_bandwidth - get the average available bandwidth
  954. *
  955. * @wm: watermark calculation data
  956. *
  957. * Calculate the average available bandwidth used for display (CIK).
  958. * Used for display watermark bandwidth calculations
  959. * Returns the average available bandwidth in MBytes/s
  960. */
  961. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  962. {
  963. /* Calculate the display mode Average Bandwidth
  964. * DisplayMode should contain the source and destination dimensions,
  965. * timing, etc.
  966. */
  967. fixed20_12 bpp;
  968. fixed20_12 line_time;
  969. fixed20_12 src_width;
  970. fixed20_12 bandwidth;
  971. fixed20_12 a;
  972. a.full = dfixed_const(1000);
  973. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  974. line_time.full = dfixed_div(line_time, a);
  975. bpp.full = dfixed_const(wm->bytes_per_pixel);
  976. src_width.full = dfixed_const(wm->src_width);
  977. bandwidth.full = dfixed_mul(src_width, bpp);
  978. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  979. bandwidth.full = dfixed_div(bandwidth, line_time);
  980. return dfixed_trunc(bandwidth);
  981. }
  982. /**
  983. * dce_v10_0_latency_watermark - get the latency watermark
  984. *
  985. * @wm: watermark calculation data
  986. *
  987. * Calculate the latency watermark (CIK).
  988. * Used for display watermark bandwidth calculations
  989. * Returns the latency watermark in ns
  990. */
  991. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  992. {
  993. /* First calculate the latency in ns */
  994. u32 mc_latency = 2000; /* 2000 ns. */
  995. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  996. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  997. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  998. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  999. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1000. (wm->num_heads * cursor_line_pair_return_time);
  1001. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1002. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1003. u32 tmp, dmif_size = 12288;
  1004. fixed20_12 a, b, c;
  1005. if (wm->num_heads == 0)
  1006. return 0;
  1007. a.full = dfixed_const(2);
  1008. b.full = dfixed_const(1);
  1009. if ((wm->vsc.full > a.full) ||
  1010. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1011. (wm->vtaps >= 5) ||
  1012. ((wm->vsc.full >= a.full) && wm->interlaced))
  1013. max_src_lines_per_dst_line = 4;
  1014. else
  1015. max_src_lines_per_dst_line = 2;
  1016. a.full = dfixed_const(available_bandwidth);
  1017. b.full = dfixed_const(wm->num_heads);
  1018. a.full = dfixed_div(a, b);
  1019. b.full = dfixed_const(mc_latency + 512);
  1020. c.full = dfixed_const(wm->disp_clk);
  1021. b.full = dfixed_div(b, c);
  1022. c.full = dfixed_const(dmif_size);
  1023. b.full = dfixed_div(c, b);
  1024. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1025. b.full = dfixed_const(1000);
  1026. c.full = dfixed_const(wm->disp_clk);
  1027. b.full = dfixed_div(c, b);
  1028. c.full = dfixed_const(wm->bytes_per_pixel);
  1029. b.full = dfixed_mul(b, c);
  1030. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1031. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1032. b.full = dfixed_const(1000);
  1033. c.full = dfixed_const(lb_fill_bw);
  1034. b.full = dfixed_div(c, b);
  1035. a.full = dfixed_div(a, b);
  1036. line_fill_time = dfixed_trunc(a);
  1037. if (line_fill_time < wm->active_time)
  1038. return latency;
  1039. else
  1040. return latency + (line_fill_time - wm->active_time);
  1041. }
  1042. /**
  1043. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1044. * average and available dram bandwidth
  1045. *
  1046. * @wm: watermark calculation data
  1047. *
  1048. * Check if the display average bandwidth fits in the display
  1049. * dram bandwidth (CIK).
  1050. * Used for display watermark bandwidth calculations
  1051. * Returns true if the display fits, false if not.
  1052. */
  1053. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1054. {
  1055. if (dce_v10_0_average_bandwidth(wm) <=
  1056. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1057. return true;
  1058. else
  1059. return false;
  1060. }
  1061. /**
  1062. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1063. * average and available bandwidth
  1064. *
  1065. * @wm: watermark calculation data
  1066. *
  1067. * Check if the display average bandwidth fits in the display
  1068. * available bandwidth (CIK).
  1069. * Used for display watermark bandwidth calculations
  1070. * Returns true if the display fits, false if not.
  1071. */
  1072. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1073. {
  1074. if (dce_v10_0_average_bandwidth(wm) <=
  1075. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1076. return true;
  1077. else
  1078. return false;
  1079. }
  1080. /**
  1081. * dce_v10_0_check_latency_hiding - check latency hiding
  1082. *
  1083. * @wm: watermark calculation data
  1084. *
  1085. * Check latency hiding (CIK).
  1086. * Used for display watermark bandwidth calculations
  1087. * Returns true if the display fits, false if not.
  1088. */
  1089. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1090. {
  1091. u32 lb_partitions = wm->lb_size / wm->src_width;
  1092. u32 line_time = wm->active_time + wm->blank_time;
  1093. u32 latency_tolerant_lines;
  1094. u32 latency_hiding;
  1095. fixed20_12 a;
  1096. a.full = dfixed_const(1);
  1097. if (wm->vsc.full > a.full)
  1098. latency_tolerant_lines = 1;
  1099. else {
  1100. if (lb_partitions <= (wm->vtaps + 1))
  1101. latency_tolerant_lines = 1;
  1102. else
  1103. latency_tolerant_lines = 2;
  1104. }
  1105. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1106. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1107. return true;
  1108. else
  1109. return false;
  1110. }
  1111. /**
  1112. * dce_v10_0_program_watermarks - program display watermarks
  1113. *
  1114. * @adev: amdgpu_device pointer
  1115. * @amdgpu_crtc: the selected display controller
  1116. * @lb_size: line buffer size
  1117. * @num_heads: number of display controllers in use
  1118. *
  1119. * Calculate and program the display watermarks for the
  1120. * selected display controller (CIK).
  1121. */
  1122. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1123. struct amdgpu_crtc *amdgpu_crtc,
  1124. u32 lb_size, u32 num_heads)
  1125. {
  1126. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1127. struct dce10_wm_params wm_low, wm_high;
  1128. u32 pixel_period;
  1129. u32 line_time = 0;
  1130. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1131. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1132. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1133. pixel_period = 1000000 / (u32)mode->clock;
  1134. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1135. /* watermark for high clocks */
  1136. if (adev->pm.dpm_enabled) {
  1137. wm_high.yclk =
  1138. amdgpu_dpm_get_mclk(adev, false) * 10;
  1139. wm_high.sclk =
  1140. amdgpu_dpm_get_sclk(adev, false) * 10;
  1141. } else {
  1142. wm_high.yclk = adev->pm.current_mclk * 10;
  1143. wm_high.sclk = adev->pm.current_sclk * 10;
  1144. }
  1145. wm_high.disp_clk = mode->clock;
  1146. wm_high.src_width = mode->crtc_hdisplay;
  1147. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1148. wm_high.blank_time = line_time - wm_high.active_time;
  1149. wm_high.interlaced = false;
  1150. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1151. wm_high.interlaced = true;
  1152. wm_high.vsc = amdgpu_crtc->vsc;
  1153. wm_high.vtaps = 1;
  1154. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1155. wm_high.vtaps = 2;
  1156. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1157. wm_high.lb_size = lb_size;
  1158. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1159. wm_high.num_heads = num_heads;
  1160. /* set for high clocks */
  1161. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1162. /* possibly force display priority to high */
  1163. /* should really do this at mode validation time... */
  1164. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1165. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1166. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1167. (adev->mode_info.disp_priority == 2)) {
  1168. DRM_DEBUG_KMS("force priority to high\n");
  1169. }
  1170. /* watermark for low clocks */
  1171. if (adev->pm.dpm_enabled) {
  1172. wm_low.yclk =
  1173. amdgpu_dpm_get_mclk(adev, true) * 10;
  1174. wm_low.sclk =
  1175. amdgpu_dpm_get_sclk(adev, true) * 10;
  1176. } else {
  1177. wm_low.yclk = adev->pm.current_mclk * 10;
  1178. wm_low.sclk = adev->pm.current_sclk * 10;
  1179. }
  1180. wm_low.disp_clk = mode->clock;
  1181. wm_low.src_width = mode->crtc_hdisplay;
  1182. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1183. wm_low.blank_time = line_time - wm_low.active_time;
  1184. wm_low.interlaced = false;
  1185. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1186. wm_low.interlaced = true;
  1187. wm_low.vsc = amdgpu_crtc->vsc;
  1188. wm_low.vtaps = 1;
  1189. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1190. wm_low.vtaps = 2;
  1191. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1192. wm_low.lb_size = lb_size;
  1193. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1194. wm_low.num_heads = num_heads;
  1195. /* set for low clocks */
  1196. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1197. /* possibly force display priority to high */
  1198. /* should really do this at mode validation time... */
  1199. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1200. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1201. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1202. (adev->mode_info.disp_priority == 2)) {
  1203. DRM_DEBUG_KMS("force priority to high\n");
  1204. }
  1205. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1206. }
  1207. /* select wm A */
  1208. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1209. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1210. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1211. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1212. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1213. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1214. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1215. /* select wm B */
  1216. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1217. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1218. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1219. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1220. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1221. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1222. /* restore original selection */
  1223. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1224. /* save values for DPM */
  1225. amdgpu_crtc->line_time = line_time;
  1226. amdgpu_crtc->wm_high = latency_watermark_a;
  1227. amdgpu_crtc->wm_low = latency_watermark_b;
  1228. /* Save number of lines the linebuffer leads before the scanout */
  1229. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1230. }
  1231. /**
  1232. * dce_v10_0_bandwidth_update - program display watermarks
  1233. *
  1234. * @adev: amdgpu_device pointer
  1235. *
  1236. * Calculate and program the display watermarks and line
  1237. * buffer allocation (CIK).
  1238. */
  1239. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1240. {
  1241. struct drm_display_mode *mode = NULL;
  1242. u32 num_heads = 0, lb_size;
  1243. int i;
  1244. amdgpu_update_display_priority(adev);
  1245. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1246. if (adev->mode_info.crtcs[i]->base.enabled)
  1247. num_heads++;
  1248. }
  1249. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1250. mode = &adev->mode_info.crtcs[i]->base.mode;
  1251. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1252. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1253. lb_size, num_heads);
  1254. }
  1255. }
  1256. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1257. {
  1258. int i;
  1259. u32 offset, tmp;
  1260. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1261. offset = adev->mode_info.audio.pin[i].offset;
  1262. tmp = RREG32_AUDIO_ENDPT(offset,
  1263. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1264. if (((tmp &
  1265. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1266. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1267. adev->mode_info.audio.pin[i].connected = false;
  1268. else
  1269. adev->mode_info.audio.pin[i].connected = true;
  1270. }
  1271. }
  1272. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1273. {
  1274. int i;
  1275. dce_v10_0_audio_get_connected_pins(adev);
  1276. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1277. if (adev->mode_info.audio.pin[i].connected)
  1278. return &adev->mode_info.audio.pin[i];
  1279. }
  1280. DRM_ERROR("No connected audio pins found!\n");
  1281. return NULL;
  1282. }
  1283. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1284. {
  1285. struct amdgpu_device *adev = encoder->dev->dev_private;
  1286. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1287. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1288. u32 tmp;
  1289. if (!dig || !dig->afmt || !dig->afmt->pin)
  1290. return;
  1291. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1292. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1293. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1294. }
  1295. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1296. struct drm_display_mode *mode)
  1297. {
  1298. struct amdgpu_device *adev = encoder->dev->dev_private;
  1299. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1300. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1301. struct drm_connector *connector;
  1302. struct amdgpu_connector *amdgpu_connector = NULL;
  1303. u32 tmp;
  1304. int interlace = 0;
  1305. if (!dig || !dig->afmt || !dig->afmt->pin)
  1306. return;
  1307. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1308. if (connector->encoder == encoder) {
  1309. amdgpu_connector = to_amdgpu_connector(connector);
  1310. break;
  1311. }
  1312. }
  1313. if (!amdgpu_connector) {
  1314. DRM_ERROR("Couldn't find encoder's connector\n");
  1315. return;
  1316. }
  1317. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1318. interlace = 1;
  1319. if (connector->latency_present[interlace]) {
  1320. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1321. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1322. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1323. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1324. } else {
  1325. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1326. VIDEO_LIPSYNC, 0);
  1327. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1328. AUDIO_LIPSYNC, 0);
  1329. }
  1330. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1331. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1332. }
  1333. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1334. {
  1335. struct amdgpu_device *adev = encoder->dev->dev_private;
  1336. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1337. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1338. struct drm_connector *connector;
  1339. struct amdgpu_connector *amdgpu_connector = NULL;
  1340. u32 tmp;
  1341. u8 *sadb = NULL;
  1342. int sad_count;
  1343. if (!dig || !dig->afmt || !dig->afmt->pin)
  1344. return;
  1345. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1346. if (connector->encoder == encoder) {
  1347. amdgpu_connector = to_amdgpu_connector(connector);
  1348. break;
  1349. }
  1350. }
  1351. if (!amdgpu_connector) {
  1352. DRM_ERROR("Couldn't find encoder's connector\n");
  1353. return;
  1354. }
  1355. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1356. if (sad_count < 0) {
  1357. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1358. sad_count = 0;
  1359. }
  1360. /* program the speaker allocation */
  1361. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1362. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1363. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1364. DP_CONNECTION, 0);
  1365. /* set HDMI mode */
  1366. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1367. HDMI_CONNECTION, 1);
  1368. if (sad_count)
  1369. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1370. SPEAKER_ALLOCATION, sadb[0]);
  1371. else
  1372. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1373. SPEAKER_ALLOCATION, 5); /* stereo */
  1374. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1375. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1376. kfree(sadb);
  1377. }
  1378. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1379. {
  1380. struct amdgpu_device *adev = encoder->dev->dev_private;
  1381. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1382. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1383. struct drm_connector *connector;
  1384. struct amdgpu_connector *amdgpu_connector = NULL;
  1385. struct cea_sad *sads;
  1386. int i, sad_count;
  1387. static const u16 eld_reg_to_type[][2] = {
  1388. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1389. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1390. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1391. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1392. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1393. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1394. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1395. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1396. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1397. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1398. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1399. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1400. };
  1401. if (!dig || !dig->afmt || !dig->afmt->pin)
  1402. return;
  1403. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1404. if (connector->encoder == encoder) {
  1405. amdgpu_connector = to_amdgpu_connector(connector);
  1406. break;
  1407. }
  1408. }
  1409. if (!amdgpu_connector) {
  1410. DRM_ERROR("Couldn't find encoder's connector\n");
  1411. return;
  1412. }
  1413. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1414. if (sad_count <= 0) {
  1415. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1416. return;
  1417. }
  1418. BUG_ON(!sads);
  1419. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1420. u32 tmp = 0;
  1421. u8 stereo_freqs = 0;
  1422. int max_channels = -1;
  1423. int j;
  1424. for (j = 0; j < sad_count; j++) {
  1425. struct cea_sad *sad = &sads[j];
  1426. if (sad->format == eld_reg_to_type[i][1]) {
  1427. if (sad->channels > max_channels) {
  1428. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1429. MAX_CHANNELS, sad->channels);
  1430. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1431. DESCRIPTOR_BYTE_2, sad->byte2);
  1432. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1433. SUPPORTED_FREQUENCIES, sad->freq);
  1434. max_channels = sad->channels;
  1435. }
  1436. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1437. stereo_freqs |= sad->freq;
  1438. else
  1439. break;
  1440. }
  1441. }
  1442. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1443. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1444. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1445. }
  1446. kfree(sads);
  1447. }
  1448. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1449. struct amdgpu_audio_pin *pin,
  1450. bool enable)
  1451. {
  1452. if (!pin)
  1453. return;
  1454. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1455. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1456. }
  1457. static const u32 pin_offsets[] =
  1458. {
  1459. AUD0_REGISTER_OFFSET,
  1460. AUD1_REGISTER_OFFSET,
  1461. AUD2_REGISTER_OFFSET,
  1462. AUD3_REGISTER_OFFSET,
  1463. AUD4_REGISTER_OFFSET,
  1464. AUD5_REGISTER_OFFSET,
  1465. AUD6_REGISTER_OFFSET,
  1466. };
  1467. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1468. {
  1469. int i;
  1470. if (!amdgpu_audio)
  1471. return 0;
  1472. adev->mode_info.audio.enabled = true;
  1473. adev->mode_info.audio.num_pins = 7;
  1474. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1475. adev->mode_info.audio.pin[i].channels = -1;
  1476. adev->mode_info.audio.pin[i].rate = -1;
  1477. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1478. adev->mode_info.audio.pin[i].status_bits = 0;
  1479. adev->mode_info.audio.pin[i].category_code = 0;
  1480. adev->mode_info.audio.pin[i].connected = false;
  1481. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1482. adev->mode_info.audio.pin[i].id = i;
  1483. /* disable audio. it will be set up later */
  1484. /* XXX remove once we switch to ip funcs */
  1485. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1486. }
  1487. return 0;
  1488. }
  1489. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1490. {
  1491. int i;
  1492. if (!amdgpu_audio)
  1493. return;
  1494. if (!adev->mode_info.audio.enabled)
  1495. return;
  1496. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1497. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1498. adev->mode_info.audio.enabled = false;
  1499. }
  1500. /*
  1501. * update the N and CTS parameters for a given pixel clock rate
  1502. */
  1503. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1504. {
  1505. struct drm_device *dev = encoder->dev;
  1506. struct amdgpu_device *adev = dev->dev_private;
  1507. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1508. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1509. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1510. u32 tmp;
  1511. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1512. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1513. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1514. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1515. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1516. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1517. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1518. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1519. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1520. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1521. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1522. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1523. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1524. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1525. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1526. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1527. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1528. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1529. }
  1530. /*
  1531. * build a HDMI Video Info Frame
  1532. */
  1533. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1534. void *buffer, size_t size)
  1535. {
  1536. struct drm_device *dev = encoder->dev;
  1537. struct amdgpu_device *adev = dev->dev_private;
  1538. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1539. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1540. uint8_t *frame = buffer + 3;
  1541. uint8_t *header = buffer;
  1542. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1543. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1544. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1545. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1546. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1547. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1548. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1549. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1550. }
  1551. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1552. {
  1553. struct drm_device *dev = encoder->dev;
  1554. struct amdgpu_device *adev = dev->dev_private;
  1555. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1556. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1557. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1558. u32 dto_phase = 24 * 1000;
  1559. u32 dto_modulo = clock;
  1560. u32 tmp;
  1561. if (!dig || !dig->afmt)
  1562. return;
  1563. /* XXX two dtos; generally use dto0 for hdmi */
  1564. /* Express [24MHz / target pixel clock] as an exact rational
  1565. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1566. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1567. */
  1568. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1569. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1570. amdgpu_crtc->crtc_id);
  1571. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1572. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1573. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1574. }
  1575. /*
  1576. * update the info frames with the data from the current display mode
  1577. */
  1578. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1579. struct drm_display_mode *mode)
  1580. {
  1581. struct drm_device *dev = encoder->dev;
  1582. struct amdgpu_device *adev = dev->dev_private;
  1583. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1584. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1585. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1586. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1587. struct hdmi_avi_infoframe frame;
  1588. ssize_t err;
  1589. u32 tmp;
  1590. int bpc = 8;
  1591. if (!dig || !dig->afmt)
  1592. return;
  1593. /* Silent, r600_hdmi_enable will raise WARN for us */
  1594. if (!dig->afmt->enabled)
  1595. return;
  1596. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1597. if (encoder->crtc) {
  1598. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1599. bpc = amdgpu_crtc->bpc;
  1600. }
  1601. /* disable audio prior to setting up hw */
  1602. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1603. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1604. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1605. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1606. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1607. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1608. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1609. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1610. switch (bpc) {
  1611. case 0:
  1612. case 6:
  1613. case 8:
  1614. case 16:
  1615. default:
  1616. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1617. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1618. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1619. connector->name, bpc);
  1620. break;
  1621. case 10:
  1622. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1623. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1624. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1625. connector->name);
  1626. break;
  1627. case 12:
  1628. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1629. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1630. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1631. connector->name);
  1632. break;
  1633. }
  1634. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1635. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1636. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1637. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1638. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1639. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1640. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1641. /* enable audio info frames (frames won't be set until audio is enabled) */
  1642. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1643. /* required for audio info values to be updated */
  1644. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1645. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1646. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1647. /* required for audio info values to be updated */
  1648. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1649. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1650. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1651. /* anything other than 0 */
  1652. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1653. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1654. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1655. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1656. /* set the default audio delay */
  1657. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1658. /* should be suffient for all audio modes and small enough for all hblanks */
  1659. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1660. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1661. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1662. /* allow 60958 channel status fields to be updated */
  1663. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1664. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1665. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1666. if (bpc > 8)
  1667. /* clear SW CTS value */
  1668. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1669. else
  1670. /* select SW CTS value */
  1671. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1672. /* allow hw to sent ACR packets when required */
  1673. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1674. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1675. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1676. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1677. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1678. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1679. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1680. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1681. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1682. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1683. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1684. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1685. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1686. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1687. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1688. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1689. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1690. dce_v10_0_audio_write_speaker_allocation(encoder);
  1691. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1692. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1693. dce_v10_0_afmt_audio_select_pin(encoder);
  1694. dce_v10_0_audio_write_sad_regs(encoder);
  1695. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1696. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1697. if (err < 0) {
  1698. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1699. return;
  1700. }
  1701. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1702. if (err < 0) {
  1703. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1704. return;
  1705. }
  1706. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1707. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1708. /* enable AVI info frames */
  1709. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1710. /* required for audio info values to be updated */
  1711. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1712. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1713. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1714. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1715. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1716. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1717. /* send audio packets */
  1718. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1719. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1720. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1721. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1722. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1723. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1724. /* enable audio after to setting up hw */
  1725. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1726. }
  1727. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1728. {
  1729. struct drm_device *dev = encoder->dev;
  1730. struct amdgpu_device *adev = dev->dev_private;
  1731. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1732. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1733. if (!dig || !dig->afmt)
  1734. return;
  1735. /* Silent, r600_hdmi_enable will raise WARN for us */
  1736. if (enable && dig->afmt->enabled)
  1737. return;
  1738. if (!enable && !dig->afmt->enabled)
  1739. return;
  1740. if (!enable && dig->afmt->pin) {
  1741. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1742. dig->afmt->pin = NULL;
  1743. }
  1744. dig->afmt->enabled = enable;
  1745. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1746. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1747. }
  1748. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1749. {
  1750. int i;
  1751. for (i = 0; i < adev->mode_info.num_dig; i++)
  1752. adev->mode_info.afmt[i] = NULL;
  1753. /* DCE10 has audio blocks tied to DIG encoders */
  1754. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1755. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1756. if (adev->mode_info.afmt[i]) {
  1757. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1758. adev->mode_info.afmt[i]->id = i;
  1759. } else {
  1760. int j;
  1761. for (j = 0; j < i; j++) {
  1762. kfree(adev->mode_info.afmt[j]);
  1763. adev->mode_info.afmt[j] = NULL;
  1764. }
  1765. return -ENOMEM;
  1766. }
  1767. }
  1768. return 0;
  1769. }
  1770. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1771. {
  1772. int i;
  1773. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1774. kfree(adev->mode_info.afmt[i]);
  1775. adev->mode_info.afmt[i] = NULL;
  1776. }
  1777. }
  1778. static const u32 vga_control_regs[6] =
  1779. {
  1780. mmD1VGA_CONTROL,
  1781. mmD2VGA_CONTROL,
  1782. mmD3VGA_CONTROL,
  1783. mmD4VGA_CONTROL,
  1784. mmD5VGA_CONTROL,
  1785. mmD6VGA_CONTROL,
  1786. };
  1787. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1788. {
  1789. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1790. struct drm_device *dev = crtc->dev;
  1791. struct amdgpu_device *adev = dev->dev_private;
  1792. u32 vga_control;
  1793. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1794. if (enable)
  1795. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1796. else
  1797. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1798. }
  1799. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1800. {
  1801. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1802. struct drm_device *dev = crtc->dev;
  1803. struct amdgpu_device *adev = dev->dev_private;
  1804. if (enable)
  1805. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1806. else
  1807. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1808. }
  1809. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1810. struct drm_framebuffer *fb,
  1811. int x, int y, int atomic)
  1812. {
  1813. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1814. struct drm_device *dev = crtc->dev;
  1815. struct amdgpu_device *adev = dev->dev_private;
  1816. struct amdgpu_framebuffer *amdgpu_fb;
  1817. struct drm_framebuffer *target_fb;
  1818. struct drm_gem_object *obj;
  1819. struct amdgpu_bo *rbo;
  1820. uint64_t fb_location, tiling_flags;
  1821. uint32_t fb_format, fb_pitch_pixels;
  1822. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1823. u32 pipe_config;
  1824. u32 tmp, viewport_w, viewport_h;
  1825. int r;
  1826. bool bypass_lut = false;
  1827. /* no fb bound */
  1828. if (!atomic && !crtc->primary->fb) {
  1829. DRM_DEBUG_KMS("No FB bound\n");
  1830. return 0;
  1831. }
  1832. if (atomic) {
  1833. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1834. target_fb = fb;
  1835. } else {
  1836. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1837. target_fb = crtc->primary->fb;
  1838. }
  1839. /* If atomic, assume fb object is pinned & idle & fenced and
  1840. * just update base pointers
  1841. */
  1842. obj = amdgpu_fb->obj;
  1843. rbo = gem_to_amdgpu_bo(obj);
  1844. r = amdgpu_bo_reserve(rbo, false);
  1845. if (unlikely(r != 0))
  1846. return r;
  1847. if (atomic) {
  1848. fb_location = amdgpu_bo_gpu_offset(rbo);
  1849. } else {
  1850. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1851. if (unlikely(r != 0)) {
  1852. amdgpu_bo_unreserve(rbo);
  1853. return -EINVAL;
  1854. }
  1855. }
  1856. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1857. amdgpu_bo_unreserve(rbo);
  1858. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1859. switch (target_fb->pixel_format) {
  1860. case DRM_FORMAT_C8:
  1861. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1862. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1863. break;
  1864. case DRM_FORMAT_XRGB4444:
  1865. case DRM_FORMAT_ARGB4444:
  1866. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1867. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1868. #ifdef __BIG_ENDIAN
  1869. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1870. ENDIAN_8IN16);
  1871. #endif
  1872. break;
  1873. case DRM_FORMAT_XRGB1555:
  1874. case DRM_FORMAT_ARGB1555:
  1875. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1876. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1877. #ifdef __BIG_ENDIAN
  1878. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1879. ENDIAN_8IN16);
  1880. #endif
  1881. break;
  1882. case DRM_FORMAT_BGRX5551:
  1883. case DRM_FORMAT_BGRA5551:
  1884. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1885. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1886. #ifdef __BIG_ENDIAN
  1887. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1888. ENDIAN_8IN16);
  1889. #endif
  1890. break;
  1891. case DRM_FORMAT_RGB565:
  1892. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1893. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1894. #ifdef __BIG_ENDIAN
  1895. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1896. ENDIAN_8IN16);
  1897. #endif
  1898. break;
  1899. case DRM_FORMAT_XRGB8888:
  1900. case DRM_FORMAT_ARGB8888:
  1901. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1902. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1903. #ifdef __BIG_ENDIAN
  1904. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1905. ENDIAN_8IN32);
  1906. #endif
  1907. break;
  1908. case DRM_FORMAT_XRGB2101010:
  1909. case DRM_FORMAT_ARGB2101010:
  1910. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1911. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1912. #ifdef __BIG_ENDIAN
  1913. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1914. ENDIAN_8IN32);
  1915. #endif
  1916. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1917. bypass_lut = true;
  1918. break;
  1919. case DRM_FORMAT_BGRX1010102:
  1920. case DRM_FORMAT_BGRA1010102:
  1921. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1922. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1923. #ifdef __BIG_ENDIAN
  1924. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1925. ENDIAN_8IN32);
  1926. #endif
  1927. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1928. bypass_lut = true;
  1929. break;
  1930. default:
  1931. DRM_ERROR("Unsupported screen format %s\n",
  1932. drm_get_format_name(target_fb->pixel_format));
  1933. return -EINVAL;
  1934. }
  1935. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1936. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1937. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1938. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1939. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1940. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1941. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1942. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1943. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1944. ARRAY_2D_TILED_THIN1);
  1945. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1946. tile_split);
  1947. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1948. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1949. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1950. mtaspect);
  1951. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1952. ADDR_SURF_MICRO_TILING_DISPLAY);
  1953. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1954. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1955. ARRAY_1D_TILED_THIN1);
  1956. }
  1957. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1958. pipe_config);
  1959. dce_v10_0_vga_enable(crtc, false);
  1960. /* Make sure surface address is updated at vertical blank rather than
  1961. * horizontal blank
  1962. */
  1963. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1964. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1965. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1966. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1967. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1968. upper_32_bits(fb_location));
  1969. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1970. upper_32_bits(fb_location));
  1971. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1972. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1973. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1974. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1975. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1976. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1977. /*
  1978. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1979. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1980. * retain the full precision throughout the pipeline.
  1981. */
  1982. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1983. if (bypass_lut)
  1984. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1985. else
  1986. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1987. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1988. if (bypass_lut)
  1989. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1990. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1991. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1992. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1993. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1994. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1995. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1996. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1997. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1998. dce_v10_0_grph_enable(crtc, true);
  1999. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2000. target_fb->height);
  2001. x &= ~3;
  2002. y &= ~1;
  2003. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2004. (x << 16) | y);
  2005. viewport_w = crtc->mode.hdisplay;
  2006. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2007. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2008. (viewport_w << 16) | viewport_h);
  2009. /* set pageflip to happen only at start of vblank interval (front porch) */
  2010. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2011. if (!atomic && fb && fb != crtc->primary->fb) {
  2012. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2013. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2014. r = amdgpu_bo_reserve(rbo, false);
  2015. if (unlikely(r != 0))
  2016. return r;
  2017. amdgpu_bo_unpin(rbo);
  2018. amdgpu_bo_unreserve(rbo);
  2019. }
  2020. /* Bytes per pixel may have changed */
  2021. dce_v10_0_bandwidth_update(adev);
  2022. return 0;
  2023. }
  2024. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2025. struct drm_display_mode *mode)
  2026. {
  2027. struct drm_device *dev = crtc->dev;
  2028. struct amdgpu_device *adev = dev->dev_private;
  2029. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2030. u32 tmp;
  2031. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2032. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2033. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2034. else
  2035. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2036. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2037. }
  2038. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2039. {
  2040. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2041. struct drm_device *dev = crtc->dev;
  2042. struct amdgpu_device *adev = dev->dev_private;
  2043. int i;
  2044. u32 tmp;
  2045. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2046. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2047. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2048. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2049. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2050. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2051. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2052. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2053. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2054. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2055. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2056. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2057. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2058. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2059. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2060. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2061. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2062. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2063. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2064. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2065. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2066. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2067. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2068. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2069. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2070. for (i = 0; i < 256; i++) {
  2071. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2072. (amdgpu_crtc->lut_r[i] << 20) |
  2073. (amdgpu_crtc->lut_g[i] << 10) |
  2074. (amdgpu_crtc->lut_b[i] << 0));
  2075. }
  2076. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2077. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2078. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2079. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2080. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2081. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2082. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2083. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2084. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2085. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2086. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2087. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2088. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2089. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2090. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2091. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2092. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2093. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2094. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2095. /* XXX this only needs to be programmed once per crtc at startup,
  2096. * not sure where the best place for it is
  2097. */
  2098. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2099. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2100. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2101. }
  2102. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2103. {
  2104. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2105. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2106. switch (amdgpu_encoder->encoder_id) {
  2107. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2108. if (dig->linkb)
  2109. return 1;
  2110. else
  2111. return 0;
  2112. break;
  2113. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2114. if (dig->linkb)
  2115. return 3;
  2116. else
  2117. return 2;
  2118. break;
  2119. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2120. if (dig->linkb)
  2121. return 5;
  2122. else
  2123. return 4;
  2124. break;
  2125. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2126. return 6;
  2127. break;
  2128. default:
  2129. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2130. return 0;
  2131. }
  2132. }
  2133. /**
  2134. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2135. *
  2136. * @crtc: drm crtc
  2137. *
  2138. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2139. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2140. * monitors a dedicated PPLL must be used. If a particular board has
  2141. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2142. * as there is no need to program the PLL itself. If we are not able to
  2143. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2144. * avoid messing up an existing monitor.
  2145. *
  2146. * Asic specific PLL information
  2147. *
  2148. * DCE 10.x
  2149. * Tonga
  2150. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2151. * CI
  2152. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2153. *
  2154. */
  2155. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2156. {
  2157. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2158. struct drm_device *dev = crtc->dev;
  2159. struct amdgpu_device *adev = dev->dev_private;
  2160. u32 pll_in_use;
  2161. int pll;
  2162. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2163. if (adev->clock.dp_extclk)
  2164. /* skip PPLL programming if using ext clock */
  2165. return ATOM_PPLL_INVALID;
  2166. else {
  2167. /* use the same PPLL for all DP monitors */
  2168. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2169. if (pll != ATOM_PPLL_INVALID)
  2170. return pll;
  2171. }
  2172. } else {
  2173. /* use the same PPLL for all monitors with the same clock */
  2174. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2175. if (pll != ATOM_PPLL_INVALID)
  2176. return pll;
  2177. }
  2178. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2179. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2180. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2181. return ATOM_PPLL2;
  2182. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2183. return ATOM_PPLL1;
  2184. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2185. return ATOM_PPLL0;
  2186. DRM_ERROR("unable to allocate a PPLL\n");
  2187. return ATOM_PPLL_INVALID;
  2188. }
  2189. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2190. {
  2191. struct amdgpu_device *adev = crtc->dev->dev_private;
  2192. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2193. uint32_t cur_lock;
  2194. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2195. if (lock)
  2196. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2197. else
  2198. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2199. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2200. }
  2201. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2202. {
  2203. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2204. struct amdgpu_device *adev = crtc->dev->dev_private;
  2205. u32 tmp;
  2206. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2207. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2208. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2209. }
  2210. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2211. {
  2212. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2213. struct amdgpu_device *adev = crtc->dev->dev_private;
  2214. u32 tmp;
  2215. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2216. upper_32_bits(amdgpu_crtc->cursor_addr));
  2217. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2218. lower_32_bits(amdgpu_crtc->cursor_addr));
  2219. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2220. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2221. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2222. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2223. }
  2224. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2225. int x, int y)
  2226. {
  2227. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2228. struct amdgpu_device *adev = crtc->dev->dev_private;
  2229. int xorigin = 0, yorigin = 0;
  2230. /* avivo cursor are offset into the total surface */
  2231. x += crtc->x;
  2232. y += crtc->y;
  2233. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2234. if (x < 0) {
  2235. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2236. x = 0;
  2237. }
  2238. if (y < 0) {
  2239. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2240. y = 0;
  2241. }
  2242. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2243. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2244. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2245. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2246. amdgpu_crtc->cursor_x = x;
  2247. amdgpu_crtc->cursor_y = y;
  2248. return 0;
  2249. }
  2250. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2251. int x, int y)
  2252. {
  2253. int ret;
  2254. dce_v10_0_lock_cursor(crtc, true);
  2255. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2256. dce_v10_0_lock_cursor(crtc, false);
  2257. return ret;
  2258. }
  2259. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2260. struct drm_file *file_priv,
  2261. uint32_t handle,
  2262. uint32_t width,
  2263. uint32_t height,
  2264. int32_t hot_x,
  2265. int32_t hot_y)
  2266. {
  2267. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2268. struct drm_gem_object *obj;
  2269. struct amdgpu_bo *aobj;
  2270. int ret;
  2271. if (!handle) {
  2272. /* turn off cursor */
  2273. dce_v10_0_hide_cursor(crtc);
  2274. obj = NULL;
  2275. goto unpin;
  2276. }
  2277. if ((width > amdgpu_crtc->max_cursor_width) ||
  2278. (height > amdgpu_crtc->max_cursor_height)) {
  2279. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2280. return -EINVAL;
  2281. }
  2282. obj = drm_gem_object_lookup(file_priv, handle);
  2283. if (!obj) {
  2284. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2285. return -ENOENT;
  2286. }
  2287. aobj = gem_to_amdgpu_bo(obj);
  2288. ret = amdgpu_bo_reserve(aobj, false);
  2289. if (ret != 0) {
  2290. drm_gem_object_unreference_unlocked(obj);
  2291. return ret;
  2292. }
  2293. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2294. amdgpu_bo_unreserve(aobj);
  2295. if (ret) {
  2296. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2297. drm_gem_object_unreference_unlocked(obj);
  2298. return ret;
  2299. }
  2300. amdgpu_crtc->cursor_width = width;
  2301. amdgpu_crtc->cursor_height = height;
  2302. dce_v10_0_lock_cursor(crtc, true);
  2303. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2304. hot_y != amdgpu_crtc->cursor_hot_y) {
  2305. int x, y;
  2306. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2307. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2308. dce_v10_0_cursor_move_locked(crtc, x, y);
  2309. amdgpu_crtc->cursor_hot_x = hot_x;
  2310. amdgpu_crtc->cursor_hot_y = hot_y;
  2311. }
  2312. dce_v10_0_show_cursor(crtc);
  2313. dce_v10_0_lock_cursor(crtc, false);
  2314. unpin:
  2315. if (amdgpu_crtc->cursor_bo) {
  2316. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2317. ret = amdgpu_bo_reserve(aobj, false);
  2318. if (likely(ret == 0)) {
  2319. amdgpu_bo_unpin(aobj);
  2320. amdgpu_bo_unreserve(aobj);
  2321. }
  2322. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2323. }
  2324. amdgpu_crtc->cursor_bo = obj;
  2325. return 0;
  2326. }
  2327. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2328. {
  2329. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2330. if (amdgpu_crtc->cursor_bo) {
  2331. dce_v10_0_lock_cursor(crtc, true);
  2332. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2333. amdgpu_crtc->cursor_y);
  2334. dce_v10_0_show_cursor(crtc);
  2335. dce_v10_0_lock_cursor(crtc, false);
  2336. }
  2337. }
  2338. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2339. u16 *blue, uint32_t start, uint32_t size)
  2340. {
  2341. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2342. int end = (start + size > 256) ? 256 : start + size, i;
  2343. /* userspace palettes are always correct as is */
  2344. for (i = start; i < end; i++) {
  2345. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2346. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2347. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2348. }
  2349. dce_v10_0_crtc_load_lut(crtc);
  2350. }
  2351. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2352. {
  2353. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2354. drm_crtc_cleanup(crtc);
  2355. kfree(amdgpu_crtc);
  2356. }
  2357. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2358. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2359. .cursor_move = dce_v10_0_crtc_cursor_move,
  2360. .gamma_set = dce_v10_0_crtc_gamma_set,
  2361. .set_config = amdgpu_crtc_set_config,
  2362. .destroy = dce_v10_0_crtc_destroy,
  2363. .page_flip = amdgpu_crtc_page_flip,
  2364. };
  2365. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2366. {
  2367. struct drm_device *dev = crtc->dev;
  2368. struct amdgpu_device *adev = dev->dev_private;
  2369. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2370. unsigned type;
  2371. switch (mode) {
  2372. case DRM_MODE_DPMS_ON:
  2373. amdgpu_crtc->enabled = true;
  2374. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2375. dce_v10_0_vga_enable(crtc, true);
  2376. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2377. dce_v10_0_vga_enable(crtc, false);
  2378. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2379. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2380. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2381. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2382. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  2383. dce_v10_0_crtc_load_lut(crtc);
  2384. break;
  2385. case DRM_MODE_DPMS_STANDBY:
  2386. case DRM_MODE_DPMS_SUSPEND:
  2387. case DRM_MODE_DPMS_OFF:
  2388. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  2389. if (amdgpu_crtc->enabled) {
  2390. dce_v10_0_vga_enable(crtc, true);
  2391. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2392. dce_v10_0_vga_enable(crtc, false);
  2393. }
  2394. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2395. amdgpu_crtc->enabled = false;
  2396. break;
  2397. }
  2398. /* adjust pm to dpms */
  2399. amdgpu_pm_compute_clocks(adev);
  2400. }
  2401. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2402. {
  2403. /* disable crtc pair power gating before programming */
  2404. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2405. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2406. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2407. }
  2408. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2409. {
  2410. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2411. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2412. }
  2413. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2414. {
  2415. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2416. struct drm_device *dev = crtc->dev;
  2417. struct amdgpu_device *adev = dev->dev_private;
  2418. struct amdgpu_atom_ss ss;
  2419. int i;
  2420. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2421. if (crtc->primary->fb) {
  2422. int r;
  2423. struct amdgpu_framebuffer *amdgpu_fb;
  2424. struct amdgpu_bo *rbo;
  2425. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2426. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2427. r = amdgpu_bo_reserve(rbo, false);
  2428. if (unlikely(r))
  2429. DRM_ERROR("failed to reserve rbo before unpin\n");
  2430. else {
  2431. amdgpu_bo_unpin(rbo);
  2432. amdgpu_bo_unreserve(rbo);
  2433. }
  2434. }
  2435. /* disable the GRPH */
  2436. dce_v10_0_grph_enable(crtc, false);
  2437. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2438. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2439. if (adev->mode_info.crtcs[i] &&
  2440. adev->mode_info.crtcs[i]->enabled &&
  2441. i != amdgpu_crtc->crtc_id &&
  2442. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2443. /* one other crtc is using this pll don't turn
  2444. * off the pll
  2445. */
  2446. goto done;
  2447. }
  2448. }
  2449. switch (amdgpu_crtc->pll_id) {
  2450. case ATOM_PPLL0:
  2451. case ATOM_PPLL1:
  2452. case ATOM_PPLL2:
  2453. /* disable the ppll */
  2454. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2455. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2456. break;
  2457. default:
  2458. break;
  2459. }
  2460. done:
  2461. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2462. amdgpu_crtc->adjusted_clock = 0;
  2463. amdgpu_crtc->encoder = NULL;
  2464. amdgpu_crtc->connector = NULL;
  2465. }
  2466. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2467. struct drm_display_mode *mode,
  2468. struct drm_display_mode *adjusted_mode,
  2469. int x, int y, struct drm_framebuffer *old_fb)
  2470. {
  2471. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2472. if (!amdgpu_crtc->adjusted_clock)
  2473. return -EINVAL;
  2474. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2475. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2476. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2477. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2478. amdgpu_atombios_crtc_scaler_setup(crtc);
  2479. dce_v10_0_cursor_reset(crtc);
  2480. /* update the hw version fpr dpm */
  2481. amdgpu_crtc->hw_mode = *adjusted_mode;
  2482. return 0;
  2483. }
  2484. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2485. const struct drm_display_mode *mode,
  2486. struct drm_display_mode *adjusted_mode)
  2487. {
  2488. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2489. struct drm_device *dev = crtc->dev;
  2490. struct drm_encoder *encoder;
  2491. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2492. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2493. if (encoder->crtc == crtc) {
  2494. amdgpu_crtc->encoder = encoder;
  2495. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2496. break;
  2497. }
  2498. }
  2499. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2500. amdgpu_crtc->encoder = NULL;
  2501. amdgpu_crtc->connector = NULL;
  2502. return false;
  2503. }
  2504. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2505. return false;
  2506. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2507. return false;
  2508. /* pick pll */
  2509. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2510. /* if we can't get a PPLL for a non-DP encoder, fail */
  2511. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2512. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2513. return false;
  2514. return true;
  2515. }
  2516. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2517. struct drm_framebuffer *old_fb)
  2518. {
  2519. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2520. }
  2521. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2522. struct drm_framebuffer *fb,
  2523. int x, int y, enum mode_set_atomic state)
  2524. {
  2525. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2526. }
  2527. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2528. .dpms = dce_v10_0_crtc_dpms,
  2529. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2530. .mode_set = dce_v10_0_crtc_mode_set,
  2531. .mode_set_base = dce_v10_0_crtc_set_base,
  2532. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2533. .prepare = dce_v10_0_crtc_prepare,
  2534. .commit = dce_v10_0_crtc_commit,
  2535. .load_lut = dce_v10_0_crtc_load_lut,
  2536. .disable = dce_v10_0_crtc_disable,
  2537. };
  2538. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2539. {
  2540. struct amdgpu_crtc *amdgpu_crtc;
  2541. int i;
  2542. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2543. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2544. if (amdgpu_crtc == NULL)
  2545. return -ENOMEM;
  2546. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2547. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2548. amdgpu_crtc->crtc_id = index;
  2549. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2550. amdgpu_crtc->max_cursor_width = 128;
  2551. amdgpu_crtc->max_cursor_height = 128;
  2552. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2553. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2554. for (i = 0; i < 256; i++) {
  2555. amdgpu_crtc->lut_r[i] = i << 2;
  2556. amdgpu_crtc->lut_g[i] = i << 2;
  2557. amdgpu_crtc->lut_b[i] = i << 2;
  2558. }
  2559. switch (amdgpu_crtc->crtc_id) {
  2560. case 0:
  2561. default:
  2562. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2563. break;
  2564. case 1:
  2565. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2566. break;
  2567. case 2:
  2568. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2569. break;
  2570. case 3:
  2571. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2572. break;
  2573. case 4:
  2574. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2575. break;
  2576. case 5:
  2577. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2578. break;
  2579. }
  2580. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2581. amdgpu_crtc->adjusted_clock = 0;
  2582. amdgpu_crtc->encoder = NULL;
  2583. amdgpu_crtc->connector = NULL;
  2584. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2585. return 0;
  2586. }
  2587. static int dce_v10_0_early_init(void *handle)
  2588. {
  2589. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2590. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2591. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2592. dce_v10_0_set_display_funcs(adev);
  2593. dce_v10_0_set_irq_funcs(adev);
  2594. switch (adev->asic_type) {
  2595. case CHIP_FIJI:
  2596. case CHIP_TONGA:
  2597. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2598. adev->mode_info.num_hpd = 6;
  2599. adev->mode_info.num_dig = 7;
  2600. break;
  2601. default:
  2602. /* FIXME: not supported yet */
  2603. return -EINVAL;
  2604. }
  2605. return 0;
  2606. }
  2607. static int dce_v10_0_sw_init(void *handle)
  2608. {
  2609. int r, i;
  2610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2611. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2612. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2613. if (r)
  2614. return r;
  2615. }
  2616. for (i = 8; i < 20; i += 2) {
  2617. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2618. if (r)
  2619. return r;
  2620. }
  2621. /* HPD hotplug */
  2622. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2623. if (r)
  2624. return r;
  2625. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2626. adev->ddev->mode_config.async_page_flip = true;
  2627. adev->ddev->mode_config.max_width = 16384;
  2628. adev->ddev->mode_config.max_height = 16384;
  2629. adev->ddev->mode_config.preferred_depth = 24;
  2630. adev->ddev->mode_config.prefer_shadow = 1;
  2631. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2632. r = amdgpu_modeset_create_props(adev);
  2633. if (r)
  2634. return r;
  2635. adev->ddev->mode_config.max_width = 16384;
  2636. adev->ddev->mode_config.max_height = 16384;
  2637. /* allocate crtcs */
  2638. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2639. r = dce_v10_0_crtc_init(adev, i);
  2640. if (r)
  2641. return r;
  2642. }
  2643. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2644. amdgpu_print_display_setup(adev->ddev);
  2645. else
  2646. return -EINVAL;
  2647. /* setup afmt */
  2648. r = dce_v10_0_afmt_init(adev);
  2649. if (r)
  2650. return r;
  2651. r = dce_v10_0_audio_init(adev);
  2652. if (r)
  2653. return r;
  2654. drm_kms_helper_poll_init(adev->ddev);
  2655. adev->mode_info.mode_config_initialized = true;
  2656. return 0;
  2657. }
  2658. static int dce_v10_0_sw_fini(void *handle)
  2659. {
  2660. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2661. kfree(adev->mode_info.bios_hardcoded_edid);
  2662. drm_kms_helper_poll_fini(adev->ddev);
  2663. dce_v10_0_audio_fini(adev);
  2664. dce_v10_0_afmt_fini(adev);
  2665. drm_mode_config_cleanup(adev->ddev);
  2666. adev->mode_info.mode_config_initialized = false;
  2667. return 0;
  2668. }
  2669. static int dce_v10_0_hw_init(void *handle)
  2670. {
  2671. int i;
  2672. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2673. dce_v10_0_init_golden_registers(adev);
  2674. /* init dig PHYs, disp eng pll */
  2675. amdgpu_atombios_encoder_init_dig(adev);
  2676. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2677. /* initialize hpd */
  2678. dce_v10_0_hpd_init(adev);
  2679. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2680. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2681. }
  2682. dce_v10_0_pageflip_interrupt_init(adev);
  2683. return 0;
  2684. }
  2685. static int dce_v10_0_hw_fini(void *handle)
  2686. {
  2687. int i;
  2688. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2689. dce_v10_0_hpd_fini(adev);
  2690. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2691. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2692. }
  2693. dce_v10_0_pageflip_interrupt_fini(adev);
  2694. return 0;
  2695. }
  2696. static int dce_v10_0_suspend(void *handle)
  2697. {
  2698. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2699. amdgpu_atombios_scratch_regs_save(adev);
  2700. return dce_v10_0_hw_fini(handle);
  2701. }
  2702. static int dce_v10_0_resume(void *handle)
  2703. {
  2704. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2705. int ret;
  2706. ret = dce_v10_0_hw_init(handle);
  2707. amdgpu_atombios_scratch_regs_restore(adev);
  2708. /* turn on the BL */
  2709. if (adev->mode_info.bl_encoder) {
  2710. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2711. adev->mode_info.bl_encoder);
  2712. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2713. bl_level);
  2714. }
  2715. return ret;
  2716. }
  2717. static bool dce_v10_0_is_idle(void *handle)
  2718. {
  2719. return true;
  2720. }
  2721. static int dce_v10_0_wait_for_idle(void *handle)
  2722. {
  2723. return 0;
  2724. }
  2725. static int dce_v10_0_soft_reset(void *handle)
  2726. {
  2727. u32 srbm_soft_reset = 0, tmp;
  2728. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2729. if (dce_v10_0_is_display_hung(adev))
  2730. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2731. if (srbm_soft_reset) {
  2732. tmp = RREG32(mmSRBM_SOFT_RESET);
  2733. tmp |= srbm_soft_reset;
  2734. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2735. WREG32(mmSRBM_SOFT_RESET, tmp);
  2736. tmp = RREG32(mmSRBM_SOFT_RESET);
  2737. udelay(50);
  2738. tmp &= ~srbm_soft_reset;
  2739. WREG32(mmSRBM_SOFT_RESET, tmp);
  2740. tmp = RREG32(mmSRBM_SOFT_RESET);
  2741. /* Wait a little for things to settle down */
  2742. udelay(50);
  2743. }
  2744. return 0;
  2745. }
  2746. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2747. int crtc,
  2748. enum amdgpu_interrupt_state state)
  2749. {
  2750. u32 lb_interrupt_mask;
  2751. if (crtc >= adev->mode_info.num_crtc) {
  2752. DRM_DEBUG("invalid crtc %d\n", crtc);
  2753. return;
  2754. }
  2755. switch (state) {
  2756. case AMDGPU_IRQ_STATE_DISABLE:
  2757. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2758. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2759. VBLANK_INTERRUPT_MASK, 0);
  2760. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2761. break;
  2762. case AMDGPU_IRQ_STATE_ENABLE:
  2763. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2764. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2765. VBLANK_INTERRUPT_MASK, 1);
  2766. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2767. break;
  2768. default:
  2769. break;
  2770. }
  2771. }
  2772. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2773. int crtc,
  2774. enum amdgpu_interrupt_state state)
  2775. {
  2776. u32 lb_interrupt_mask;
  2777. if (crtc >= adev->mode_info.num_crtc) {
  2778. DRM_DEBUG("invalid crtc %d\n", crtc);
  2779. return;
  2780. }
  2781. switch (state) {
  2782. case AMDGPU_IRQ_STATE_DISABLE:
  2783. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2784. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2785. VLINE_INTERRUPT_MASK, 0);
  2786. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2787. break;
  2788. case AMDGPU_IRQ_STATE_ENABLE:
  2789. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2790. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2791. VLINE_INTERRUPT_MASK, 1);
  2792. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2793. break;
  2794. default:
  2795. break;
  2796. }
  2797. }
  2798. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2799. struct amdgpu_irq_src *source,
  2800. unsigned hpd,
  2801. enum amdgpu_interrupt_state state)
  2802. {
  2803. u32 tmp;
  2804. if (hpd >= adev->mode_info.num_hpd) {
  2805. DRM_DEBUG("invalid hdp %d\n", hpd);
  2806. return 0;
  2807. }
  2808. switch (state) {
  2809. case AMDGPU_IRQ_STATE_DISABLE:
  2810. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2811. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2812. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2813. break;
  2814. case AMDGPU_IRQ_STATE_ENABLE:
  2815. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2816. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2817. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2818. break;
  2819. default:
  2820. break;
  2821. }
  2822. return 0;
  2823. }
  2824. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2825. struct amdgpu_irq_src *source,
  2826. unsigned type,
  2827. enum amdgpu_interrupt_state state)
  2828. {
  2829. switch (type) {
  2830. case AMDGPU_CRTC_IRQ_VBLANK1:
  2831. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2832. break;
  2833. case AMDGPU_CRTC_IRQ_VBLANK2:
  2834. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2835. break;
  2836. case AMDGPU_CRTC_IRQ_VBLANK3:
  2837. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2838. break;
  2839. case AMDGPU_CRTC_IRQ_VBLANK4:
  2840. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2841. break;
  2842. case AMDGPU_CRTC_IRQ_VBLANK5:
  2843. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2844. break;
  2845. case AMDGPU_CRTC_IRQ_VBLANK6:
  2846. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2847. break;
  2848. case AMDGPU_CRTC_IRQ_VLINE1:
  2849. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2850. break;
  2851. case AMDGPU_CRTC_IRQ_VLINE2:
  2852. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2853. break;
  2854. case AMDGPU_CRTC_IRQ_VLINE3:
  2855. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2856. break;
  2857. case AMDGPU_CRTC_IRQ_VLINE4:
  2858. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2859. break;
  2860. case AMDGPU_CRTC_IRQ_VLINE5:
  2861. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2862. break;
  2863. case AMDGPU_CRTC_IRQ_VLINE6:
  2864. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2865. break;
  2866. default:
  2867. break;
  2868. }
  2869. return 0;
  2870. }
  2871. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2872. struct amdgpu_irq_src *src,
  2873. unsigned type,
  2874. enum amdgpu_interrupt_state state)
  2875. {
  2876. u32 reg;
  2877. if (type >= adev->mode_info.num_crtc) {
  2878. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2879. return -EINVAL;
  2880. }
  2881. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2882. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2883. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2884. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2885. else
  2886. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2887. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2888. return 0;
  2889. }
  2890. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2891. struct amdgpu_irq_src *source,
  2892. struct amdgpu_iv_entry *entry)
  2893. {
  2894. unsigned long flags;
  2895. unsigned crtc_id;
  2896. struct amdgpu_crtc *amdgpu_crtc;
  2897. struct amdgpu_flip_work *works;
  2898. crtc_id = (entry->src_id - 8) >> 1;
  2899. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2900. if (crtc_id >= adev->mode_info.num_crtc) {
  2901. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2902. return -EINVAL;
  2903. }
  2904. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2905. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2906. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2907. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2908. /* IRQ could occur when in initial stage */
  2909. if (amdgpu_crtc == NULL)
  2910. return 0;
  2911. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2912. works = amdgpu_crtc->pflip_works;
  2913. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2914. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2915. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2916. amdgpu_crtc->pflip_status,
  2917. AMDGPU_FLIP_SUBMITTED);
  2918. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2919. return 0;
  2920. }
  2921. /* page flip completed. clean up */
  2922. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2923. amdgpu_crtc->pflip_works = NULL;
  2924. /* wakeup usersapce */
  2925. if (works->event)
  2926. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2927. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2928. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2929. schedule_work(&works->unpin_work);
  2930. return 0;
  2931. }
  2932. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2933. int hpd)
  2934. {
  2935. u32 tmp;
  2936. if (hpd >= adev->mode_info.num_hpd) {
  2937. DRM_DEBUG("invalid hdp %d\n", hpd);
  2938. return;
  2939. }
  2940. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2941. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2942. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2943. }
  2944. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2945. int crtc)
  2946. {
  2947. u32 tmp;
  2948. if (crtc >= adev->mode_info.num_crtc) {
  2949. DRM_DEBUG("invalid crtc %d\n", crtc);
  2950. return;
  2951. }
  2952. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2953. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2954. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2955. }
  2956. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2957. int crtc)
  2958. {
  2959. u32 tmp;
  2960. if (crtc >= adev->mode_info.num_crtc) {
  2961. DRM_DEBUG("invalid crtc %d\n", crtc);
  2962. return;
  2963. }
  2964. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2965. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2966. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2967. }
  2968. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2969. struct amdgpu_irq_src *source,
  2970. struct amdgpu_iv_entry *entry)
  2971. {
  2972. unsigned crtc = entry->src_id - 1;
  2973. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2974. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2975. switch (entry->src_data) {
  2976. case 0: /* vblank */
  2977. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2978. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2979. else
  2980. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2981. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2982. drm_handle_vblank(adev->ddev, crtc);
  2983. }
  2984. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2985. break;
  2986. case 1: /* vline */
  2987. if (disp_int & interrupt_status_offsets[crtc].vline)
  2988. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2989. else
  2990. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2991. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2992. break;
  2993. default:
  2994. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2995. break;
  2996. }
  2997. return 0;
  2998. }
  2999. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3000. struct amdgpu_irq_src *source,
  3001. struct amdgpu_iv_entry *entry)
  3002. {
  3003. uint32_t disp_int, mask;
  3004. unsigned hpd;
  3005. if (entry->src_data >= adev->mode_info.num_hpd) {
  3006. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3007. return 0;
  3008. }
  3009. hpd = entry->src_data;
  3010. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3011. mask = interrupt_status_offsets[hpd].hpd;
  3012. if (disp_int & mask) {
  3013. dce_v10_0_hpd_int_ack(adev, hpd);
  3014. schedule_work(&adev->hotplug_work);
  3015. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3016. }
  3017. return 0;
  3018. }
  3019. static int dce_v10_0_set_clockgating_state(void *handle,
  3020. enum amd_clockgating_state state)
  3021. {
  3022. return 0;
  3023. }
  3024. static int dce_v10_0_set_powergating_state(void *handle,
  3025. enum amd_powergating_state state)
  3026. {
  3027. return 0;
  3028. }
  3029. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3030. .name = "dce_v10_0",
  3031. .early_init = dce_v10_0_early_init,
  3032. .late_init = NULL,
  3033. .sw_init = dce_v10_0_sw_init,
  3034. .sw_fini = dce_v10_0_sw_fini,
  3035. .hw_init = dce_v10_0_hw_init,
  3036. .hw_fini = dce_v10_0_hw_fini,
  3037. .suspend = dce_v10_0_suspend,
  3038. .resume = dce_v10_0_resume,
  3039. .is_idle = dce_v10_0_is_idle,
  3040. .wait_for_idle = dce_v10_0_wait_for_idle,
  3041. .soft_reset = dce_v10_0_soft_reset,
  3042. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3043. .set_powergating_state = dce_v10_0_set_powergating_state,
  3044. };
  3045. static void
  3046. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3047. struct drm_display_mode *mode,
  3048. struct drm_display_mode *adjusted_mode)
  3049. {
  3050. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3051. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3052. /* need to call this here rather than in prepare() since we need some crtc info */
  3053. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3054. /* set scaler clears this on some chips */
  3055. dce_v10_0_set_interleave(encoder->crtc, mode);
  3056. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3057. dce_v10_0_afmt_enable(encoder, true);
  3058. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3059. }
  3060. }
  3061. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3062. {
  3063. struct amdgpu_device *adev = encoder->dev->dev_private;
  3064. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3065. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3066. if ((amdgpu_encoder->active_device &
  3067. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3068. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3069. ENCODER_OBJECT_ID_NONE)) {
  3070. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3071. if (dig) {
  3072. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3073. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3074. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3075. }
  3076. }
  3077. amdgpu_atombios_scratch_regs_lock(adev, true);
  3078. if (connector) {
  3079. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3080. /* select the clock/data port if it uses a router */
  3081. if (amdgpu_connector->router.cd_valid)
  3082. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3083. /* turn eDP panel on for mode set */
  3084. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3085. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3086. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3087. }
  3088. /* this is needed for the pll/ss setup to work correctly in some cases */
  3089. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3090. /* set up the FMT blocks */
  3091. dce_v10_0_program_fmt(encoder);
  3092. }
  3093. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3094. {
  3095. struct drm_device *dev = encoder->dev;
  3096. struct amdgpu_device *adev = dev->dev_private;
  3097. /* need to call this here as we need the crtc set up */
  3098. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3099. amdgpu_atombios_scratch_regs_lock(adev, false);
  3100. }
  3101. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3102. {
  3103. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3104. struct amdgpu_encoder_atom_dig *dig;
  3105. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3106. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3107. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3108. dce_v10_0_afmt_enable(encoder, false);
  3109. dig = amdgpu_encoder->enc_priv;
  3110. dig->dig_encoder = -1;
  3111. }
  3112. amdgpu_encoder->active_device = 0;
  3113. }
  3114. /* these are handled by the primary encoders */
  3115. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3116. {
  3117. }
  3118. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3119. {
  3120. }
  3121. static void
  3122. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3123. struct drm_display_mode *mode,
  3124. struct drm_display_mode *adjusted_mode)
  3125. {
  3126. }
  3127. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3128. {
  3129. }
  3130. static void
  3131. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3132. {
  3133. }
  3134. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3135. .dpms = dce_v10_0_ext_dpms,
  3136. .prepare = dce_v10_0_ext_prepare,
  3137. .mode_set = dce_v10_0_ext_mode_set,
  3138. .commit = dce_v10_0_ext_commit,
  3139. .disable = dce_v10_0_ext_disable,
  3140. /* no detect for TMDS/LVDS yet */
  3141. };
  3142. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3143. .dpms = amdgpu_atombios_encoder_dpms,
  3144. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3145. .prepare = dce_v10_0_encoder_prepare,
  3146. .mode_set = dce_v10_0_encoder_mode_set,
  3147. .commit = dce_v10_0_encoder_commit,
  3148. .disable = dce_v10_0_encoder_disable,
  3149. .detect = amdgpu_atombios_encoder_dig_detect,
  3150. };
  3151. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3152. .dpms = amdgpu_atombios_encoder_dpms,
  3153. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3154. .prepare = dce_v10_0_encoder_prepare,
  3155. .mode_set = dce_v10_0_encoder_mode_set,
  3156. .commit = dce_v10_0_encoder_commit,
  3157. .detect = amdgpu_atombios_encoder_dac_detect,
  3158. };
  3159. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3160. {
  3161. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3162. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3163. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3164. kfree(amdgpu_encoder->enc_priv);
  3165. drm_encoder_cleanup(encoder);
  3166. kfree(amdgpu_encoder);
  3167. }
  3168. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3169. .destroy = dce_v10_0_encoder_destroy,
  3170. };
  3171. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3172. uint32_t encoder_enum,
  3173. uint32_t supported_device,
  3174. u16 caps)
  3175. {
  3176. struct drm_device *dev = adev->ddev;
  3177. struct drm_encoder *encoder;
  3178. struct amdgpu_encoder *amdgpu_encoder;
  3179. /* see if we already added it */
  3180. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3181. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3182. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3183. amdgpu_encoder->devices |= supported_device;
  3184. return;
  3185. }
  3186. }
  3187. /* add a new one */
  3188. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3189. if (!amdgpu_encoder)
  3190. return;
  3191. encoder = &amdgpu_encoder->base;
  3192. switch (adev->mode_info.num_crtc) {
  3193. case 1:
  3194. encoder->possible_crtcs = 0x1;
  3195. break;
  3196. case 2:
  3197. default:
  3198. encoder->possible_crtcs = 0x3;
  3199. break;
  3200. case 4:
  3201. encoder->possible_crtcs = 0xf;
  3202. break;
  3203. case 6:
  3204. encoder->possible_crtcs = 0x3f;
  3205. break;
  3206. }
  3207. amdgpu_encoder->enc_priv = NULL;
  3208. amdgpu_encoder->encoder_enum = encoder_enum;
  3209. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3210. amdgpu_encoder->devices = supported_device;
  3211. amdgpu_encoder->rmx_type = RMX_OFF;
  3212. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3213. amdgpu_encoder->is_ext_encoder = false;
  3214. amdgpu_encoder->caps = caps;
  3215. switch (amdgpu_encoder->encoder_id) {
  3216. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3217. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3218. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3219. DRM_MODE_ENCODER_DAC, NULL);
  3220. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3221. break;
  3222. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3223. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3224. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3225. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3226. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3227. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3228. amdgpu_encoder->rmx_type = RMX_FULL;
  3229. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3230. DRM_MODE_ENCODER_LVDS, NULL);
  3231. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3232. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3233. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3234. DRM_MODE_ENCODER_DAC, NULL);
  3235. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3236. } else {
  3237. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3238. DRM_MODE_ENCODER_TMDS, NULL);
  3239. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3240. }
  3241. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3242. break;
  3243. case ENCODER_OBJECT_ID_SI170B:
  3244. case ENCODER_OBJECT_ID_CH7303:
  3245. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3246. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3247. case ENCODER_OBJECT_ID_TITFP513:
  3248. case ENCODER_OBJECT_ID_VT1623:
  3249. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3250. case ENCODER_OBJECT_ID_TRAVIS:
  3251. case ENCODER_OBJECT_ID_NUTMEG:
  3252. /* these are handled by the primary encoders */
  3253. amdgpu_encoder->is_ext_encoder = true;
  3254. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3255. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3256. DRM_MODE_ENCODER_LVDS, NULL);
  3257. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3258. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3259. DRM_MODE_ENCODER_DAC, NULL);
  3260. else
  3261. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3262. DRM_MODE_ENCODER_TMDS, NULL);
  3263. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3264. break;
  3265. }
  3266. }
  3267. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3268. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3269. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3270. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3271. .vblank_wait = &dce_v10_0_vblank_wait,
  3272. .is_display_hung = &dce_v10_0_is_display_hung,
  3273. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3274. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3275. .hpd_sense = &dce_v10_0_hpd_sense,
  3276. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3277. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3278. .page_flip = &dce_v10_0_page_flip,
  3279. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3280. .add_encoder = &dce_v10_0_encoder_add,
  3281. .add_connector = &amdgpu_connector_add,
  3282. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3283. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3284. };
  3285. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3286. {
  3287. if (adev->mode_info.funcs == NULL)
  3288. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3289. }
  3290. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3291. .set = dce_v10_0_set_crtc_irq_state,
  3292. .process = dce_v10_0_crtc_irq,
  3293. };
  3294. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3295. .set = dce_v10_0_set_pageflip_irq_state,
  3296. .process = dce_v10_0_pageflip_irq,
  3297. };
  3298. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3299. .set = dce_v10_0_set_hpd_irq_state,
  3300. .process = dce_v10_0_hpd_irq,
  3301. };
  3302. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3303. {
  3304. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3305. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3306. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3307. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3308. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3309. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3310. }