cz_dpm.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  45. {
  46. struct cz_ps *ps = rps->ps_priv;
  47. return ps;
  48. }
  49. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  50. {
  51. struct cz_power_info *pi = adev->pm.dpm.priv;
  52. return pi;
  53. }
  54. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  55. uint16_t voltage)
  56. {
  57. uint16_t tmp = 6200 - voltage * 25;
  58. return tmp;
  59. }
  60. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  61. struct amdgpu_clock_and_voltage_limits *table)
  62. {
  63. struct cz_power_info *pi = cz_get_pi(adev);
  64. struct amdgpu_clock_voltage_dependency_table *dep_table =
  65. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  66. if (dep_table->count > 0) {
  67. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  68. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  69. dep_table->entries[dep_table->count - 1].v);
  70. }
  71. table->mclk = pi->sys_info.nbp_memory_clock[0];
  72. }
  73. union igp_info {
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  78. };
  79. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  80. {
  81. struct cz_power_info *pi = cz_get_pi(adev);
  82. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  83. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  84. union igp_info *igp_info;
  85. u8 frev, crev;
  86. u16 data_offset;
  87. int i = 0;
  88. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  89. &frev, &crev, &data_offset)) {
  90. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  91. data_offset);
  92. if (crev != 9) {
  93. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  94. return -EINVAL;
  95. }
  96. pi->sys_info.bootup_sclk =
  97. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  98. pi->sys_info.bootup_uma_clk =
  99. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  100. pi->sys_info.dentist_vco_freq =
  101. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  102. pi->sys_info.bootup_nb_voltage_index =
  103. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  104. if (igp_info->info_9.ucHtcTmpLmt == 0)
  105. pi->sys_info.htc_tmp_lmt = 203;
  106. else
  107. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  108. if (igp_info->info_9.ucHtcHystLmt == 0)
  109. pi->sys_info.htc_hyst_lmt = 5;
  110. else
  111. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  112. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  113. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  114. return -EINVAL;
  115. }
  116. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  117. pi->enable_nb_ps_policy)
  118. pi->sys_info.nb_dpm_enable = true;
  119. else
  120. pi->sys_info.nb_dpm_enable = false;
  121. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  122. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  123. pi->sys_info.nbp_memory_clock[i] =
  124. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  125. pi->sys_info.nbp_n_clock[i] =
  126. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  127. }
  128. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  129. pi->sys_info.display_clock[i] =
  130. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  131. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  132. pi->sys_info.nbp_voltage_index[i] =
  133. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  134. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  135. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  136. pi->caps_enable_dfs_bypass = true;
  137. pi->sys_info.uma_channel_number =
  138. igp_info->info_9.ucUMAChannelNumber;
  139. cz_construct_max_power_limits_table(adev,
  140. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  141. }
  142. return 0;
  143. }
  144. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  145. {
  146. int i;
  147. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  148. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  149. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  150. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  151. struct amdgpu_clock_voltage_dependency_table *acp_table =
  152. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  153. if (uvd_table->count) {
  154. for (i = 0; i < uvd_table->count; i++)
  155. uvd_table->entries[i].v =
  156. cz_convert_8bit_index_to_voltage(adev,
  157. uvd_table->entries[i].v);
  158. }
  159. if (vce_table->count) {
  160. for (i = 0; i < vce_table->count; i++)
  161. vce_table->entries[i].v =
  162. cz_convert_8bit_index_to_voltage(adev,
  163. vce_table->entries[i].v);
  164. }
  165. if (acp_table->count) {
  166. for (i = 0; i < acp_table->count; i++)
  167. acp_table->entries[i].v =
  168. cz_convert_8bit_index_to_voltage(adev,
  169. acp_table->entries[i].v);
  170. }
  171. }
  172. static void cz_construct_boot_state(struct amdgpu_device *adev)
  173. {
  174. struct cz_power_info *pi = cz_get_pi(adev);
  175. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  176. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  177. pi->boot_pl.ds_divider_index = 0;
  178. pi->boot_pl.ss_divider_index = 0;
  179. pi->boot_pl.allow_gnb_slow = 1;
  180. pi->boot_pl.force_nbp_state = 0;
  181. pi->boot_pl.display_wm = 0;
  182. pi->boot_pl.vce_wm = 0;
  183. }
  184. static void cz_patch_boot_state(struct amdgpu_device *adev,
  185. struct cz_ps *ps)
  186. {
  187. struct cz_power_info *pi = cz_get_pi(adev);
  188. ps->num_levels = 1;
  189. ps->levels[0] = pi->boot_pl;
  190. }
  191. union pplib_clock_info {
  192. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  193. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  194. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  195. };
  196. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  197. struct amdgpu_ps *rps, int index,
  198. union pplib_clock_info *clock_info)
  199. {
  200. struct cz_power_info *pi = cz_get_pi(adev);
  201. struct cz_ps *ps = cz_get_ps(rps);
  202. struct cz_pl *pl = &ps->levels[index];
  203. struct amdgpu_clock_voltage_dependency_table *table =
  204. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  205. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  206. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  207. ps->num_levels = index + 1;
  208. if (pi->caps_sclk_ds) {
  209. pl->ds_divider_index = 5;
  210. pl->ss_divider_index = 5;
  211. }
  212. }
  213. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  214. struct amdgpu_ps *rps,
  215. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  216. u8 table_rev)
  217. {
  218. struct cz_ps *ps = cz_get_ps(rps);
  219. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  220. rps->class = le16_to_cpu(non_clock_info->usClassification);
  221. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  222. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  223. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  224. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  225. } else {
  226. rps->vclk = 0;
  227. rps->dclk = 0;
  228. }
  229. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  230. adev->pm.dpm.boot_ps = rps;
  231. cz_patch_boot_state(adev, ps);
  232. }
  233. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  234. adev->pm.dpm.uvd_ps = rps;
  235. }
  236. union power_info {
  237. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  242. };
  243. union pplib_power_state {
  244. struct _ATOM_PPLIB_STATE v1;
  245. struct _ATOM_PPLIB_STATE_V2 v2;
  246. };
  247. static int cz_parse_power_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  251. union pplib_power_state *power_state;
  252. int i, j, k, non_clock_array_index, clock_array_index;
  253. union pplib_clock_info *clock_info;
  254. struct _StateArray *state_array;
  255. struct _ClockInfoArray *clock_info_array;
  256. struct _NonClockInfoArray *non_clock_info_array;
  257. union power_info *power_info;
  258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  259. u16 data_offset;
  260. u8 frev, crev;
  261. u8 *power_state_offset;
  262. struct cz_ps *ps;
  263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  264. &frev, &crev, &data_offset))
  265. return -EINVAL;
  266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  267. state_array = (struct _StateArray *)
  268. (mode_info->atom_context->bios + data_offset +
  269. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  270. clock_info_array = (struct _ClockInfoArray *)
  271. (mode_info->atom_context->bios + data_offset +
  272. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  273. non_clock_info_array = (struct _NonClockInfoArray *)
  274. (mode_info->atom_context->bios + data_offset +
  275. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  276. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  277. state_array->ucNumEntries, GFP_KERNEL);
  278. if (!adev->pm.dpm.ps)
  279. return -ENOMEM;
  280. power_state_offset = (u8 *)state_array->states;
  281. adev->pm.dpm.platform_caps =
  282. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  283. adev->pm.dpm.backbias_response_time =
  284. le16_to_cpu(power_info->pplib.usBackbiasTime);
  285. adev->pm.dpm.voltage_response_time =
  286. le16_to_cpu(power_info->pplib.usVoltageTime);
  287. for (i = 0; i < state_array->ucNumEntries; i++) {
  288. power_state = (union pplib_power_state *)power_state_offset;
  289. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  290. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  291. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  292. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  293. if (ps == NULL) {
  294. kfree(adev->pm.dpm.ps);
  295. return -ENOMEM;
  296. }
  297. adev->pm.dpm.ps[i].ps_priv = ps;
  298. k = 0;
  299. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  300. clock_array_index = power_state->v2.clockInfoIndex[j];
  301. if (clock_array_index >= clock_info_array->ucNumEntries)
  302. continue;
  303. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  304. break;
  305. clock_info = (union pplib_clock_info *)
  306. &clock_info_array->clockInfo[clock_array_index *
  307. clock_info_array->ucEntrySize];
  308. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  309. k, clock_info);
  310. k++;
  311. }
  312. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  313. non_clock_info,
  314. non_clock_info_array->ucEntrySize);
  315. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  316. }
  317. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  318. return 0;
  319. }
  320. static int cz_process_firmware_header(struct amdgpu_device *adev)
  321. {
  322. struct cz_power_info *pi = cz_get_pi(adev);
  323. u32 tmp;
  324. int ret;
  325. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  326. offsetof(struct SMU8_Firmware_Header,
  327. DpmTable),
  328. &tmp, pi->sram_end);
  329. if (ret == 0)
  330. pi->dpm_table_start = tmp;
  331. return ret;
  332. }
  333. static int cz_dpm_init(struct amdgpu_device *adev)
  334. {
  335. struct cz_power_info *pi;
  336. int ret, i;
  337. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  338. if (NULL == pi)
  339. return -ENOMEM;
  340. adev->pm.dpm.priv = pi;
  341. ret = amdgpu_get_platform_caps(adev);
  342. if (ret)
  343. return ret;
  344. ret = amdgpu_parse_extended_power_table(adev);
  345. if (ret)
  346. return ret;
  347. pi->sram_end = SMC_RAM_END;
  348. /* set up DPM defaults */
  349. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  350. pi->active_target[i] = CZ_AT_DFLT;
  351. pi->mgcg_cgtt_local0 = 0x0;
  352. pi->mgcg_cgtt_local1 = 0x0;
  353. pi->clock_slow_down_step = 25000;
  354. pi->skip_clock_slow_down = 1;
  355. pi->enable_nb_ps_policy = 0;
  356. pi->caps_power_containment = true;
  357. pi->caps_cac = true;
  358. pi->didt_enabled = false;
  359. if (pi->didt_enabled) {
  360. pi->caps_sq_ramping = true;
  361. pi->caps_db_ramping = true;
  362. pi->caps_td_ramping = true;
  363. pi->caps_tcp_ramping = true;
  364. }
  365. pi->caps_sclk_ds = true;
  366. pi->voting_clients = 0x00c00033;
  367. pi->auto_thermal_throttling_enabled = true;
  368. pi->bapm_enabled = false;
  369. pi->disable_nb_ps3_in_battery = false;
  370. pi->voltage_drop_threshold = 0;
  371. pi->caps_sclk_throttle_low_notification = false;
  372. pi->gfx_pg_threshold = 500;
  373. pi->caps_fps = true;
  374. /* uvd */
  375. pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
  376. pi->caps_uvd_dpm = true;
  377. /* vce */
  378. pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
  379. pi->caps_vce_dpm = true;
  380. /* acp */
  381. pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
  382. pi->caps_acp_dpm = true;
  383. pi->caps_stable_power_state = false;
  384. pi->nb_dpm_enabled_by_driver = true;
  385. pi->nb_dpm_enabled = false;
  386. pi->caps_voltage_island = false;
  387. /* flags which indicate need to upload pptable */
  388. pi->need_pptable_upload = true;
  389. ret = cz_parse_sys_info_table(adev);
  390. if (ret)
  391. return ret;
  392. cz_patch_voltage_values(adev);
  393. cz_construct_boot_state(adev);
  394. ret = cz_parse_power_table(adev);
  395. if (ret)
  396. return ret;
  397. ret = cz_process_firmware_header(adev);
  398. if (ret)
  399. return ret;
  400. pi->dpm_enabled = true;
  401. pi->uvd_dynamic_pg = false;
  402. return 0;
  403. }
  404. static void cz_dpm_fini(struct amdgpu_device *adev)
  405. {
  406. int i;
  407. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  408. kfree(adev->pm.dpm.ps[i].ps_priv);
  409. kfree(adev->pm.dpm.ps);
  410. kfree(adev->pm.dpm.priv);
  411. amdgpu_free_extended_power_table(adev);
  412. }
  413. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  414. #define CURRENT_NB_VID_MASK 0xff000000
  415. #define CURRENT_NB_VID__SHIFT 24
  416. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  417. #define CURRENT_GFX_VID_MASK 0xff000000
  418. #define CURRENT_GFX_VID__SHIFT 24
  419. static void
  420. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  421. struct seq_file *m)
  422. {
  423. struct cz_power_info *pi = cz_get_pi(adev);
  424. struct amdgpu_clock_voltage_dependency_table *table =
  425. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  426. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  427. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  428. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  429. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  430. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  431. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  432. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  433. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  434. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  435. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  436. u32 sclk, vclk, dclk, ecclk, tmp;
  437. u16 vddnb, vddgfx;
  438. if (sclk_index >= NUM_SCLK_LEVELS) {
  439. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  440. } else {
  441. sclk = table->entries[sclk_index].clk;
  442. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  443. }
  444. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  445. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  446. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  447. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  448. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  449. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  450. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  451. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  452. if (!pi->uvd_power_gated) {
  453. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  454. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  455. } else {
  456. vclk = uvd_table->entries[uvd_index].vclk;
  457. dclk = uvd_table->entries[uvd_index].dclk;
  458. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  459. }
  460. }
  461. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  462. if (!pi->vce_power_gated) {
  463. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  464. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  465. } else {
  466. ecclk = vce_table->entries[vce_index].ecclk;
  467. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  468. }
  469. }
  470. }
  471. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  472. struct amdgpu_ps *rps)
  473. {
  474. int i;
  475. struct cz_ps *ps = cz_get_ps(rps);
  476. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  477. amdgpu_dpm_print_cap_info(rps->caps);
  478. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  479. for (i = 0; i < ps->num_levels; i++) {
  480. struct cz_pl *pl = &ps->levels[i];
  481. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  482. i, pl->sclk,
  483. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  484. }
  485. amdgpu_dpm_print_ps_status(adev, rps);
  486. }
  487. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  488. static int cz_dpm_early_init(void *handle)
  489. {
  490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  491. cz_dpm_set_funcs(adev);
  492. return 0;
  493. }
  494. static int cz_dpm_late_init(void *handle)
  495. {
  496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  497. if (amdgpu_dpm) {
  498. int ret;
  499. /* init the sysfs and debugfs files late */
  500. ret = amdgpu_pm_sysfs_init(adev);
  501. if (ret)
  502. return ret;
  503. /* powerdown unused blocks for now */
  504. cz_dpm_powergate_uvd(adev, true);
  505. cz_dpm_powergate_vce(adev, true);
  506. }
  507. return 0;
  508. }
  509. static int cz_dpm_sw_init(void *handle)
  510. {
  511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  512. int ret = 0;
  513. /* fix me to add thermal support TODO */
  514. /* default to balanced state */
  515. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  516. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  517. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  518. adev->pm.default_sclk = adev->clock.default_sclk;
  519. adev->pm.default_mclk = adev->clock.default_mclk;
  520. adev->pm.current_sclk = adev->clock.default_sclk;
  521. adev->pm.current_mclk = adev->clock.default_mclk;
  522. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  523. if (amdgpu_dpm == 0)
  524. return 0;
  525. mutex_lock(&adev->pm.mutex);
  526. ret = cz_dpm_init(adev);
  527. if (ret)
  528. goto dpm_init_failed;
  529. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  530. if (amdgpu_dpm == 1)
  531. amdgpu_pm_print_power_states(adev);
  532. mutex_unlock(&adev->pm.mutex);
  533. DRM_INFO("amdgpu: dpm initialized\n");
  534. return 0;
  535. dpm_init_failed:
  536. cz_dpm_fini(adev);
  537. mutex_unlock(&adev->pm.mutex);
  538. DRM_ERROR("amdgpu: dpm initialization failed\n");
  539. return ret;
  540. }
  541. static int cz_dpm_sw_fini(void *handle)
  542. {
  543. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  544. mutex_lock(&adev->pm.mutex);
  545. amdgpu_pm_sysfs_fini(adev);
  546. cz_dpm_fini(adev);
  547. mutex_unlock(&adev->pm.mutex);
  548. return 0;
  549. }
  550. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  551. {
  552. struct cz_power_info *pi = cz_get_pi(adev);
  553. pi->active_process_mask = 0;
  554. }
  555. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  556. void **table)
  557. {
  558. int ret = 0;
  559. ret = cz_smu_download_pptable(adev, table);
  560. return ret;
  561. }
  562. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  563. {
  564. struct cz_power_info *pi = cz_get_pi(adev);
  565. struct SMU8_Fusion_ClkTable *clock_table;
  566. struct atom_clock_dividers dividers;
  567. void *table = NULL;
  568. uint8_t i = 0;
  569. int ret = 0;
  570. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  571. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  572. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  573. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  574. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  575. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  576. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  577. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  578. struct amdgpu_clock_voltage_dependency_table *acp_table =
  579. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  580. if (!pi->need_pptable_upload)
  581. return 0;
  582. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  583. if (ret) {
  584. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  585. return -EINVAL;
  586. }
  587. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  588. /* patch clock table */
  589. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  590. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  591. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  592. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  593. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  594. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  595. return -EINVAL;
  596. }
  597. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  598. /* vddc sclk */
  599. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  600. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  601. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  602. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  603. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  604. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  605. false, &dividers);
  606. if (ret)
  607. return ret;
  608. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  609. (uint8_t)dividers.post_divider;
  610. /* vddgfx sclk */
  611. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  612. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  613. /* acp breakdown */
  614. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  615. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  616. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  617. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  618. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  619. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  620. false, &dividers);
  621. if (ret)
  622. return ret;
  623. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  624. (uint8_t)dividers.post_divider;
  625. /* uvd breakdown */
  626. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  627. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  628. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  629. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  630. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  631. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  632. false, &dividers);
  633. if (ret)
  634. return ret;
  635. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  636. (uint8_t)dividers.post_divider;
  637. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  638. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  639. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  640. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  641. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  642. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  643. false, &dividers);
  644. if (ret)
  645. return ret;
  646. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  647. (uint8_t)dividers.post_divider;
  648. /* vce breakdown */
  649. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  650. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  651. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  652. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  653. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  654. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  655. false, &dividers);
  656. if (ret)
  657. return ret;
  658. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  659. (uint8_t)dividers.post_divider;
  660. }
  661. /* its time to upload to SMU */
  662. ret = cz_smu_upload_pptable(adev);
  663. if (ret) {
  664. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  665. return ret;
  666. }
  667. return 0;
  668. }
  669. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  670. {
  671. struct cz_power_info *pi = cz_get_pi(adev);
  672. struct amdgpu_clock_voltage_dependency_table *table =
  673. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  674. uint32_t clock = 0, level;
  675. if (!table || !table->count) {
  676. DRM_ERROR("Invalid Voltage Dependency table.\n");
  677. return;
  678. }
  679. pi->sclk_dpm.soft_min_clk = 0;
  680. pi->sclk_dpm.hard_min_clk = 0;
  681. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  682. level = cz_get_argument(adev);
  683. if (level < table->count)
  684. clock = table->entries[level].clk;
  685. else {
  686. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  687. clock = table->entries[table->count - 1].clk;
  688. }
  689. pi->sclk_dpm.soft_max_clk = clock;
  690. pi->sclk_dpm.hard_max_clk = clock;
  691. }
  692. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  693. {
  694. struct cz_power_info *pi = cz_get_pi(adev);
  695. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  696. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  697. uint32_t clock = 0, level;
  698. if (!table || !table->count) {
  699. DRM_ERROR("Invalid Voltage Dependency table.\n");
  700. return;
  701. }
  702. pi->uvd_dpm.soft_min_clk = 0;
  703. pi->uvd_dpm.hard_min_clk = 0;
  704. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  705. level = cz_get_argument(adev);
  706. if (level < table->count)
  707. clock = table->entries[level].vclk;
  708. else {
  709. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  710. clock = table->entries[table->count - 1].vclk;
  711. }
  712. pi->uvd_dpm.soft_max_clk = clock;
  713. pi->uvd_dpm.hard_max_clk = clock;
  714. }
  715. static void cz_init_vce_limit(struct amdgpu_device *adev)
  716. {
  717. struct cz_power_info *pi = cz_get_pi(adev);
  718. struct amdgpu_vce_clock_voltage_dependency_table *table =
  719. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  720. uint32_t clock = 0, level;
  721. if (!table || !table->count) {
  722. DRM_ERROR("Invalid Voltage Dependency table.\n");
  723. return;
  724. }
  725. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  726. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  727. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  728. level = cz_get_argument(adev);
  729. if (level < table->count)
  730. clock = table->entries[level].ecclk;
  731. else {
  732. /* future BIOS would fix this error */
  733. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  734. clock = table->entries[table->count - 1].ecclk;
  735. }
  736. pi->vce_dpm.soft_max_clk = clock;
  737. pi->vce_dpm.hard_max_clk = clock;
  738. }
  739. static void cz_init_acp_limit(struct amdgpu_device *adev)
  740. {
  741. struct cz_power_info *pi = cz_get_pi(adev);
  742. struct amdgpu_clock_voltage_dependency_table *table =
  743. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  744. uint32_t clock = 0, level;
  745. if (!table || !table->count) {
  746. DRM_ERROR("Invalid Voltage Dependency table.\n");
  747. return;
  748. }
  749. pi->acp_dpm.soft_min_clk = 0;
  750. pi->acp_dpm.hard_min_clk = 0;
  751. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  752. level = cz_get_argument(adev);
  753. if (level < table->count)
  754. clock = table->entries[level].clk;
  755. else {
  756. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  757. clock = table->entries[table->count - 1].clk;
  758. }
  759. pi->acp_dpm.soft_max_clk = clock;
  760. pi->acp_dpm.hard_max_clk = clock;
  761. }
  762. static void cz_init_pg_state(struct amdgpu_device *adev)
  763. {
  764. struct cz_power_info *pi = cz_get_pi(adev);
  765. pi->uvd_power_gated = false;
  766. pi->vce_power_gated = false;
  767. pi->acp_power_gated = false;
  768. }
  769. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  770. {
  771. struct cz_power_info *pi = cz_get_pi(adev);
  772. pi->low_sclk_interrupt_threshold = 0;
  773. }
  774. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  775. {
  776. cz_reset_ap_mask(adev);
  777. cz_dpm_upload_pptable_to_smu(adev);
  778. cz_init_sclk_limit(adev);
  779. cz_init_uvd_limit(adev);
  780. cz_init_vce_limit(adev);
  781. cz_init_acp_limit(adev);
  782. cz_init_pg_state(adev);
  783. cz_init_sclk_threshold(adev);
  784. }
  785. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  786. uint32_t feature)
  787. {
  788. uint32_t smu_feature = 0;
  789. int ret;
  790. ret = cz_send_msg_to_smc_with_parameter(adev,
  791. PPSMC_MSG_GetFeatureStatus, 0);
  792. if (ret) {
  793. DRM_ERROR("Failed to get SMU features from SMC.\n");
  794. return false;
  795. } else {
  796. smu_feature = cz_get_argument(adev);
  797. if (feature & smu_feature)
  798. return true;
  799. }
  800. return false;
  801. }
  802. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  803. {
  804. if (cz_check_smu_feature(adev,
  805. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  806. return true;
  807. return false;
  808. }
  809. static void cz_program_voting_clients(struct amdgpu_device *adev)
  810. {
  811. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  812. }
  813. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  814. {
  815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  816. }
  817. static int cz_start_dpm(struct amdgpu_device *adev)
  818. {
  819. int ret = 0;
  820. if (amdgpu_dpm) {
  821. ret = cz_send_msg_to_smc_with_parameter(adev,
  822. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  823. if (ret) {
  824. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  825. return -EINVAL;
  826. }
  827. }
  828. return 0;
  829. }
  830. static int cz_stop_dpm(struct amdgpu_device *adev)
  831. {
  832. int ret = 0;
  833. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  834. ret = cz_send_msg_to_smc_with_parameter(adev,
  835. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  836. if (ret) {
  837. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  838. return -EINVAL;
  839. }
  840. }
  841. return 0;
  842. }
  843. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  844. uint32_t clock, uint16_t msg)
  845. {
  846. int i = 0;
  847. struct amdgpu_clock_voltage_dependency_table *table =
  848. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  849. switch (msg) {
  850. case PPSMC_MSG_SetSclkSoftMin:
  851. case PPSMC_MSG_SetSclkHardMin:
  852. for (i = 0; i < table->count; i++)
  853. if (clock <= table->entries[i].clk)
  854. break;
  855. if (i == table->count)
  856. i = table->count - 1;
  857. break;
  858. case PPSMC_MSG_SetSclkSoftMax:
  859. case PPSMC_MSG_SetSclkHardMax:
  860. for (i = table->count - 1; i >= 0; i--)
  861. if (clock >= table->entries[i].clk)
  862. break;
  863. if (i < 0)
  864. i = 0;
  865. break;
  866. default:
  867. break;
  868. }
  869. return i;
  870. }
  871. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  872. uint32_t clock, uint16_t msg)
  873. {
  874. int i = 0;
  875. struct amdgpu_vce_clock_voltage_dependency_table *table =
  876. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  877. if (table->count == 0)
  878. return 0;
  879. switch (msg) {
  880. case PPSMC_MSG_SetEclkSoftMin:
  881. case PPSMC_MSG_SetEclkHardMin:
  882. for (i = 0; i < table->count-1; i++)
  883. if (clock <= table->entries[i].ecclk)
  884. break;
  885. break;
  886. case PPSMC_MSG_SetEclkSoftMax:
  887. case PPSMC_MSG_SetEclkHardMax:
  888. for (i = table->count - 1; i > 0; i--)
  889. if (clock >= table->entries[i].ecclk)
  890. break;
  891. break;
  892. default:
  893. break;
  894. }
  895. return i;
  896. }
  897. static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
  898. uint32_t clock, uint16_t msg)
  899. {
  900. int i = 0;
  901. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  902. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  903. switch (msg) {
  904. case PPSMC_MSG_SetUvdSoftMin:
  905. case PPSMC_MSG_SetUvdHardMin:
  906. for (i = 0; i < table->count; i++)
  907. if (clock <= table->entries[i].vclk)
  908. break;
  909. if (i == table->count)
  910. i = table->count - 1;
  911. break;
  912. case PPSMC_MSG_SetUvdSoftMax:
  913. case PPSMC_MSG_SetUvdHardMax:
  914. for (i = table->count - 1; i >= 0; i--)
  915. if (clock >= table->entries[i].vclk)
  916. break;
  917. if (i < 0)
  918. i = 0;
  919. break;
  920. default:
  921. break;
  922. }
  923. return i;
  924. }
  925. static int cz_program_bootup_state(struct amdgpu_device *adev)
  926. {
  927. struct cz_power_info *pi = cz_get_pi(adev);
  928. uint32_t soft_min_clk = 0;
  929. uint32_t soft_max_clk = 0;
  930. int ret = 0;
  931. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  932. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  933. soft_min_clk = cz_get_sclk_level(adev,
  934. pi->sclk_dpm.soft_min_clk,
  935. PPSMC_MSG_SetSclkSoftMin);
  936. soft_max_clk = cz_get_sclk_level(adev,
  937. pi->sclk_dpm.soft_max_clk,
  938. PPSMC_MSG_SetSclkSoftMax);
  939. ret = cz_send_msg_to_smc_with_parameter(adev,
  940. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  941. if (ret)
  942. return -EINVAL;
  943. ret = cz_send_msg_to_smc_with_parameter(adev,
  944. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  945. if (ret)
  946. return -EINVAL;
  947. return 0;
  948. }
  949. /* TODO */
  950. static int cz_disable_cgpg(struct amdgpu_device *adev)
  951. {
  952. return 0;
  953. }
  954. /* TODO */
  955. static int cz_enable_cgpg(struct amdgpu_device *adev)
  956. {
  957. return 0;
  958. }
  959. /* TODO */
  960. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  961. {
  962. return 0;
  963. }
  964. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  965. {
  966. struct cz_power_info *pi = cz_get_pi(adev);
  967. uint32_t reg = 0;
  968. if (pi->caps_sq_ramping) {
  969. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  970. if (enable)
  971. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  972. else
  973. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  974. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  975. }
  976. if (pi->caps_db_ramping) {
  977. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  978. if (enable)
  979. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  980. else
  981. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  982. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  983. }
  984. if (pi->caps_td_ramping) {
  985. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  986. if (enable)
  987. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  988. else
  989. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  990. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  991. }
  992. if (pi->caps_tcp_ramping) {
  993. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  994. if (enable)
  995. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  996. else
  997. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  998. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  999. }
  1000. }
  1001. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  1002. {
  1003. struct cz_power_info *pi = cz_get_pi(adev);
  1004. int ret;
  1005. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  1006. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  1007. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  1008. ret = cz_disable_cgpg(adev);
  1009. if (ret) {
  1010. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  1011. return -EINVAL;
  1012. }
  1013. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  1014. }
  1015. ret = cz_program_pt_config_registers(adev);
  1016. if (ret) {
  1017. DRM_ERROR("Di/Dt config failed\n");
  1018. return -EINVAL;
  1019. }
  1020. cz_do_enable_didt(adev, enable);
  1021. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  1022. ret = cz_enable_cgpg(adev);
  1023. if (ret) {
  1024. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  1025. return -EINVAL;
  1026. }
  1027. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1028. }
  1029. }
  1030. return 0;
  1031. }
  1032. /* TODO */
  1033. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1034. {
  1035. }
  1036. static void cz_update_current_ps(struct amdgpu_device *adev,
  1037. struct amdgpu_ps *rps)
  1038. {
  1039. struct cz_power_info *pi = cz_get_pi(adev);
  1040. struct cz_ps *ps = cz_get_ps(rps);
  1041. pi->current_ps = *ps;
  1042. pi->current_rps = *rps;
  1043. pi->current_rps.ps_priv = ps;
  1044. }
  1045. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1046. struct amdgpu_ps *rps)
  1047. {
  1048. struct cz_power_info *pi = cz_get_pi(adev);
  1049. struct cz_ps *ps = cz_get_ps(rps);
  1050. pi->requested_ps = *ps;
  1051. pi->requested_rps = *rps;
  1052. pi->requested_rps.ps_priv = ps;
  1053. }
  1054. /* PP arbiter support needed TODO */
  1055. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1056. struct amdgpu_ps *new_rps,
  1057. struct amdgpu_ps *old_rps)
  1058. {
  1059. struct cz_ps *ps = cz_get_ps(new_rps);
  1060. struct cz_power_info *pi = cz_get_pi(adev);
  1061. struct amdgpu_clock_and_voltage_limits *limits =
  1062. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1063. /* 10kHz memory clock */
  1064. uint32_t mclk = 0;
  1065. ps->force_high = false;
  1066. ps->need_dfs_bypass = true;
  1067. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1068. new_rps->evclk || new_rps->ecclk;
  1069. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1070. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1071. pi->battery_state = true;
  1072. else
  1073. pi->battery_state = false;
  1074. if (pi->caps_stable_power_state)
  1075. mclk = limits->mclk;
  1076. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1077. ps->force_high = true;
  1078. }
  1079. static int cz_dpm_enable(struct amdgpu_device *adev)
  1080. {
  1081. const char *chip_name;
  1082. int ret = 0;
  1083. /* renable will hang up SMU, so check first */
  1084. if (cz_check_for_dpm_enabled(adev))
  1085. return -EINVAL;
  1086. cz_program_voting_clients(adev);
  1087. switch (adev->asic_type) {
  1088. case CHIP_CARRIZO:
  1089. chip_name = "carrizo";
  1090. break;
  1091. case CHIP_STONEY:
  1092. chip_name = "stoney";
  1093. break;
  1094. default:
  1095. BUG();
  1096. }
  1097. ret = cz_start_dpm(adev);
  1098. if (ret) {
  1099. DRM_ERROR("%s DPM enable failed\n", chip_name);
  1100. return -EINVAL;
  1101. }
  1102. ret = cz_program_bootup_state(adev);
  1103. if (ret) {
  1104. DRM_ERROR("%s bootup state program failed\n", chip_name);
  1105. return -EINVAL;
  1106. }
  1107. ret = cz_enable_didt(adev, true);
  1108. if (ret) {
  1109. DRM_ERROR("%s enable di/dt failed\n", chip_name);
  1110. return -EINVAL;
  1111. }
  1112. cz_reset_acp_boot_level(adev);
  1113. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1114. return 0;
  1115. }
  1116. static int cz_dpm_hw_init(void *handle)
  1117. {
  1118. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1119. int ret = 0;
  1120. mutex_lock(&adev->pm.mutex);
  1121. /* smu init only needs to be called at startup, not resume.
  1122. * It should be in sw_init, but requires the fw info gathered
  1123. * in sw_init from other IP modules.
  1124. */
  1125. ret = cz_smu_init(adev);
  1126. if (ret) {
  1127. DRM_ERROR("amdgpu: smc initialization failed\n");
  1128. mutex_unlock(&adev->pm.mutex);
  1129. return ret;
  1130. }
  1131. /* do the actual fw loading */
  1132. ret = cz_smu_start(adev);
  1133. if (ret) {
  1134. DRM_ERROR("amdgpu: smc start failed\n");
  1135. mutex_unlock(&adev->pm.mutex);
  1136. return ret;
  1137. }
  1138. if (!amdgpu_dpm) {
  1139. adev->pm.dpm_enabled = false;
  1140. mutex_unlock(&adev->pm.mutex);
  1141. return ret;
  1142. }
  1143. /* cz dpm setup asic */
  1144. cz_dpm_setup_asic(adev);
  1145. /* cz dpm enable */
  1146. ret = cz_dpm_enable(adev);
  1147. if (ret)
  1148. adev->pm.dpm_enabled = false;
  1149. else
  1150. adev->pm.dpm_enabled = true;
  1151. mutex_unlock(&adev->pm.mutex);
  1152. return 0;
  1153. }
  1154. static int cz_dpm_disable(struct amdgpu_device *adev)
  1155. {
  1156. int ret = 0;
  1157. if (!cz_check_for_dpm_enabled(adev))
  1158. return -EINVAL;
  1159. ret = cz_enable_didt(adev, false);
  1160. if (ret) {
  1161. DRM_ERROR("disable di/dt failed\n");
  1162. return -EINVAL;
  1163. }
  1164. /* powerup blocks */
  1165. cz_dpm_powergate_uvd(adev, false);
  1166. cz_dpm_powergate_vce(adev, false);
  1167. cz_clear_voting_clients(adev);
  1168. cz_stop_dpm(adev);
  1169. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1170. return 0;
  1171. }
  1172. static int cz_dpm_hw_fini(void *handle)
  1173. {
  1174. int ret = 0;
  1175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1176. mutex_lock(&adev->pm.mutex);
  1177. /* smu fini only needs to be called at teardown, not suspend.
  1178. * It should be in sw_fini, but we put it here for symmetry
  1179. * with smu init.
  1180. */
  1181. cz_smu_fini(adev);
  1182. if (adev->pm.dpm_enabled) {
  1183. ret = cz_dpm_disable(adev);
  1184. adev->pm.dpm.current_ps =
  1185. adev->pm.dpm.requested_ps =
  1186. adev->pm.dpm.boot_ps;
  1187. }
  1188. adev->pm.dpm_enabled = false;
  1189. mutex_unlock(&adev->pm.mutex);
  1190. return ret;
  1191. }
  1192. static int cz_dpm_suspend(void *handle)
  1193. {
  1194. int ret = 0;
  1195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1196. if (adev->pm.dpm_enabled) {
  1197. mutex_lock(&adev->pm.mutex);
  1198. ret = cz_dpm_disable(adev);
  1199. adev->pm.dpm.current_ps =
  1200. adev->pm.dpm.requested_ps =
  1201. adev->pm.dpm.boot_ps;
  1202. mutex_unlock(&adev->pm.mutex);
  1203. }
  1204. return ret;
  1205. }
  1206. static int cz_dpm_resume(void *handle)
  1207. {
  1208. int ret = 0;
  1209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1210. mutex_lock(&adev->pm.mutex);
  1211. /* do the actual fw loading */
  1212. ret = cz_smu_start(adev);
  1213. if (ret) {
  1214. DRM_ERROR("amdgpu: smc start failed\n");
  1215. mutex_unlock(&adev->pm.mutex);
  1216. return ret;
  1217. }
  1218. if (!amdgpu_dpm) {
  1219. adev->pm.dpm_enabled = false;
  1220. mutex_unlock(&adev->pm.mutex);
  1221. return ret;
  1222. }
  1223. /* cz dpm setup asic */
  1224. cz_dpm_setup_asic(adev);
  1225. /* cz dpm enable */
  1226. ret = cz_dpm_enable(adev);
  1227. if (ret)
  1228. adev->pm.dpm_enabled = false;
  1229. else
  1230. adev->pm.dpm_enabled = true;
  1231. mutex_unlock(&adev->pm.mutex);
  1232. /* upon resume, re-compute the clocks */
  1233. if (adev->pm.dpm_enabled)
  1234. amdgpu_pm_compute_clocks(adev);
  1235. return 0;
  1236. }
  1237. static int cz_dpm_set_clockgating_state(void *handle,
  1238. enum amd_clockgating_state state)
  1239. {
  1240. return 0;
  1241. }
  1242. static int cz_dpm_set_powergating_state(void *handle,
  1243. enum amd_powergating_state state)
  1244. {
  1245. return 0;
  1246. }
  1247. /* borrowed from KV, need future unify */
  1248. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1249. {
  1250. int actual_temp = 0;
  1251. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1252. if (temp)
  1253. actual_temp = 1000 * ((temp / 8) - 49);
  1254. return actual_temp;
  1255. }
  1256. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1257. {
  1258. struct cz_power_info *pi = cz_get_pi(adev);
  1259. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1260. struct amdgpu_ps *new_ps = &requested_ps;
  1261. cz_update_requested_ps(adev, new_ps);
  1262. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1263. &pi->current_rps);
  1264. return 0;
  1265. }
  1266. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1267. {
  1268. struct cz_power_info *pi = cz_get_pi(adev);
  1269. struct amdgpu_clock_and_voltage_limits *limits =
  1270. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1271. uint32_t clock, stable_ps_clock = 0;
  1272. clock = pi->sclk_dpm.soft_min_clk;
  1273. if (pi->caps_stable_power_state) {
  1274. stable_ps_clock = limits->sclk * 75 / 100;
  1275. if (clock < stable_ps_clock)
  1276. clock = stable_ps_clock;
  1277. }
  1278. if (clock != pi->sclk_dpm.soft_min_clk) {
  1279. pi->sclk_dpm.soft_min_clk = clock;
  1280. cz_send_msg_to_smc_with_parameter(adev,
  1281. PPSMC_MSG_SetSclkSoftMin,
  1282. cz_get_sclk_level(adev, clock,
  1283. PPSMC_MSG_SetSclkSoftMin));
  1284. }
  1285. if (pi->caps_stable_power_state &&
  1286. pi->sclk_dpm.soft_max_clk != clock) {
  1287. pi->sclk_dpm.soft_max_clk = clock;
  1288. cz_send_msg_to_smc_with_parameter(adev,
  1289. PPSMC_MSG_SetSclkSoftMax,
  1290. cz_get_sclk_level(adev, clock,
  1291. PPSMC_MSG_SetSclkSoftMax));
  1292. } else {
  1293. cz_send_msg_to_smc_with_parameter(adev,
  1294. PPSMC_MSG_SetSclkSoftMax,
  1295. cz_get_sclk_level(adev,
  1296. pi->sclk_dpm.soft_max_clk,
  1297. PPSMC_MSG_SetSclkSoftMax));
  1298. }
  1299. return 0;
  1300. }
  1301. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1302. {
  1303. struct cz_power_info *pi = cz_get_pi(adev);
  1304. if (pi->caps_sclk_ds) {
  1305. cz_send_msg_to_smc_with_parameter(adev,
  1306. PPSMC_MSG_SetMinDeepSleepSclk,
  1307. CZ_MIN_DEEP_SLEEP_SCLK);
  1308. }
  1309. return 0;
  1310. }
  1311. /* ?? without dal support, is this still needed in setpowerstate list*/
  1312. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1313. {
  1314. struct cz_power_info *pi = cz_get_pi(adev);
  1315. cz_send_msg_to_smc_with_parameter(adev,
  1316. PPSMC_MSG_SetWatermarkFrequency,
  1317. pi->sclk_dpm.soft_max_clk);
  1318. return 0;
  1319. }
  1320. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1321. {
  1322. int ret = 0;
  1323. struct cz_power_info *pi = cz_get_pi(adev);
  1324. /* also depend on dal NBPStateDisableRequired */
  1325. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1326. ret = cz_send_msg_to_smc_with_parameter(adev,
  1327. PPSMC_MSG_EnableAllSmuFeatures,
  1328. NB_DPM_MASK);
  1329. if (ret) {
  1330. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1331. return ret;
  1332. }
  1333. pi->nb_dpm_enabled = true;
  1334. }
  1335. return ret;
  1336. }
  1337. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1338. bool enable)
  1339. {
  1340. if (enable)
  1341. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1342. else
  1343. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1344. }
  1345. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1346. {
  1347. struct cz_power_info *pi = cz_get_pi(adev);
  1348. struct cz_ps *ps = &pi->requested_ps;
  1349. if (pi->sys_info.nb_dpm_enable) {
  1350. if (ps->force_high)
  1351. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1352. else
  1353. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1354. }
  1355. return 0;
  1356. }
  1357. /* with dpm enabled */
  1358. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1359. {
  1360. cz_dpm_update_sclk_limit(adev);
  1361. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1362. cz_dpm_set_watermark_threshold(adev);
  1363. cz_dpm_enable_nbdpm(adev);
  1364. cz_dpm_update_low_memory_pstate(adev);
  1365. return 0;
  1366. }
  1367. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1368. {
  1369. struct cz_power_info *pi = cz_get_pi(adev);
  1370. struct amdgpu_ps *ps = &pi->requested_rps;
  1371. cz_update_current_ps(adev, ps);
  1372. }
  1373. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1374. {
  1375. struct cz_power_info *pi = cz_get_pi(adev);
  1376. int ret = 0;
  1377. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1378. pi->sclk_dpm.soft_min_clk =
  1379. pi->sclk_dpm.soft_max_clk;
  1380. ret = cz_send_msg_to_smc_with_parameter(adev,
  1381. PPSMC_MSG_SetSclkSoftMin,
  1382. cz_get_sclk_level(adev,
  1383. pi->sclk_dpm.soft_min_clk,
  1384. PPSMC_MSG_SetSclkSoftMin));
  1385. if (ret)
  1386. return ret;
  1387. }
  1388. return ret;
  1389. }
  1390. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1391. {
  1392. struct cz_power_info *pi = cz_get_pi(adev);
  1393. int ret = 0;
  1394. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1395. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1396. ret = cz_send_msg_to_smc_with_parameter(adev,
  1397. PPSMC_MSG_SetSclkSoftMax,
  1398. cz_get_sclk_level(adev,
  1399. pi->sclk_dpm.soft_max_clk,
  1400. PPSMC_MSG_SetSclkSoftMax));
  1401. if (ret)
  1402. return ret;
  1403. }
  1404. return ret;
  1405. }
  1406. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1407. {
  1408. struct cz_power_info *pi = cz_get_pi(adev);
  1409. if (!pi->max_sclk_level) {
  1410. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1411. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1412. }
  1413. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1414. DRM_ERROR("Invalid max sclk level!\n");
  1415. return -EINVAL;
  1416. }
  1417. return pi->max_sclk_level;
  1418. }
  1419. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1420. {
  1421. struct cz_power_info *pi = cz_get_pi(adev);
  1422. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1423. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1424. uint32_t level = 0;
  1425. int ret = 0;
  1426. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1427. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1428. if (level < dep_table->count)
  1429. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1430. else
  1431. pi->sclk_dpm.soft_max_clk =
  1432. dep_table->entries[dep_table->count - 1].clk;
  1433. /* get min/max sclk soft value
  1434. * notify SMU to execute */
  1435. ret = cz_send_msg_to_smc_with_parameter(adev,
  1436. PPSMC_MSG_SetSclkSoftMin,
  1437. cz_get_sclk_level(adev,
  1438. pi->sclk_dpm.soft_min_clk,
  1439. PPSMC_MSG_SetSclkSoftMin));
  1440. if (ret)
  1441. return ret;
  1442. ret = cz_send_msg_to_smc_with_parameter(adev,
  1443. PPSMC_MSG_SetSclkSoftMax,
  1444. cz_get_sclk_level(adev,
  1445. pi->sclk_dpm.soft_max_clk,
  1446. PPSMC_MSG_SetSclkSoftMax));
  1447. if (ret)
  1448. return ret;
  1449. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1450. pi->sclk_dpm.soft_min_clk,
  1451. pi->sclk_dpm.soft_max_clk);
  1452. return 0;
  1453. }
  1454. static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
  1455. {
  1456. struct cz_power_info *pi = cz_get_pi(adev);
  1457. int ret = 0;
  1458. if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
  1459. pi->uvd_dpm.soft_min_clk =
  1460. pi->uvd_dpm.soft_max_clk;
  1461. ret = cz_send_msg_to_smc_with_parameter(adev,
  1462. PPSMC_MSG_SetUvdSoftMin,
  1463. cz_get_uvd_level(adev,
  1464. pi->uvd_dpm.soft_min_clk,
  1465. PPSMC_MSG_SetUvdSoftMin));
  1466. if (ret)
  1467. return ret;
  1468. }
  1469. return ret;
  1470. }
  1471. static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
  1472. {
  1473. struct cz_power_info *pi = cz_get_pi(adev);
  1474. int ret = 0;
  1475. if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
  1476. pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
  1477. ret = cz_send_msg_to_smc_with_parameter(adev,
  1478. PPSMC_MSG_SetUvdSoftMax,
  1479. cz_get_uvd_level(adev,
  1480. pi->uvd_dpm.soft_max_clk,
  1481. PPSMC_MSG_SetUvdSoftMax));
  1482. if (ret)
  1483. return ret;
  1484. }
  1485. return ret;
  1486. }
  1487. static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
  1488. {
  1489. struct cz_power_info *pi = cz_get_pi(adev);
  1490. if (!pi->max_uvd_level) {
  1491. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  1492. pi->max_uvd_level = cz_get_argument(adev) + 1;
  1493. }
  1494. if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1495. DRM_ERROR("Invalid max uvd level!\n");
  1496. return -EINVAL;
  1497. }
  1498. return pi->max_uvd_level;
  1499. }
  1500. static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
  1501. {
  1502. struct cz_power_info *pi = cz_get_pi(adev);
  1503. struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
  1504. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1505. uint32_t level = 0;
  1506. int ret = 0;
  1507. pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
  1508. level = cz_dpm_get_max_uvd_level(adev) - 1;
  1509. if (level < dep_table->count)
  1510. pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
  1511. else
  1512. pi->uvd_dpm.soft_max_clk =
  1513. dep_table->entries[dep_table->count - 1].vclk;
  1514. /* get min/max sclk soft value
  1515. * notify SMU to execute */
  1516. ret = cz_send_msg_to_smc_with_parameter(adev,
  1517. PPSMC_MSG_SetUvdSoftMin,
  1518. cz_get_uvd_level(adev,
  1519. pi->uvd_dpm.soft_min_clk,
  1520. PPSMC_MSG_SetUvdSoftMin));
  1521. if (ret)
  1522. return ret;
  1523. ret = cz_send_msg_to_smc_with_parameter(adev,
  1524. PPSMC_MSG_SetUvdSoftMax,
  1525. cz_get_uvd_level(adev,
  1526. pi->uvd_dpm.soft_max_clk,
  1527. PPSMC_MSG_SetUvdSoftMax));
  1528. if (ret)
  1529. return ret;
  1530. DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
  1531. pi->uvd_dpm.soft_min_clk,
  1532. pi->uvd_dpm.soft_max_clk);
  1533. return 0;
  1534. }
  1535. static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
  1536. {
  1537. struct cz_power_info *pi = cz_get_pi(adev);
  1538. int ret = 0;
  1539. if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
  1540. pi->vce_dpm.soft_min_clk =
  1541. pi->vce_dpm.soft_max_clk;
  1542. ret = cz_send_msg_to_smc_with_parameter(adev,
  1543. PPSMC_MSG_SetEclkSoftMin,
  1544. cz_get_eclk_level(adev,
  1545. pi->vce_dpm.soft_min_clk,
  1546. PPSMC_MSG_SetEclkSoftMin));
  1547. if (ret)
  1548. return ret;
  1549. }
  1550. return ret;
  1551. }
  1552. static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
  1553. {
  1554. struct cz_power_info *pi = cz_get_pi(adev);
  1555. int ret = 0;
  1556. if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
  1557. pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
  1558. ret = cz_send_msg_to_smc_with_parameter(adev,
  1559. PPSMC_MSG_SetEclkSoftMax,
  1560. cz_get_uvd_level(adev,
  1561. pi->vce_dpm.soft_max_clk,
  1562. PPSMC_MSG_SetEclkSoftMax));
  1563. if (ret)
  1564. return ret;
  1565. }
  1566. return ret;
  1567. }
  1568. static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
  1569. {
  1570. struct cz_power_info *pi = cz_get_pi(adev);
  1571. if (!pi->max_vce_level) {
  1572. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  1573. pi->max_vce_level = cz_get_argument(adev) + 1;
  1574. }
  1575. if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1576. DRM_ERROR("Invalid max vce level!\n");
  1577. return -EINVAL;
  1578. }
  1579. return pi->max_vce_level;
  1580. }
  1581. static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
  1582. {
  1583. struct cz_power_info *pi = cz_get_pi(adev);
  1584. struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
  1585. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1586. uint32_t level = 0;
  1587. int ret = 0;
  1588. pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
  1589. level = cz_dpm_get_max_vce_level(adev) - 1;
  1590. if (level < dep_table->count)
  1591. pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
  1592. else
  1593. pi->vce_dpm.soft_max_clk =
  1594. dep_table->entries[dep_table->count - 1].ecclk;
  1595. /* get min/max sclk soft value
  1596. * notify SMU to execute */
  1597. ret = cz_send_msg_to_smc_with_parameter(adev,
  1598. PPSMC_MSG_SetEclkSoftMin,
  1599. cz_get_eclk_level(adev,
  1600. pi->vce_dpm.soft_min_clk,
  1601. PPSMC_MSG_SetEclkSoftMin));
  1602. if (ret)
  1603. return ret;
  1604. ret = cz_send_msg_to_smc_with_parameter(adev,
  1605. PPSMC_MSG_SetEclkSoftMax,
  1606. cz_get_eclk_level(adev,
  1607. pi->vce_dpm.soft_max_clk,
  1608. PPSMC_MSG_SetEclkSoftMax));
  1609. if (ret)
  1610. return ret;
  1611. DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
  1612. pi->vce_dpm.soft_min_clk,
  1613. pi->vce_dpm.soft_max_clk);
  1614. return 0;
  1615. }
  1616. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1617. enum amdgpu_dpm_forced_level level)
  1618. {
  1619. int ret = 0;
  1620. switch (level) {
  1621. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1622. /* sclk */
  1623. ret = cz_dpm_unforce_dpm_levels(adev);
  1624. if (ret)
  1625. return ret;
  1626. ret = cz_dpm_force_highest(adev);
  1627. if (ret)
  1628. return ret;
  1629. /* uvd */
  1630. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1631. if (ret)
  1632. return ret;
  1633. ret = cz_dpm_uvd_force_highest(adev);
  1634. if (ret)
  1635. return ret;
  1636. /* vce */
  1637. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1638. if (ret)
  1639. return ret;
  1640. ret = cz_dpm_vce_force_highest(adev);
  1641. if (ret)
  1642. return ret;
  1643. break;
  1644. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1645. /* sclk */
  1646. ret = cz_dpm_unforce_dpm_levels(adev);
  1647. if (ret)
  1648. return ret;
  1649. ret = cz_dpm_force_lowest(adev);
  1650. if (ret)
  1651. return ret;
  1652. /* uvd */
  1653. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1654. if (ret)
  1655. return ret;
  1656. ret = cz_dpm_uvd_force_lowest(adev);
  1657. if (ret)
  1658. return ret;
  1659. /* vce */
  1660. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1661. if (ret)
  1662. return ret;
  1663. ret = cz_dpm_vce_force_lowest(adev);
  1664. if (ret)
  1665. return ret;
  1666. break;
  1667. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1668. /* sclk */
  1669. ret = cz_dpm_unforce_dpm_levels(adev);
  1670. if (ret)
  1671. return ret;
  1672. /* uvd */
  1673. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1674. if (ret)
  1675. return ret;
  1676. /* vce */
  1677. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1678. if (ret)
  1679. return ret;
  1680. break;
  1681. default:
  1682. break;
  1683. }
  1684. adev->pm.dpm.forced_level = level;
  1685. return ret;
  1686. }
  1687. /* fix me, display configuration change lists here
  1688. * mostly dal related*/
  1689. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1690. {
  1691. }
  1692. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1693. {
  1694. struct cz_power_info *pi = cz_get_pi(adev);
  1695. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1696. if (low)
  1697. return requested_state->levels[0].sclk;
  1698. else
  1699. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1700. }
  1701. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1702. {
  1703. struct cz_power_info *pi = cz_get_pi(adev);
  1704. return pi->sys_info.bootup_uma_clk;
  1705. }
  1706. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1707. {
  1708. struct cz_power_info *pi = cz_get_pi(adev);
  1709. int ret = 0;
  1710. if (enable && pi->caps_uvd_dpm ) {
  1711. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1712. DRM_DEBUG("UVD DPM Enabled.\n");
  1713. ret = cz_send_msg_to_smc_with_parameter(adev,
  1714. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1715. } else {
  1716. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1717. DRM_DEBUG("UVD DPM Stopped\n");
  1718. ret = cz_send_msg_to_smc_with_parameter(adev,
  1719. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1720. }
  1721. return ret;
  1722. }
  1723. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1724. {
  1725. return cz_enable_uvd_dpm(adev, !gate);
  1726. }
  1727. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1728. {
  1729. struct cz_power_info *pi = cz_get_pi(adev);
  1730. int ret;
  1731. if (pi->uvd_power_gated == gate)
  1732. return;
  1733. pi->uvd_power_gated = gate;
  1734. if (gate) {
  1735. if (pi->caps_uvd_pg) {
  1736. /* disable clockgating so we can properly shut down the block */
  1737. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1738. AMD_CG_STATE_UNGATE);
  1739. /* shutdown the UVD block */
  1740. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1741. AMD_PG_STATE_GATE);
  1742. /* XXX: check for errors */
  1743. }
  1744. cz_update_uvd_dpm(adev, gate);
  1745. if (pi->caps_uvd_pg)
  1746. /* power off the UVD block */
  1747. cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1748. } else {
  1749. if (pi->caps_uvd_pg) {
  1750. /* power on the UVD block */
  1751. if (pi->uvd_dynamic_pg)
  1752. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1753. else
  1754. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1755. /* re-init the UVD block */
  1756. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1757. AMD_PG_STATE_UNGATE);
  1758. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1759. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1760. AMD_CG_STATE_GATE);
  1761. /* XXX: check for errors */
  1762. }
  1763. cz_update_uvd_dpm(adev, gate);
  1764. }
  1765. }
  1766. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1767. {
  1768. struct cz_power_info *pi = cz_get_pi(adev);
  1769. int ret = 0;
  1770. if (enable && pi->caps_vce_dpm) {
  1771. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1772. DRM_DEBUG("VCE DPM Enabled.\n");
  1773. ret = cz_send_msg_to_smc_with_parameter(adev,
  1774. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1775. } else {
  1776. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1777. DRM_DEBUG("VCE DPM Stopped\n");
  1778. ret = cz_send_msg_to_smc_with_parameter(adev,
  1779. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1780. }
  1781. return ret;
  1782. }
  1783. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1784. {
  1785. struct cz_power_info *pi = cz_get_pi(adev);
  1786. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1787. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1788. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1789. if (pi->caps_stable_power_state) {
  1790. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1791. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1792. /* leave it as set by user */
  1793. /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
  1794. }
  1795. cz_send_msg_to_smc_with_parameter(adev,
  1796. PPSMC_MSG_SetEclkHardMin,
  1797. cz_get_eclk_level(adev,
  1798. pi->vce_dpm.hard_min_clk,
  1799. PPSMC_MSG_SetEclkHardMin));
  1800. return 0;
  1801. }
  1802. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1803. {
  1804. struct cz_power_info *pi = cz_get_pi(adev);
  1805. if (pi->caps_vce_pg) {
  1806. if (pi->vce_power_gated != gate) {
  1807. if (gate) {
  1808. /* disable clockgating so we can properly shut down the block */
  1809. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1810. AMD_CG_STATE_UNGATE);
  1811. /* shutdown the VCE block */
  1812. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1813. AMD_PG_STATE_GATE);
  1814. cz_enable_vce_dpm(adev, false);
  1815. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
  1816. pi->vce_power_gated = true;
  1817. } else {
  1818. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1819. pi->vce_power_gated = false;
  1820. /* re-init the VCE block */
  1821. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1822. AMD_PG_STATE_UNGATE);
  1823. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1824. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1825. AMD_CG_STATE_GATE);
  1826. cz_update_vce_dpm(adev);
  1827. cz_enable_vce_dpm(adev, true);
  1828. }
  1829. } else {
  1830. if (! pi->vce_power_gated) {
  1831. cz_update_vce_dpm(adev);
  1832. }
  1833. }
  1834. } else { /*pi->caps_vce_pg*/
  1835. cz_update_vce_dpm(adev);
  1836. cz_enable_vce_dpm(adev, !gate);
  1837. }
  1838. }
  1839. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1840. .name = "cz_dpm",
  1841. .early_init = cz_dpm_early_init,
  1842. .late_init = cz_dpm_late_init,
  1843. .sw_init = cz_dpm_sw_init,
  1844. .sw_fini = cz_dpm_sw_fini,
  1845. .hw_init = cz_dpm_hw_init,
  1846. .hw_fini = cz_dpm_hw_fini,
  1847. .suspend = cz_dpm_suspend,
  1848. .resume = cz_dpm_resume,
  1849. .is_idle = NULL,
  1850. .wait_for_idle = NULL,
  1851. .soft_reset = NULL,
  1852. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1853. .set_powergating_state = cz_dpm_set_powergating_state,
  1854. };
  1855. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1856. .get_temperature = cz_dpm_get_temperature,
  1857. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1858. .set_power_state = cz_dpm_set_power_state,
  1859. .post_set_power_state = cz_dpm_post_set_power_state,
  1860. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1861. .get_sclk = cz_dpm_get_sclk,
  1862. .get_mclk = cz_dpm_get_mclk,
  1863. .print_power_state = cz_dpm_print_power_state,
  1864. .debugfs_print_current_performance_level =
  1865. cz_dpm_debugfs_print_current_performance_level,
  1866. .force_performance_level = cz_dpm_force_dpm_level,
  1867. .vblank_too_short = NULL,
  1868. .powergate_uvd = cz_dpm_powergate_uvd,
  1869. .powergate_vce = cz_dpm_powergate_vce,
  1870. };
  1871. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1872. {
  1873. if (NULL == adev->pm.funcs)
  1874. adev->pm.funcs = &cz_dpm_funcs;
  1875. }