cik_sdma.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  61. {
  62. int i;
  63. for (i = 0; i < adev->sdma.num_instances; i++) {
  64. release_firmware(adev->sdma.instance[i].fw);
  65. adev->sdma.instance[i].fw = NULL;
  66. }
  67. }
  68. /*
  69. * sDMA - System DMA
  70. * Starting with CIK, the GPU has new asynchronous
  71. * DMA engines. These engines are used for compute
  72. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  73. * and each one supports 1 ring buffer used for gfx
  74. * and 2 queues used for compute.
  75. *
  76. * The programming model is very similar to the CP
  77. * (ring buffer, IBs, etc.), but sDMA has it's own
  78. * packet format that is different from the PM4 format
  79. * used by the CP. sDMA supports copying data, writing
  80. * embedded data, solid fills, and a number of other
  81. * things. It also has support for tiling/detiling of
  82. * buffers.
  83. */
  84. /**
  85. * cik_sdma_init_microcode - load ucode images from disk
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Use the firmware interface to load the ucode images into
  90. * the driver (not loaded into hw).
  91. * Returns 0 on success, error on failure.
  92. */
  93. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  94. {
  95. const char *chip_name;
  96. char fw_name[30];
  97. int err = 0, i;
  98. DRM_DEBUG("\n");
  99. switch (adev->asic_type) {
  100. case CHIP_BONAIRE:
  101. chip_name = "bonaire";
  102. break;
  103. case CHIP_HAWAII:
  104. chip_name = "hawaii";
  105. break;
  106. case CHIP_KAVERI:
  107. chip_name = "kaveri";
  108. break;
  109. case CHIP_KABINI:
  110. chip_name = "kabini";
  111. break;
  112. case CHIP_MULLINS:
  113. chip_name = "mullins";
  114. break;
  115. default: BUG();
  116. }
  117. for (i = 0; i < adev->sdma.num_instances; i++) {
  118. if (i == 0)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  122. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  126. }
  127. out:
  128. if (err) {
  129. printk(KERN_ERR
  130. "cik_sdma: Failed to load firmware \"%s\"\n",
  131. fw_name);
  132. for (i = 0; i < adev->sdma.num_instances; i++) {
  133. release_firmware(adev->sdma.instance[i].fw);
  134. adev->sdma.instance[i].fw = NULL;
  135. }
  136. }
  137. return err;
  138. }
  139. /**
  140. * cik_sdma_ring_get_rptr - get the current read pointer
  141. *
  142. * @ring: amdgpu ring pointer
  143. *
  144. * Get the current rptr from the hardware (CIK+).
  145. */
  146. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  147. {
  148. u32 rptr;
  149. rptr = ring->adev->wb.wb[ring->rptr_offs];
  150. return (rptr & 0x3fffc) >> 2;
  151. }
  152. /**
  153. * cik_sdma_ring_get_wptr - get the current write pointer
  154. *
  155. * @ring: amdgpu ring pointer
  156. *
  157. * Get the current wptr from the hardware (CIK+).
  158. */
  159. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  160. {
  161. struct amdgpu_device *adev = ring->adev;
  162. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  163. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  164. }
  165. /**
  166. * cik_sdma_ring_set_wptr - commit the write pointer
  167. *
  168. * @ring: amdgpu ring pointer
  169. *
  170. * Write the wptr back to the hardware (CIK+).
  171. */
  172. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  173. {
  174. struct amdgpu_device *adev = ring->adev;
  175. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  176. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  177. }
  178. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  179. {
  180. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  181. int i;
  182. for (i = 0; i < count; i++)
  183. if (sdma && sdma->burst_nop && (i == 0))
  184. amdgpu_ring_write(ring, ring->nop |
  185. SDMA_NOP_COUNT(count - 1));
  186. else
  187. amdgpu_ring_write(ring, ring->nop);
  188. }
  189. /**
  190. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  191. *
  192. * @ring: amdgpu ring pointer
  193. * @ib: IB object to schedule
  194. *
  195. * Schedule an IB in the DMA ring (CIK).
  196. */
  197. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  198. struct amdgpu_ib *ib,
  199. unsigned vm_id, bool ctx_switch)
  200. {
  201. u32 extra_bits = vm_id & 0xf;
  202. u32 next_rptr = ring->wptr + 5;
  203. while ((next_rptr & 7) != 4)
  204. next_rptr++;
  205. next_rptr += 4;
  206. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  207. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  208. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  209. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  210. amdgpu_ring_write(ring, next_rptr);
  211. /* IB packet must end on a 8 DW boundary */
  212. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  213. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  214. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  215. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  216. amdgpu_ring_write(ring, ib->length_dw);
  217. }
  218. /**
  219. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  220. *
  221. * @ring: amdgpu ring pointer
  222. *
  223. * Emit an hdp flush packet on the requested DMA ring.
  224. */
  225. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  226. {
  227. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  228. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  229. u32 ref_and_mask;
  230. if (ring == &ring->adev->sdma.instance[0].ring)
  231. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  232. else
  233. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  234. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  235. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  236. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  237. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  238. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  239. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  240. }
  241. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  242. {
  243. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  244. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  245. amdgpu_ring_write(ring, 1);
  246. }
  247. /**
  248. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  249. *
  250. * @ring: amdgpu ring pointer
  251. * @fence: amdgpu fence object
  252. *
  253. * Add a DMA fence packet to the ring to write
  254. * the fence seq number and DMA trap packet to generate
  255. * an interrupt if needed (CIK).
  256. */
  257. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  258. unsigned flags)
  259. {
  260. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  261. /* write the fence */
  262. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  263. amdgpu_ring_write(ring, lower_32_bits(addr));
  264. amdgpu_ring_write(ring, upper_32_bits(addr));
  265. amdgpu_ring_write(ring, lower_32_bits(seq));
  266. /* optionally write high bits as well */
  267. if (write64bit) {
  268. addr += 4;
  269. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  270. amdgpu_ring_write(ring, lower_32_bits(addr));
  271. amdgpu_ring_write(ring, upper_32_bits(addr));
  272. amdgpu_ring_write(ring, upper_32_bits(seq));
  273. }
  274. /* generate an interrupt */
  275. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  276. }
  277. /**
  278. * cik_sdma_gfx_stop - stop the gfx async dma engines
  279. *
  280. * @adev: amdgpu_device pointer
  281. *
  282. * Stop the gfx async dma ring buffers (CIK).
  283. */
  284. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  285. {
  286. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  287. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  288. u32 rb_cntl;
  289. int i;
  290. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  291. (adev->mman.buffer_funcs_ring == sdma1))
  292. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  293. for (i = 0; i < adev->sdma.num_instances; i++) {
  294. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  295. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  296. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  297. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  298. }
  299. sdma0->ready = false;
  300. sdma1->ready = false;
  301. }
  302. /**
  303. * cik_sdma_rlc_stop - stop the compute async dma engines
  304. *
  305. * @adev: amdgpu_device pointer
  306. *
  307. * Stop the compute async dma queues (CIK).
  308. */
  309. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  310. {
  311. /* XXX todo */
  312. }
  313. /**
  314. * cik_sdma_enable - stop the async dma engines
  315. *
  316. * @adev: amdgpu_device pointer
  317. * @enable: enable/disable the DMA MEs.
  318. *
  319. * Halt or unhalt the async dma engines (CIK).
  320. */
  321. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  322. {
  323. u32 me_cntl;
  324. int i;
  325. if (enable == false) {
  326. cik_sdma_gfx_stop(adev);
  327. cik_sdma_rlc_stop(adev);
  328. }
  329. for (i = 0; i < adev->sdma.num_instances; i++) {
  330. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  331. if (enable)
  332. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  333. else
  334. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  335. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  336. }
  337. }
  338. /**
  339. * cik_sdma_gfx_resume - setup and start the async dma engines
  340. *
  341. * @adev: amdgpu_device pointer
  342. *
  343. * Set up the gfx DMA ring buffers and enable them (CIK).
  344. * Returns 0 for success, error for failure.
  345. */
  346. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  347. {
  348. struct amdgpu_ring *ring;
  349. u32 rb_cntl, ib_cntl;
  350. u32 rb_bufsz;
  351. u32 wb_offset;
  352. int i, j, r;
  353. for (i = 0; i < adev->sdma.num_instances; i++) {
  354. ring = &adev->sdma.instance[i].ring;
  355. wb_offset = (ring->rptr_offs * 4);
  356. mutex_lock(&adev->srbm_mutex);
  357. for (j = 0; j < 16; j++) {
  358. cik_srbm_select(adev, 0, 0, 0, j);
  359. /* SDMA GFX */
  360. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  361. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  362. /* XXX SDMA RLC - todo */
  363. }
  364. cik_srbm_select(adev, 0, 0, 0, 0);
  365. mutex_unlock(&adev->srbm_mutex);
  366. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  367. adev->gfx.config.gb_addr_config & 0x70);
  368. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  369. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  370. /* Set ring buffer size in dwords */
  371. rb_bufsz = order_base_2(ring->ring_size / 4);
  372. rb_cntl = rb_bufsz << 1;
  373. #ifdef __BIG_ENDIAN
  374. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  375. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  376. #endif
  377. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  378. /* Initialize the ring buffer's read and write pointers */
  379. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  380. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  381. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  382. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  383. /* set the wb address whether it's enabled or not */
  384. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  385. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  386. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  387. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  388. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  389. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  390. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  391. ring->wptr = 0;
  392. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  393. /* enable DMA RB */
  394. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  395. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  396. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  397. #ifdef __BIG_ENDIAN
  398. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  399. #endif
  400. /* enable DMA IBs */
  401. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  402. ring->ready = true;
  403. }
  404. cik_sdma_enable(adev, true);
  405. for (i = 0; i < adev->sdma.num_instances; i++) {
  406. ring = &adev->sdma.instance[i].ring;
  407. r = amdgpu_ring_test_ring(ring);
  408. if (r) {
  409. ring->ready = false;
  410. return r;
  411. }
  412. if (adev->mman.buffer_funcs_ring == ring)
  413. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  414. }
  415. return 0;
  416. }
  417. /**
  418. * cik_sdma_rlc_resume - setup and start the async dma engines
  419. *
  420. * @adev: amdgpu_device pointer
  421. *
  422. * Set up the compute DMA queues and enable them (CIK).
  423. * Returns 0 for success, error for failure.
  424. */
  425. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  426. {
  427. /* XXX todo */
  428. return 0;
  429. }
  430. /**
  431. * cik_sdma_load_microcode - load the sDMA ME ucode
  432. *
  433. * @adev: amdgpu_device pointer
  434. *
  435. * Loads the sDMA0/1 ucode.
  436. * Returns 0 for success, -EINVAL if the ucode is not available.
  437. */
  438. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  439. {
  440. const struct sdma_firmware_header_v1_0 *hdr;
  441. const __le32 *fw_data;
  442. u32 fw_size;
  443. int i, j;
  444. /* halt the MEs */
  445. cik_sdma_enable(adev, false);
  446. for (i = 0; i < adev->sdma.num_instances; i++) {
  447. if (!adev->sdma.instance[i].fw)
  448. return -EINVAL;
  449. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  450. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  451. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  452. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  453. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  454. if (adev->sdma.instance[i].feature_version >= 20)
  455. adev->sdma.instance[i].burst_nop = true;
  456. fw_data = (const __le32 *)
  457. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  458. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  459. for (j = 0; j < fw_size; j++)
  460. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  461. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  462. }
  463. return 0;
  464. }
  465. /**
  466. * cik_sdma_start - setup and start the async dma engines
  467. *
  468. * @adev: amdgpu_device pointer
  469. *
  470. * Set up the DMA engines and enable them (CIK).
  471. * Returns 0 for success, error for failure.
  472. */
  473. static int cik_sdma_start(struct amdgpu_device *adev)
  474. {
  475. int r;
  476. r = cik_sdma_load_microcode(adev);
  477. if (r)
  478. return r;
  479. /* halt the engine before programing */
  480. cik_sdma_enable(adev, false);
  481. /* start the gfx rings and rlc compute queues */
  482. r = cik_sdma_gfx_resume(adev);
  483. if (r)
  484. return r;
  485. r = cik_sdma_rlc_resume(adev);
  486. if (r)
  487. return r;
  488. return 0;
  489. }
  490. /**
  491. * cik_sdma_ring_test_ring - simple async dma engine test
  492. *
  493. * @ring: amdgpu_ring structure holding ring information
  494. *
  495. * Test the DMA engine by writing using it to write an
  496. * value to memory. (CIK).
  497. * Returns 0 for success, error for failure.
  498. */
  499. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  500. {
  501. struct amdgpu_device *adev = ring->adev;
  502. unsigned i;
  503. unsigned index;
  504. int r;
  505. u32 tmp;
  506. u64 gpu_addr;
  507. r = amdgpu_wb_get(adev, &index);
  508. if (r) {
  509. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  510. return r;
  511. }
  512. gpu_addr = adev->wb.gpu_addr + (index * 4);
  513. tmp = 0xCAFEDEAD;
  514. adev->wb.wb[index] = cpu_to_le32(tmp);
  515. r = amdgpu_ring_alloc(ring, 5);
  516. if (r) {
  517. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  518. amdgpu_wb_free(adev, index);
  519. return r;
  520. }
  521. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  522. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  523. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  524. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  525. amdgpu_ring_write(ring, 0xDEADBEEF);
  526. amdgpu_ring_commit(ring);
  527. for (i = 0; i < adev->usec_timeout; i++) {
  528. tmp = le32_to_cpu(adev->wb.wb[index]);
  529. if (tmp == 0xDEADBEEF)
  530. break;
  531. DRM_UDELAY(1);
  532. }
  533. if (i < adev->usec_timeout) {
  534. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  535. } else {
  536. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  537. ring->idx, tmp);
  538. r = -EINVAL;
  539. }
  540. amdgpu_wb_free(adev, index);
  541. return r;
  542. }
  543. /**
  544. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  545. *
  546. * @ring: amdgpu_ring structure holding ring information
  547. *
  548. * Test a simple IB in the DMA ring (CIK).
  549. * Returns 0 on success, error on failure.
  550. */
  551. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  552. {
  553. struct amdgpu_device *adev = ring->adev;
  554. struct amdgpu_ib ib;
  555. struct fence *f = NULL;
  556. unsigned i;
  557. unsigned index;
  558. int r;
  559. u32 tmp = 0;
  560. u64 gpu_addr;
  561. r = amdgpu_wb_get(adev, &index);
  562. if (r) {
  563. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  564. return r;
  565. }
  566. gpu_addr = adev->wb.gpu_addr + (index * 4);
  567. tmp = 0xCAFEDEAD;
  568. adev->wb.wb[index] = cpu_to_le32(tmp);
  569. memset(&ib, 0, sizeof(ib));
  570. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  571. if (r) {
  572. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  573. goto err0;
  574. }
  575. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  576. ib.ptr[1] = lower_32_bits(gpu_addr);
  577. ib.ptr[2] = upper_32_bits(gpu_addr);
  578. ib.ptr[3] = 1;
  579. ib.ptr[4] = 0xDEADBEEF;
  580. ib.length_dw = 5;
  581. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  582. if (r)
  583. goto err1;
  584. r = fence_wait(f, false);
  585. if (r) {
  586. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  587. goto err1;
  588. }
  589. for (i = 0; i < adev->usec_timeout; i++) {
  590. tmp = le32_to_cpu(adev->wb.wb[index]);
  591. if (tmp == 0xDEADBEEF)
  592. break;
  593. DRM_UDELAY(1);
  594. }
  595. if (i < adev->usec_timeout) {
  596. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  597. ring->idx, i);
  598. goto err1;
  599. } else {
  600. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  601. r = -EINVAL;
  602. }
  603. err1:
  604. fence_put(f);
  605. amdgpu_ib_free(adev, &ib, NULL);
  606. fence_put(f);
  607. err0:
  608. amdgpu_wb_free(adev, index);
  609. return r;
  610. }
  611. /**
  612. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  613. *
  614. * @ib: indirect buffer to fill with commands
  615. * @pe: addr of the page entry
  616. * @src: src addr to copy from
  617. * @count: number of page entries to update
  618. *
  619. * Update PTEs by copying them from the GART using sDMA (CIK).
  620. */
  621. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  622. uint64_t pe, uint64_t src,
  623. unsigned count)
  624. {
  625. while (count) {
  626. unsigned bytes = count * 8;
  627. if (bytes > 0x1FFFF8)
  628. bytes = 0x1FFFF8;
  629. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  630. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  631. ib->ptr[ib->length_dw++] = bytes;
  632. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  633. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  634. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  635. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  636. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  637. pe += bytes;
  638. src += bytes;
  639. count -= bytes / 8;
  640. }
  641. }
  642. /**
  643. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  644. *
  645. * @ib: indirect buffer to fill with commands
  646. * @pe: addr of the page entry
  647. * @addr: dst addr to write into pe
  648. * @count: number of page entries to update
  649. * @incr: increase next addr by incr bytes
  650. * @flags: access flags
  651. *
  652. * Update PTEs by writing them manually using sDMA (CIK).
  653. */
  654. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  655. const dma_addr_t *pages_addr, uint64_t pe,
  656. uint64_t addr, unsigned count,
  657. uint32_t incr, uint32_t flags)
  658. {
  659. uint64_t value;
  660. unsigned ndw;
  661. while (count) {
  662. ndw = count * 2;
  663. if (ndw > 0xFFFFE)
  664. ndw = 0xFFFFE;
  665. /* for non-physically contiguous pages (system) */
  666. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  667. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  668. ib->ptr[ib->length_dw++] = pe;
  669. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  670. ib->ptr[ib->length_dw++] = ndw;
  671. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  672. value = amdgpu_vm_map_gart(pages_addr, addr);
  673. addr += incr;
  674. value |= flags;
  675. ib->ptr[ib->length_dw++] = value;
  676. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  677. }
  678. }
  679. }
  680. /**
  681. * cik_sdma_vm_set_pages - update the page tables using sDMA
  682. *
  683. * @ib: indirect buffer to fill with commands
  684. * @pe: addr of the page entry
  685. * @addr: dst addr to write into pe
  686. * @count: number of page entries to update
  687. * @incr: increase next addr by incr bytes
  688. * @flags: access flags
  689. *
  690. * Update the page tables using sDMA (CIK).
  691. */
  692. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  693. uint64_t pe,
  694. uint64_t addr, unsigned count,
  695. uint32_t incr, uint32_t flags)
  696. {
  697. uint64_t value;
  698. unsigned ndw;
  699. while (count) {
  700. ndw = count;
  701. if (ndw > 0x7FFFF)
  702. ndw = 0x7FFFF;
  703. if (flags & AMDGPU_PTE_VALID)
  704. value = addr;
  705. else
  706. value = 0;
  707. /* for physically contiguous pages (vram) */
  708. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  709. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  710. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  711. ib->ptr[ib->length_dw++] = flags; /* mask */
  712. ib->ptr[ib->length_dw++] = 0;
  713. ib->ptr[ib->length_dw++] = value; /* value */
  714. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  715. ib->ptr[ib->length_dw++] = incr; /* increment size */
  716. ib->ptr[ib->length_dw++] = 0;
  717. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  718. pe += ndw * 8;
  719. addr += ndw * incr;
  720. count -= ndw;
  721. }
  722. }
  723. /**
  724. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  725. *
  726. * @ib: indirect buffer to fill with padding
  727. *
  728. */
  729. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  730. {
  731. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  732. u32 pad_count;
  733. int i;
  734. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  735. for (i = 0; i < pad_count; i++)
  736. if (sdma && sdma->burst_nop && (i == 0))
  737. ib->ptr[ib->length_dw++] =
  738. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  739. SDMA_NOP_COUNT(pad_count - 1);
  740. else
  741. ib->ptr[ib->length_dw++] =
  742. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  743. }
  744. /**
  745. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  746. *
  747. * @ring: amdgpu_ring pointer
  748. *
  749. * Make sure all previous operations are completed (CIK).
  750. */
  751. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  752. {
  753. uint32_t seq = ring->fence_drv.sync_seq;
  754. uint64_t addr = ring->fence_drv.gpu_addr;
  755. /* wait for idle */
  756. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  757. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  758. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  759. SDMA_POLL_REG_MEM_EXTRA_M));
  760. amdgpu_ring_write(ring, addr & 0xfffffffc);
  761. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  762. amdgpu_ring_write(ring, seq); /* reference */
  763. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  764. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  765. }
  766. /**
  767. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  768. *
  769. * @ring: amdgpu_ring pointer
  770. * @vm: amdgpu_vm pointer
  771. *
  772. * Update the page table base and flush the VM TLB
  773. * using sDMA (CIK).
  774. */
  775. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  776. unsigned vm_id, uint64_t pd_addr)
  777. {
  778. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  779. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  780. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  781. if (vm_id < 8) {
  782. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  783. } else {
  784. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  785. }
  786. amdgpu_ring_write(ring, pd_addr >> 12);
  787. /* flush TLB */
  788. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  789. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  790. amdgpu_ring_write(ring, 1 << vm_id);
  791. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  792. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  793. amdgpu_ring_write(ring, 0);
  794. amdgpu_ring_write(ring, 0); /* reference */
  795. amdgpu_ring_write(ring, 0); /* mask */
  796. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  797. }
  798. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  799. bool enable)
  800. {
  801. u32 orig, data;
  802. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  803. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  804. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  805. } else {
  806. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  807. data |= 0xff000000;
  808. if (data != orig)
  809. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  810. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  811. data |= 0xff000000;
  812. if (data != orig)
  813. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  814. }
  815. }
  816. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  817. bool enable)
  818. {
  819. u32 orig, data;
  820. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  821. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  822. data |= 0x100;
  823. if (orig != data)
  824. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  825. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  826. data |= 0x100;
  827. if (orig != data)
  828. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  829. } else {
  830. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  831. data &= ~0x100;
  832. if (orig != data)
  833. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  834. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  835. data &= ~0x100;
  836. if (orig != data)
  837. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  838. }
  839. }
  840. static int cik_sdma_early_init(void *handle)
  841. {
  842. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  843. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  844. cik_sdma_set_ring_funcs(adev);
  845. cik_sdma_set_irq_funcs(adev);
  846. cik_sdma_set_buffer_funcs(adev);
  847. cik_sdma_set_vm_pte_funcs(adev);
  848. return 0;
  849. }
  850. static int cik_sdma_sw_init(void *handle)
  851. {
  852. struct amdgpu_ring *ring;
  853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  854. int r, i;
  855. r = cik_sdma_init_microcode(adev);
  856. if (r) {
  857. DRM_ERROR("Failed to load sdma firmware!\n");
  858. return r;
  859. }
  860. /* SDMA trap event */
  861. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  862. if (r)
  863. return r;
  864. /* SDMA Privileged inst */
  865. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  866. if (r)
  867. return r;
  868. /* SDMA Privileged inst */
  869. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  870. if (r)
  871. return r;
  872. for (i = 0; i < adev->sdma.num_instances; i++) {
  873. ring = &adev->sdma.instance[i].ring;
  874. ring->ring_obj = NULL;
  875. sprintf(ring->name, "sdma%d", i);
  876. r = amdgpu_ring_init(adev, ring, 1024,
  877. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  878. &adev->sdma.trap_irq,
  879. (i == 0) ?
  880. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  881. AMDGPU_RING_TYPE_SDMA);
  882. if (r)
  883. return r;
  884. }
  885. return r;
  886. }
  887. static int cik_sdma_sw_fini(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. int i;
  891. for (i = 0; i < adev->sdma.num_instances; i++)
  892. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  893. cik_sdma_free_microcode(adev);
  894. return 0;
  895. }
  896. static int cik_sdma_hw_init(void *handle)
  897. {
  898. int r;
  899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  900. r = cik_sdma_start(adev);
  901. if (r)
  902. return r;
  903. return r;
  904. }
  905. static int cik_sdma_hw_fini(void *handle)
  906. {
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. cik_sdma_enable(adev, false);
  909. return 0;
  910. }
  911. static int cik_sdma_suspend(void *handle)
  912. {
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. return cik_sdma_hw_fini(adev);
  915. }
  916. static int cik_sdma_resume(void *handle)
  917. {
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. return cik_sdma_hw_init(adev);
  920. }
  921. static bool cik_sdma_is_idle(void *handle)
  922. {
  923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  924. u32 tmp = RREG32(mmSRBM_STATUS2);
  925. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  926. SRBM_STATUS2__SDMA1_BUSY_MASK))
  927. return false;
  928. return true;
  929. }
  930. static int cik_sdma_wait_for_idle(void *handle)
  931. {
  932. unsigned i;
  933. u32 tmp;
  934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  935. for (i = 0; i < adev->usec_timeout; i++) {
  936. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  937. SRBM_STATUS2__SDMA1_BUSY_MASK);
  938. if (!tmp)
  939. return 0;
  940. udelay(1);
  941. }
  942. return -ETIMEDOUT;
  943. }
  944. static int cik_sdma_soft_reset(void *handle)
  945. {
  946. u32 srbm_soft_reset = 0;
  947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  948. u32 tmp = RREG32(mmSRBM_STATUS2);
  949. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  950. /* sdma0 */
  951. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  952. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  953. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  954. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  955. }
  956. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  957. /* sdma1 */
  958. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  959. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  960. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  961. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  962. }
  963. if (srbm_soft_reset) {
  964. tmp = RREG32(mmSRBM_SOFT_RESET);
  965. tmp |= srbm_soft_reset;
  966. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  967. WREG32(mmSRBM_SOFT_RESET, tmp);
  968. tmp = RREG32(mmSRBM_SOFT_RESET);
  969. udelay(50);
  970. tmp &= ~srbm_soft_reset;
  971. WREG32(mmSRBM_SOFT_RESET, tmp);
  972. tmp = RREG32(mmSRBM_SOFT_RESET);
  973. /* Wait a little for things to settle down */
  974. udelay(50);
  975. }
  976. return 0;
  977. }
  978. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  979. struct amdgpu_irq_src *src,
  980. unsigned type,
  981. enum amdgpu_interrupt_state state)
  982. {
  983. u32 sdma_cntl;
  984. switch (type) {
  985. case AMDGPU_SDMA_IRQ_TRAP0:
  986. switch (state) {
  987. case AMDGPU_IRQ_STATE_DISABLE:
  988. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  989. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  990. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  991. break;
  992. case AMDGPU_IRQ_STATE_ENABLE:
  993. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  994. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  995. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  996. break;
  997. default:
  998. break;
  999. }
  1000. break;
  1001. case AMDGPU_SDMA_IRQ_TRAP1:
  1002. switch (state) {
  1003. case AMDGPU_IRQ_STATE_DISABLE:
  1004. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1005. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1006. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1007. break;
  1008. case AMDGPU_IRQ_STATE_ENABLE:
  1009. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1010. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1011. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1012. break;
  1013. default:
  1014. break;
  1015. }
  1016. break;
  1017. default:
  1018. break;
  1019. }
  1020. return 0;
  1021. }
  1022. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1023. struct amdgpu_irq_src *source,
  1024. struct amdgpu_iv_entry *entry)
  1025. {
  1026. u8 instance_id, queue_id;
  1027. instance_id = (entry->ring_id & 0x3) >> 0;
  1028. queue_id = (entry->ring_id & 0xc) >> 2;
  1029. DRM_DEBUG("IH: SDMA trap\n");
  1030. switch (instance_id) {
  1031. case 0:
  1032. switch (queue_id) {
  1033. case 0:
  1034. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1035. break;
  1036. case 1:
  1037. /* XXX compute */
  1038. break;
  1039. case 2:
  1040. /* XXX compute */
  1041. break;
  1042. }
  1043. break;
  1044. case 1:
  1045. switch (queue_id) {
  1046. case 0:
  1047. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1048. break;
  1049. case 1:
  1050. /* XXX compute */
  1051. break;
  1052. case 2:
  1053. /* XXX compute */
  1054. break;
  1055. }
  1056. break;
  1057. }
  1058. return 0;
  1059. }
  1060. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1061. struct amdgpu_irq_src *source,
  1062. struct amdgpu_iv_entry *entry)
  1063. {
  1064. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1065. schedule_work(&adev->reset_work);
  1066. return 0;
  1067. }
  1068. static int cik_sdma_set_clockgating_state(void *handle,
  1069. enum amd_clockgating_state state)
  1070. {
  1071. bool gate = false;
  1072. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1073. if (state == AMD_CG_STATE_GATE)
  1074. gate = true;
  1075. cik_enable_sdma_mgcg(adev, gate);
  1076. cik_enable_sdma_mgls(adev, gate);
  1077. return 0;
  1078. }
  1079. static int cik_sdma_set_powergating_state(void *handle,
  1080. enum amd_powergating_state state)
  1081. {
  1082. return 0;
  1083. }
  1084. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1085. .name = "cik_sdma",
  1086. .early_init = cik_sdma_early_init,
  1087. .late_init = NULL,
  1088. .sw_init = cik_sdma_sw_init,
  1089. .sw_fini = cik_sdma_sw_fini,
  1090. .hw_init = cik_sdma_hw_init,
  1091. .hw_fini = cik_sdma_hw_fini,
  1092. .suspend = cik_sdma_suspend,
  1093. .resume = cik_sdma_resume,
  1094. .is_idle = cik_sdma_is_idle,
  1095. .wait_for_idle = cik_sdma_wait_for_idle,
  1096. .soft_reset = cik_sdma_soft_reset,
  1097. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1098. .set_powergating_state = cik_sdma_set_powergating_state,
  1099. };
  1100. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1101. .get_rptr = cik_sdma_ring_get_rptr,
  1102. .get_wptr = cik_sdma_ring_get_wptr,
  1103. .set_wptr = cik_sdma_ring_set_wptr,
  1104. .parse_cs = NULL,
  1105. .emit_ib = cik_sdma_ring_emit_ib,
  1106. .emit_fence = cik_sdma_ring_emit_fence,
  1107. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1108. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1109. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1110. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1111. .test_ring = cik_sdma_ring_test_ring,
  1112. .test_ib = cik_sdma_ring_test_ib,
  1113. .insert_nop = cik_sdma_ring_insert_nop,
  1114. .pad_ib = cik_sdma_ring_pad_ib,
  1115. };
  1116. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1117. {
  1118. int i;
  1119. for (i = 0; i < adev->sdma.num_instances; i++)
  1120. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1121. }
  1122. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1123. .set = cik_sdma_set_trap_irq_state,
  1124. .process = cik_sdma_process_trap_irq,
  1125. };
  1126. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1127. .process = cik_sdma_process_illegal_inst_irq,
  1128. };
  1129. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1130. {
  1131. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1132. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1133. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1134. }
  1135. /**
  1136. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1137. *
  1138. * @ring: amdgpu_ring structure holding ring information
  1139. * @src_offset: src GPU address
  1140. * @dst_offset: dst GPU address
  1141. * @byte_count: number of bytes to xfer
  1142. *
  1143. * Copy GPU buffers using the DMA engine (CIK).
  1144. * Used by the amdgpu ttm implementation to move pages if
  1145. * registered as the asic copy callback.
  1146. */
  1147. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1148. uint64_t src_offset,
  1149. uint64_t dst_offset,
  1150. uint32_t byte_count)
  1151. {
  1152. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1153. ib->ptr[ib->length_dw++] = byte_count;
  1154. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1155. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1156. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1157. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1158. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1159. }
  1160. /**
  1161. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1162. *
  1163. * @ring: amdgpu_ring structure holding ring information
  1164. * @src_data: value to write to buffer
  1165. * @dst_offset: dst GPU address
  1166. * @byte_count: number of bytes to xfer
  1167. *
  1168. * Fill GPU buffers using the DMA engine (CIK).
  1169. */
  1170. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1171. uint32_t src_data,
  1172. uint64_t dst_offset,
  1173. uint32_t byte_count)
  1174. {
  1175. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1176. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1177. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1178. ib->ptr[ib->length_dw++] = src_data;
  1179. ib->ptr[ib->length_dw++] = byte_count;
  1180. }
  1181. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1182. .copy_max_bytes = 0x1fffff,
  1183. .copy_num_dw = 7,
  1184. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1185. .fill_max_bytes = 0x1fffff,
  1186. .fill_num_dw = 5,
  1187. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1188. };
  1189. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1190. {
  1191. if (adev->mman.buffer_funcs == NULL) {
  1192. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1193. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1194. }
  1195. }
  1196. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1197. .copy_pte = cik_sdma_vm_copy_pte,
  1198. .write_pte = cik_sdma_vm_write_pte,
  1199. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1200. };
  1201. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1202. {
  1203. unsigned i;
  1204. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1205. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1206. for (i = 0; i < adev->sdma.num_instances; i++)
  1207. adev->vm_manager.vm_pte_rings[i] =
  1208. &adev->sdma.instance[i].ring;
  1209. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1210. }
  1211. }