amdgpu_ttm.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  51. {
  52. struct amdgpu_mman *mman;
  53. struct amdgpu_device *adev;
  54. mman = container_of(bdev, struct amdgpu_mman, bdev);
  55. adev = container_of(mman, struct amdgpu_device, mman);
  56. return adev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r != 0) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. return r;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r != 0) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. drm_global_item_unref(&adev->mman.mem_global_ref);
  98. return r;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r != 0) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. drm_global_item_unref(&adev->mman.mem_global_ref);
  107. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  108. return r;
  109. }
  110. adev->mman.mem_global_referenced = true;
  111. return 0;
  112. }
  113. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  114. {
  115. if (adev->mman.mem_global_referenced) {
  116. amd_sched_entity_fini(adev->mman.entity.sched,
  117. &adev->mman.entity);
  118. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  119. drm_global_item_unref(&adev->mman.mem_global_ref);
  120. adev->mman.mem_global_referenced = false;
  121. }
  122. }
  123. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  124. {
  125. return 0;
  126. }
  127. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  128. struct ttm_mem_type_manager *man)
  129. {
  130. struct amdgpu_device *adev;
  131. adev = amdgpu_get_adev(bdev);
  132. switch (type) {
  133. case TTM_PL_SYSTEM:
  134. /* System memory */
  135. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  136. man->available_caching = TTM_PL_MASK_CACHING;
  137. man->default_caching = TTM_PL_FLAG_CACHED;
  138. break;
  139. case TTM_PL_TT:
  140. man->func = &ttm_bo_manager_func;
  141. man->gpu_offset = adev->mc.gtt_start;
  142. man->available_caching = TTM_PL_MASK_CACHING;
  143. man->default_caching = TTM_PL_FLAG_CACHED;
  144. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  145. break;
  146. case TTM_PL_VRAM:
  147. /* "On-card" video ram */
  148. man->func = &ttm_bo_manager_func;
  149. man->gpu_offset = adev->mc.vram_start;
  150. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  151. TTM_MEMTYPE_FLAG_MAPPABLE;
  152. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  153. man->default_caching = TTM_PL_FLAG_WC;
  154. break;
  155. case AMDGPU_PL_GDS:
  156. case AMDGPU_PL_GWS:
  157. case AMDGPU_PL_OA:
  158. /* On-chip GDS memory*/
  159. man->func = &ttm_bo_manager_func;
  160. man->gpu_offset = 0;
  161. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  162. man->available_caching = TTM_PL_FLAG_UNCACHED;
  163. man->default_caching = TTM_PL_FLAG_UNCACHED;
  164. break;
  165. default:
  166. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  167. return -EINVAL;
  168. }
  169. return 0;
  170. }
  171. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  172. struct ttm_placement *placement)
  173. {
  174. struct amdgpu_bo *rbo;
  175. static struct ttm_place placements = {
  176. .fpfn = 0,
  177. .lpfn = 0,
  178. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  179. };
  180. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  181. placement->placement = &placements;
  182. placement->busy_placement = &placements;
  183. placement->num_placement = 1;
  184. placement->num_busy_placement = 1;
  185. return;
  186. }
  187. rbo = container_of(bo, struct amdgpu_bo, tbo);
  188. switch (bo->mem.mem_type) {
  189. case TTM_PL_VRAM:
  190. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  191. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  192. else
  193. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  194. break;
  195. case TTM_PL_TT:
  196. default:
  197. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  198. }
  199. *placement = rbo->placement;
  200. }
  201. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  202. {
  203. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  204. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  205. return -EPERM;
  206. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  207. }
  208. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  209. struct ttm_mem_reg *new_mem)
  210. {
  211. struct ttm_mem_reg *old_mem = &bo->mem;
  212. BUG_ON(old_mem->mm_node != NULL);
  213. *old_mem = *new_mem;
  214. new_mem->mm_node = NULL;
  215. }
  216. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  217. bool evict, bool no_wait_gpu,
  218. struct ttm_mem_reg *new_mem,
  219. struct ttm_mem_reg *old_mem)
  220. {
  221. struct amdgpu_device *adev;
  222. struct amdgpu_ring *ring;
  223. uint64_t old_start, new_start;
  224. struct fence *fence;
  225. int r;
  226. adev = amdgpu_get_adev(bo->bdev);
  227. ring = adev->mman.buffer_funcs_ring;
  228. old_start = old_mem->start << PAGE_SHIFT;
  229. new_start = new_mem->start << PAGE_SHIFT;
  230. switch (old_mem->mem_type) {
  231. case TTM_PL_VRAM:
  232. old_start += adev->mc.vram_start;
  233. break;
  234. case TTM_PL_TT:
  235. old_start += adev->mc.gtt_start;
  236. break;
  237. default:
  238. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  239. return -EINVAL;
  240. }
  241. switch (new_mem->mem_type) {
  242. case TTM_PL_VRAM:
  243. new_start += adev->mc.vram_start;
  244. break;
  245. case TTM_PL_TT:
  246. new_start += adev->mc.gtt_start;
  247. break;
  248. default:
  249. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  250. return -EINVAL;
  251. }
  252. if (!ring->ready) {
  253. DRM_ERROR("Trying to move memory with ring turned off.\n");
  254. return -EINVAL;
  255. }
  256. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  257. r = amdgpu_copy_buffer(ring, old_start, new_start,
  258. new_mem->num_pages * PAGE_SIZE, /* bytes */
  259. bo->resv, &fence);
  260. /* FIXME: handle copy error */
  261. r = ttm_bo_move_accel_cleanup(bo, fence,
  262. evict, no_wait_gpu, new_mem);
  263. fence_put(fence);
  264. return r;
  265. }
  266. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  267. bool evict, bool interruptible,
  268. bool no_wait_gpu,
  269. struct ttm_mem_reg *new_mem)
  270. {
  271. struct amdgpu_device *adev;
  272. struct ttm_mem_reg *old_mem = &bo->mem;
  273. struct ttm_mem_reg tmp_mem;
  274. struct ttm_place placements;
  275. struct ttm_placement placement;
  276. int r;
  277. adev = amdgpu_get_adev(bo->bdev);
  278. tmp_mem = *new_mem;
  279. tmp_mem.mm_node = NULL;
  280. placement.num_placement = 1;
  281. placement.placement = &placements;
  282. placement.num_busy_placement = 1;
  283. placement.busy_placement = &placements;
  284. placements.fpfn = 0;
  285. placements.lpfn = 0;
  286. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  287. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  288. interruptible, no_wait_gpu);
  289. if (unlikely(r)) {
  290. return r;
  291. }
  292. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  293. if (unlikely(r)) {
  294. goto out_cleanup;
  295. }
  296. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  297. if (unlikely(r)) {
  298. goto out_cleanup;
  299. }
  300. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  301. if (unlikely(r)) {
  302. goto out_cleanup;
  303. }
  304. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  305. out_cleanup:
  306. ttm_bo_mem_put(bo, &tmp_mem);
  307. return r;
  308. }
  309. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  310. bool evict, bool interruptible,
  311. bool no_wait_gpu,
  312. struct ttm_mem_reg *new_mem)
  313. {
  314. struct amdgpu_device *adev;
  315. struct ttm_mem_reg *old_mem = &bo->mem;
  316. struct ttm_mem_reg tmp_mem;
  317. struct ttm_placement placement;
  318. struct ttm_place placements;
  319. int r;
  320. adev = amdgpu_get_adev(bo->bdev);
  321. tmp_mem = *new_mem;
  322. tmp_mem.mm_node = NULL;
  323. placement.num_placement = 1;
  324. placement.placement = &placements;
  325. placement.num_busy_placement = 1;
  326. placement.busy_placement = &placements;
  327. placements.fpfn = 0;
  328. placements.lpfn = 0;
  329. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  330. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  331. interruptible, no_wait_gpu);
  332. if (unlikely(r)) {
  333. return r;
  334. }
  335. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  336. if (unlikely(r)) {
  337. goto out_cleanup;
  338. }
  339. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  340. if (unlikely(r)) {
  341. goto out_cleanup;
  342. }
  343. out_cleanup:
  344. ttm_bo_mem_put(bo, &tmp_mem);
  345. return r;
  346. }
  347. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  348. bool evict, bool interruptible,
  349. bool no_wait_gpu,
  350. struct ttm_mem_reg *new_mem)
  351. {
  352. struct amdgpu_device *adev;
  353. struct amdgpu_bo *abo;
  354. struct ttm_mem_reg *old_mem = &bo->mem;
  355. int r;
  356. /* Can't move a pinned BO */
  357. abo = container_of(bo, struct amdgpu_bo, tbo);
  358. if (WARN_ON_ONCE(abo->pin_count > 0))
  359. return -EINVAL;
  360. adev = amdgpu_get_adev(bo->bdev);
  361. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  362. amdgpu_move_null(bo, new_mem);
  363. return 0;
  364. }
  365. if ((old_mem->mem_type == TTM_PL_TT &&
  366. new_mem->mem_type == TTM_PL_SYSTEM) ||
  367. (old_mem->mem_type == TTM_PL_SYSTEM &&
  368. new_mem->mem_type == TTM_PL_TT)) {
  369. /* bind is enough */
  370. amdgpu_move_null(bo, new_mem);
  371. return 0;
  372. }
  373. if (adev->mman.buffer_funcs == NULL ||
  374. adev->mman.buffer_funcs_ring == NULL ||
  375. !adev->mman.buffer_funcs_ring->ready) {
  376. /* use memcpy */
  377. goto memcpy;
  378. }
  379. if (old_mem->mem_type == TTM_PL_VRAM &&
  380. new_mem->mem_type == TTM_PL_SYSTEM) {
  381. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  382. no_wait_gpu, new_mem);
  383. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  384. new_mem->mem_type == TTM_PL_VRAM) {
  385. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  386. no_wait_gpu, new_mem);
  387. } else {
  388. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  389. }
  390. if (r) {
  391. memcpy:
  392. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  393. if (r) {
  394. return r;
  395. }
  396. }
  397. /* update statistics */
  398. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  399. return 0;
  400. }
  401. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  402. {
  403. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  404. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  405. mem->bus.addr = NULL;
  406. mem->bus.offset = 0;
  407. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  408. mem->bus.base = 0;
  409. mem->bus.is_iomem = false;
  410. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  411. return -EINVAL;
  412. switch (mem->mem_type) {
  413. case TTM_PL_SYSTEM:
  414. /* system memory */
  415. return 0;
  416. case TTM_PL_TT:
  417. break;
  418. case TTM_PL_VRAM:
  419. mem->bus.offset = mem->start << PAGE_SHIFT;
  420. /* check if it's visible */
  421. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  422. return -EINVAL;
  423. mem->bus.base = adev->mc.aper_base;
  424. mem->bus.is_iomem = true;
  425. #ifdef __alpha__
  426. /*
  427. * Alpha: use bus.addr to hold the ioremap() return,
  428. * so we can modify bus.base below.
  429. */
  430. if (mem->placement & TTM_PL_FLAG_WC)
  431. mem->bus.addr =
  432. ioremap_wc(mem->bus.base + mem->bus.offset,
  433. mem->bus.size);
  434. else
  435. mem->bus.addr =
  436. ioremap_nocache(mem->bus.base + mem->bus.offset,
  437. mem->bus.size);
  438. /*
  439. * Alpha: Use just the bus offset plus
  440. * the hose/domain memory base for bus.base.
  441. * It then can be used to build PTEs for VRAM
  442. * access, as done in ttm_bo_vm_fault().
  443. */
  444. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  445. adev->ddev->hose->dense_mem_base;
  446. #endif
  447. break;
  448. default:
  449. return -EINVAL;
  450. }
  451. return 0;
  452. }
  453. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  454. {
  455. }
  456. /*
  457. * TTM backend functions.
  458. */
  459. struct amdgpu_ttm_gup_task_list {
  460. struct list_head list;
  461. struct task_struct *task;
  462. };
  463. struct amdgpu_ttm_tt {
  464. struct ttm_dma_tt ttm;
  465. struct amdgpu_device *adev;
  466. u64 offset;
  467. uint64_t userptr;
  468. struct mm_struct *usermm;
  469. uint32_t userflags;
  470. spinlock_t guptasklock;
  471. struct list_head guptasks;
  472. atomic_t mmu_invalidations;
  473. };
  474. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  475. {
  476. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  477. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  478. unsigned pinned = 0;
  479. int r;
  480. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  481. /* check that we only use anonymous memory
  482. to prevent problems with writeback */
  483. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  484. struct vm_area_struct *vma;
  485. vma = find_vma(gtt->usermm, gtt->userptr);
  486. if (!vma || vma->vm_file || vma->vm_end < end)
  487. return -EPERM;
  488. }
  489. do {
  490. unsigned num_pages = ttm->num_pages - pinned;
  491. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  492. struct page **p = pages + pinned;
  493. struct amdgpu_ttm_gup_task_list guptask;
  494. guptask.task = current;
  495. spin_lock(&gtt->guptasklock);
  496. list_add(&guptask.list, &gtt->guptasks);
  497. spin_unlock(&gtt->guptasklock);
  498. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  499. spin_lock(&gtt->guptasklock);
  500. list_del(&guptask.list);
  501. spin_unlock(&gtt->guptasklock);
  502. if (r < 0)
  503. goto release_pages;
  504. pinned += r;
  505. } while (pinned < ttm->num_pages);
  506. return 0;
  507. release_pages:
  508. release_pages(pages, pinned, 0);
  509. return r;
  510. }
  511. /* prepare the sg table with the user pages */
  512. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  513. {
  514. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  515. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  516. unsigned nents;
  517. int r;
  518. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  519. enum dma_data_direction direction = write ?
  520. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  521. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  522. ttm->num_pages << PAGE_SHIFT,
  523. GFP_KERNEL);
  524. if (r)
  525. goto release_sg;
  526. r = -ENOMEM;
  527. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  528. if (nents != ttm->sg->nents)
  529. goto release_sg;
  530. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  531. gtt->ttm.dma_address, ttm->num_pages);
  532. return 0;
  533. release_sg:
  534. kfree(ttm->sg);
  535. return r;
  536. }
  537. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  538. {
  539. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  540. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  541. struct sg_page_iter sg_iter;
  542. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  543. enum dma_data_direction direction = write ?
  544. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  545. /* double check that we don't free the table twice */
  546. if (!ttm->sg->sgl)
  547. return;
  548. /* free the sg table and pages again */
  549. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  550. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  551. struct page *page = sg_page_iter_page(&sg_iter);
  552. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  553. set_page_dirty(page);
  554. mark_page_accessed(page);
  555. put_page(page);
  556. }
  557. sg_free_table(ttm->sg);
  558. }
  559. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  560. struct ttm_mem_reg *bo_mem)
  561. {
  562. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  563. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  564. int r;
  565. if (gtt->userptr) {
  566. r = amdgpu_ttm_tt_pin_userptr(ttm);
  567. if (r) {
  568. DRM_ERROR("failed to pin userptr\n");
  569. return r;
  570. }
  571. }
  572. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  573. if (!ttm->num_pages) {
  574. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  575. ttm->num_pages, bo_mem, ttm);
  576. }
  577. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  578. bo_mem->mem_type == AMDGPU_PL_GWS ||
  579. bo_mem->mem_type == AMDGPU_PL_OA)
  580. return -EINVAL;
  581. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  582. ttm->pages, gtt->ttm.dma_address, flags);
  583. if (r) {
  584. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  585. ttm->num_pages, (unsigned)gtt->offset);
  586. return r;
  587. }
  588. return 0;
  589. }
  590. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  591. {
  592. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  593. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  594. if (gtt->adev->gart.ready)
  595. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  596. if (gtt->userptr)
  597. amdgpu_ttm_tt_unpin_userptr(ttm);
  598. return 0;
  599. }
  600. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  601. {
  602. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  603. ttm_dma_tt_fini(&gtt->ttm);
  604. kfree(gtt);
  605. }
  606. static struct ttm_backend_func amdgpu_backend_func = {
  607. .bind = &amdgpu_ttm_backend_bind,
  608. .unbind = &amdgpu_ttm_backend_unbind,
  609. .destroy = &amdgpu_ttm_backend_destroy,
  610. };
  611. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  612. unsigned long size, uint32_t page_flags,
  613. struct page *dummy_read_page)
  614. {
  615. struct amdgpu_device *adev;
  616. struct amdgpu_ttm_tt *gtt;
  617. adev = amdgpu_get_adev(bdev);
  618. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  619. if (gtt == NULL) {
  620. return NULL;
  621. }
  622. gtt->ttm.ttm.func = &amdgpu_backend_func;
  623. gtt->adev = adev;
  624. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  625. kfree(gtt);
  626. return NULL;
  627. }
  628. return &gtt->ttm.ttm;
  629. }
  630. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  631. {
  632. struct amdgpu_device *adev;
  633. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  634. unsigned i;
  635. int r;
  636. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  637. if (ttm->state != tt_unpopulated)
  638. return 0;
  639. if (gtt && gtt->userptr) {
  640. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  641. if (!ttm->sg)
  642. return -ENOMEM;
  643. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  644. ttm->state = tt_unbound;
  645. return 0;
  646. }
  647. if (slave && ttm->sg) {
  648. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  649. gtt->ttm.dma_address, ttm->num_pages);
  650. ttm->state = tt_unbound;
  651. return 0;
  652. }
  653. adev = amdgpu_get_adev(ttm->bdev);
  654. #ifdef CONFIG_SWIOTLB
  655. if (swiotlb_nr_tbl()) {
  656. return ttm_dma_populate(&gtt->ttm, adev->dev);
  657. }
  658. #endif
  659. r = ttm_pool_populate(ttm);
  660. if (r) {
  661. return r;
  662. }
  663. for (i = 0; i < ttm->num_pages; i++) {
  664. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  665. 0, PAGE_SIZE,
  666. PCI_DMA_BIDIRECTIONAL);
  667. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  668. while (i--) {
  669. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  670. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  671. gtt->ttm.dma_address[i] = 0;
  672. }
  673. ttm_pool_unpopulate(ttm);
  674. return -EFAULT;
  675. }
  676. }
  677. return 0;
  678. }
  679. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  680. {
  681. struct amdgpu_device *adev;
  682. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  683. unsigned i;
  684. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  685. if (gtt && gtt->userptr) {
  686. kfree(ttm->sg);
  687. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  688. return;
  689. }
  690. if (slave)
  691. return;
  692. adev = amdgpu_get_adev(ttm->bdev);
  693. #ifdef CONFIG_SWIOTLB
  694. if (swiotlb_nr_tbl()) {
  695. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  696. return;
  697. }
  698. #endif
  699. for (i = 0; i < ttm->num_pages; i++) {
  700. if (gtt->ttm.dma_address[i]) {
  701. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  702. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  703. }
  704. }
  705. ttm_pool_unpopulate(ttm);
  706. }
  707. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  708. uint32_t flags)
  709. {
  710. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  711. if (gtt == NULL)
  712. return -EINVAL;
  713. gtt->userptr = addr;
  714. gtt->usermm = current->mm;
  715. gtt->userflags = flags;
  716. spin_lock_init(&gtt->guptasklock);
  717. INIT_LIST_HEAD(&gtt->guptasks);
  718. atomic_set(&gtt->mmu_invalidations, 0);
  719. return 0;
  720. }
  721. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  722. {
  723. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  724. if (gtt == NULL)
  725. return NULL;
  726. return gtt->usermm;
  727. }
  728. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  729. unsigned long end)
  730. {
  731. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  732. struct amdgpu_ttm_gup_task_list *entry;
  733. unsigned long size;
  734. if (gtt == NULL || !gtt->userptr)
  735. return false;
  736. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  737. if (gtt->userptr > end || gtt->userptr + size <= start)
  738. return false;
  739. spin_lock(&gtt->guptasklock);
  740. list_for_each_entry(entry, &gtt->guptasks, list) {
  741. if (entry->task == current) {
  742. spin_unlock(&gtt->guptasklock);
  743. return false;
  744. }
  745. }
  746. spin_unlock(&gtt->guptasklock);
  747. atomic_inc(&gtt->mmu_invalidations);
  748. return true;
  749. }
  750. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  751. int *last_invalidated)
  752. {
  753. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  754. int prev_invalidated = *last_invalidated;
  755. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  756. return prev_invalidated != *last_invalidated;
  757. }
  758. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  759. {
  760. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  761. if (gtt == NULL)
  762. return false;
  763. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  764. }
  765. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  766. struct ttm_mem_reg *mem)
  767. {
  768. uint32_t flags = 0;
  769. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  770. flags |= AMDGPU_PTE_VALID;
  771. if (mem && mem->mem_type == TTM_PL_TT) {
  772. flags |= AMDGPU_PTE_SYSTEM;
  773. if (ttm->caching_state == tt_cached)
  774. flags |= AMDGPU_PTE_SNOOPED;
  775. }
  776. if (adev->asic_type >= CHIP_TONGA)
  777. flags |= AMDGPU_PTE_EXECUTABLE;
  778. flags |= AMDGPU_PTE_READABLE;
  779. if (!amdgpu_ttm_tt_is_readonly(ttm))
  780. flags |= AMDGPU_PTE_WRITEABLE;
  781. return flags;
  782. }
  783. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  784. {
  785. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  786. unsigned i, j;
  787. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  788. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  789. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  790. if (&tbo->lru == lru->lru[j])
  791. lru->lru[j] = tbo->lru.prev;
  792. if (&tbo->swap == lru->swap_lru)
  793. lru->swap_lru = tbo->swap.prev;
  794. }
  795. }
  796. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  797. {
  798. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  799. unsigned log2_size = min(ilog2(tbo->num_pages),
  800. AMDGPU_TTM_LRU_SIZE - 1);
  801. return &adev->mman.log2_size[log2_size];
  802. }
  803. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  804. {
  805. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  806. struct list_head *res = lru->lru[tbo->mem.mem_type];
  807. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  808. return res;
  809. }
  810. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  811. {
  812. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  813. struct list_head *res = lru->swap_lru;
  814. lru->swap_lru = &tbo->swap;
  815. return res;
  816. }
  817. static struct ttm_bo_driver amdgpu_bo_driver = {
  818. .ttm_tt_create = &amdgpu_ttm_tt_create,
  819. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  820. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  821. .invalidate_caches = &amdgpu_invalidate_caches,
  822. .init_mem_type = &amdgpu_init_mem_type,
  823. .evict_flags = &amdgpu_evict_flags,
  824. .move = &amdgpu_bo_move,
  825. .verify_access = &amdgpu_verify_access,
  826. .move_notify = &amdgpu_bo_move_notify,
  827. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  828. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  829. .io_mem_free = &amdgpu_ttm_io_mem_free,
  830. .lru_removal = &amdgpu_ttm_lru_removal,
  831. .lru_tail = &amdgpu_ttm_lru_tail,
  832. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  833. };
  834. int amdgpu_ttm_init(struct amdgpu_device *adev)
  835. {
  836. unsigned i, j;
  837. int r;
  838. r = amdgpu_ttm_global_init(adev);
  839. if (r) {
  840. return r;
  841. }
  842. /* No others user of address space so set it to 0 */
  843. r = ttm_bo_device_init(&adev->mman.bdev,
  844. adev->mman.bo_global_ref.ref.object,
  845. &amdgpu_bo_driver,
  846. adev->ddev->anon_inode->i_mapping,
  847. DRM_FILE_PAGE_OFFSET,
  848. adev->need_dma32);
  849. if (r) {
  850. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  851. return r;
  852. }
  853. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  854. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  855. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  856. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  857. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  858. }
  859. adev->mman.initialized = true;
  860. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  861. adev->mc.real_vram_size >> PAGE_SHIFT);
  862. if (r) {
  863. DRM_ERROR("Failed initializing VRAM heap.\n");
  864. return r;
  865. }
  866. /* Change the size here instead of the init above so only lpfn is affected */
  867. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  868. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  869. AMDGPU_GEM_DOMAIN_VRAM,
  870. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  871. NULL, NULL, &adev->stollen_vga_memory);
  872. if (r) {
  873. return r;
  874. }
  875. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  876. if (r)
  877. return r;
  878. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  879. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  880. if (r) {
  881. amdgpu_bo_unref(&adev->stollen_vga_memory);
  882. return r;
  883. }
  884. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  885. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  886. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  887. adev->mc.gtt_size >> PAGE_SHIFT);
  888. if (r) {
  889. DRM_ERROR("Failed initializing GTT heap.\n");
  890. return r;
  891. }
  892. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  893. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  894. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  895. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  896. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  897. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  898. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  899. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  900. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  901. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  902. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  903. /* GDS Memory */
  904. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  905. adev->gds.mem.total_size >> PAGE_SHIFT);
  906. if (r) {
  907. DRM_ERROR("Failed initializing GDS heap.\n");
  908. return r;
  909. }
  910. /* GWS */
  911. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  912. adev->gds.gws.total_size >> PAGE_SHIFT);
  913. if (r) {
  914. DRM_ERROR("Failed initializing gws heap.\n");
  915. return r;
  916. }
  917. /* OA */
  918. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  919. adev->gds.oa.total_size >> PAGE_SHIFT);
  920. if (r) {
  921. DRM_ERROR("Failed initializing oa heap.\n");
  922. return r;
  923. }
  924. r = amdgpu_ttm_debugfs_init(adev);
  925. if (r) {
  926. DRM_ERROR("Failed to init debugfs\n");
  927. return r;
  928. }
  929. return 0;
  930. }
  931. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  932. {
  933. int r;
  934. if (!adev->mman.initialized)
  935. return;
  936. amdgpu_ttm_debugfs_fini(adev);
  937. if (adev->stollen_vga_memory) {
  938. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  939. if (r == 0) {
  940. amdgpu_bo_unpin(adev->stollen_vga_memory);
  941. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  942. }
  943. amdgpu_bo_unref(&adev->stollen_vga_memory);
  944. }
  945. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  946. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  947. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  948. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  949. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  950. ttm_bo_device_release(&adev->mman.bdev);
  951. amdgpu_gart_fini(adev);
  952. amdgpu_ttm_global_fini(adev);
  953. adev->mman.initialized = false;
  954. DRM_INFO("amdgpu: ttm finalized\n");
  955. }
  956. /* this should only be called at bootup or when userspace
  957. * isn't running */
  958. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  959. {
  960. struct ttm_mem_type_manager *man;
  961. if (!adev->mman.initialized)
  962. return;
  963. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  964. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  965. man->size = size >> PAGE_SHIFT;
  966. }
  967. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  968. {
  969. struct drm_file *file_priv;
  970. struct amdgpu_device *adev;
  971. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  972. return -EINVAL;
  973. file_priv = filp->private_data;
  974. adev = file_priv->minor->dev->dev_private;
  975. if (adev == NULL)
  976. return -EINVAL;
  977. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  978. }
  979. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  980. uint64_t src_offset,
  981. uint64_t dst_offset,
  982. uint32_t byte_count,
  983. struct reservation_object *resv,
  984. struct fence **fence)
  985. {
  986. struct amdgpu_device *adev = ring->adev;
  987. struct amdgpu_job *job;
  988. uint32_t max_bytes;
  989. unsigned num_loops, num_dw;
  990. unsigned i;
  991. int r;
  992. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  993. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  994. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  995. /* for IB padding */
  996. while (num_dw & 0x7)
  997. num_dw++;
  998. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  999. if (r)
  1000. return r;
  1001. if (resv) {
  1002. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1003. AMDGPU_FENCE_OWNER_UNDEFINED);
  1004. if (r) {
  1005. DRM_ERROR("sync failed (%d).\n", r);
  1006. goto error_free;
  1007. }
  1008. }
  1009. for (i = 0; i < num_loops; i++) {
  1010. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1011. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1012. dst_offset, cur_size_in_bytes);
  1013. src_offset += cur_size_in_bytes;
  1014. dst_offset += cur_size_in_bytes;
  1015. byte_count -= cur_size_in_bytes;
  1016. }
  1017. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1018. WARN_ON(job->ibs[0].length_dw > num_dw);
  1019. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1020. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1021. if (r)
  1022. goto error_free;
  1023. return 0;
  1024. error_free:
  1025. amdgpu_job_free(job);
  1026. return r;
  1027. }
  1028. #if defined(CONFIG_DEBUG_FS)
  1029. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1030. {
  1031. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1032. unsigned ttm_pl = *(int *)node->info_ent->data;
  1033. struct drm_device *dev = node->minor->dev;
  1034. struct amdgpu_device *adev = dev->dev_private;
  1035. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1036. int ret;
  1037. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1038. spin_lock(&glob->lru_lock);
  1039. ret = drm_mm_dump_table(m, mm);
  1040. spin_unlock(&glob->lru_lock);
  1041. if (ttm_pl == TTM_PL_VRAM)
  1042. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1043. adev->mman.bdev.man[ttm_pl].size,
  1044. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1045. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1046. return ret;
  1047. }
  1048. static int ttm_pl_vram = TTM_PL_VRAM;
  1049. static int ttm_pl_tt = TTM_PL_TT;
  1050. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1051. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1052. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1053. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1054. #ifdef CONFIG_SWIOTLB
  1055. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1056. #endif
  1057. };
  1058. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1059. size_t size, loff_t *pos)
  1060. {
  1061. struct amdgpu_device *adev = f->f_inode->i_private;
  1062. ssize_t result = 0;
  1063. int r;
  1064. if (size & 0x3 || *pos & 0x3)
  1065. return -EINVAL;
  1066. while (size) {
  1067. unsigned long flags;
  1068. uint32_t value;
  1069. if (*pos >= adev->mc.mc_vram_size)
  1070. return result;
  1071. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1072. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1073. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1074. value = RREG32(mmMM_DATA);
  1075. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1076. r = put_user(value, (uint32_t *)buf);
  1077. if (r)
  1078. return r;
  1079. result += 4;
  1080. buf += 4;
  1081. *pos += 4;
  1082. size -= 4;
  1083. }
  1084. return result;
  1085. }
  1086. static const struct file_operations amdgpu_ttm_vram_fops = {
  1087. .owner = THIS_MODULE,
  1088. .read = amdgpu_ttm_vram_read,
  1089. .llseek = default_llseek
  1090. };
  1091. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1092. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1093. size_t size, loff_t *pos)
  1094. {
  1095. struct amdgpu_device *adev = f->f_inode->i_private;
  1096. ssize_t result = 0;
  1097. int r;
  1098. while (size) {
  1099. loff_t p = *pos / PAGE_SIZE;
  1100. unsigned off = *pos & ~PAGE_MASK;
  1101. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1102. struct page *page;
  1103. void *ptr;
  1104. if (p >= adev->gart.num_cpu_pages)
  1105. return result;
  1106. page = adev->gart.pages[p];
  1107. if (page) {
  1108. ptr = kmap(page);
  1109. ptr += off;
  1110. r = copy_to_user(buf, ptr, cur_size);
  1111. kunmap(adev->gart.pages[p]);
  1112. } else
  1113. r = clear_user(buf, cur_size);
  1114. if (r)
  1115. return -EFAULT;
  1116. result += cur_size;
  1117. buf += cur_size;
  1118. *pos += cur_size;
  1119. size -= cur_size;
  1120. }
  1121. return result;
  1122. }
  1123. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1124. .owner = THIS_MODULE,
  1125. .read = amdgpu_ttm_gtt_read,
  1126. .llseek = default_llseek
  1127. };
  1128. #endif
  1129. #endif
  1130. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1131. {
  1132. #if defined(CONFIG_DEBUG_FS)
  1133. unsigned count;
  1134. struct drm_minor *minor = adev->ddev->primary;
  1135. struct dentry *ent, *root = minor->debugfs_root;
  1136. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1137. adev, &amdgpu_ttm_vram_fops);
  1138. if (IS_ERR(ent))
  1139. return PTR_ERR(ent);
  1140. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1141. adev->mman.vram = ent;
  1142. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1143. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1144. adev, &amdgpu_ttm_gtt_fops);
  1145. if (IS_ERR(ent))
  1146. return PTR_ERR(ent);
  1147. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1148. adev->mman.gtt = ent;
  1149. #endif
  1150. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1151. #ifdef CONFIG_SWIOTLB
  1152. if (!swiotlb_nr_tbl())
  1153. --count;
  1154. #endif
  1155. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1156. #else
  1157. return 0;
  1158. #endif
  1159. }
  1160. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1161. {
  1162. #if defined(CONFIG_DEBUG_FS)
  1163. debugfs_remove(adev->mman.vram);
  1164. adev->mman.vram = NULL;
  1165. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1166. debugfs_remove(adev->mman.gtt);
  1167. adev->mman.gtt = NULL;
  1168. #endif
  1169. #endif
  1170. }