amdgpu_pm.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. if ((adev->flags & AMD_IS_PX) &&
  104. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  105. return snprintf(buf, PAGE_SIZE, "off\n");
  106. if (adev->pp_enabled) {
  107. enum amd_dpm_forced_level level;
  108. level = amdgpu_dpm_get_performance_level(adev);
  109. return snprintf(buf, PAGE_SIZE, "%s\n",
  110. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  111. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  112. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  113. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
  114. } else {
  115. enum amdgpu_dpm_forced_level level;
  116. level = adev->pm.dpm.forced_level;
  117. return snprintf(buf, PAGE_SIZE, "%s\n",
  118. (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  119. (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  120. }
  121. }
  122. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. const char *buf,
  125. size_t count)
  126. {
  127. struct drm_device *ddev = dev_get_drvdata(dev);
  128. struct amdgpu_device *adev = ddev->dev_private;
  129. enum amdgpu_dpm_forced_level level;
  130. int ret = 0;
  131. /* Can't force performance level when the card is off */
  132. if ((adev->flags & AMD_IS_PX) &&
  133. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  134. return -EINVAL;
  135. if (strncmp("low", buf, strlen("low")) == 0) {
  136. level = AMDGPU_DPM_FORCED_LEVEL_LOW;
  137. } else if (strncmp("high", buf, strlen("high")) == 0) {
  138. level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
  139. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  140. level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  141. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  142. level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
  143. } else {
  144. count = -EINVAL;
  145. goto fail;
  146. }
  147. if (adev->pp_enabled)
  148. amdgpu_dpm_force_performance_level(adev, level);
  149. else {
  150. mutex_lock(&adev->pm.mutex);
  151. if (adev->pm.dpm.thermal_active) {
  152. count = -EINVAL;
  153. mutex_unlock(&adev->pm.mutex);
  154. goto fail;
  155. }
  156. ret = amdgpu_dpm_force_performance_level(adev, level);
  157. if (ret)
  158. count = -EINVAL;
  159. else
  160. adev->pm.dpm.forced_level = level;
  161. mutex_unlock(&adev->pm.mutex);
  162. }
  163. fail:
  164. return count;
  165. }
  166. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  167. struct device_attribute *attr,
  168. char *buf)
  169. {
  170. struct drm_device *ddev = dev_get_drvdata(dev);
  171. struct amdgpu_device *adev = ddev->dev_private;
  172. struct pp_states_info data;
  173. int i, buf_len;
  174. if (adev->pp_enabled)
  175. amdgpu_dpm_get_pp_num_states(adev, &data);
  176. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  177. for (i = 0; i < data.nums; i++)
  178. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  179. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  180. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  181. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  182. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  183. return buf_len;
  184. }
  185. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  186. struct device_attribute *attr,
  187. char *buf)
  188. {
  189. struct drm_device *ddev = dev_get_drvdata(dev);
  190. struct amdgpu_device *adev = ddev->dev_private;
  191. struct pp_states_info data;
  192. enum amd_pm_state_type pm = 0;
  193. int i = 0;
  194. if (adev->pp_enabled) {
  195. pm = amdgpu_dpm_get_current_power_state(adev);
  196. amdgpu_dpm_get_pp_num_states(adev, &data);
  197. for (i = 0; i < data.nums; i++) {
  198. if (pm == data.states[i])
  199. break;
  200. }
  201. if (i == data.nums)
  202. i = -EINVAL;
  203. }
  204. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  205. }
  206. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  207. struct device_attribute *attr,
  208. char *buf)
  209. {
  210. struct drm_device *ddev = dev_get_drvdata(dev);
  211. struct amdgpu_device *adev = ddev->dev_private;
  212. struct pp_states_info data;
  213. enum amd_pm_state_type pm = 0;
  214. int i;
  215. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  216. pm = amdgpu_dpm_get_current_power_state(adev);
  217. amdgpu_dpm_get_pp_num_states(adev, &data);
  218. for (i = 0; i < data.nums; i++) {
  219. if (pm == data.states[i])
  220. break;
  221. }
  222. if (i == data.nums)
  223. i = -EINVAL;
  224. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  225. } else
  226. return snprintf(buf, PAGE_SIZE, "\n");
  227. }
  228. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  229. struct device_attribute *attr,
  230. const char *buf,
  231. size_t count)
  232. {
  233. struct drm_device *ddev = dev_get_drvdata(dev);
  234. struct amdgpu_device *adev = ddev->dev_private;
  235. enum amd_pm_state_type state = 0;
  236. unsigned long idx;
  237. int ret;
  238. if (strlen(buf) == 1)
  239. adev->pp_force_state_enabled = false;
  240. else if (adev->pp_enabled) {
  241. struct pp_states_info data;
  242. ret = kstrtoul(buf, 0, &idx);
  243. if (ret || idx >= ARRAY_SIZE(data.states)) {
  244. count = -EINVAL;
  245. goto fail;
  246. }
  247. amdgpu_dpm_get_pp_num_states(adev, &data);
  248. state = data.states[idx];
  249. /* only set user selected power states */
  250. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  251. state != POWER_STATE_TYPE_DEFAULT) {
  252. amdgpu_dpm_dispatch_task(adev,
  253. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  254. adev->pp_force_state_enabled = true;
  255. }
  256. }
  257. fail:
  258. return count;
  259. }
  260. static ssize_t amdgpu_get_pp_table(struct device *dev,
  261. struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct drm_device *ddev = dev_get_drvdata(dev);
  265. struct amdgpu_device *adev = ddev->dev_private;
  266. char *table = NULL;
  267. int size, i;
  268. if (adev->pp_enabled)
  269. size = amdgpu_dpm_get_pp_table(adev, &table);
  270. else
  271. return 0;
  272. if (size >= PAGE_SIZE)
  273. size = PAGE_SIZE - 1;
  274. for (i = 0; i < size; i++) {
  275. sprintf(buf + i, "%02x", table[i]);
  276. }
  277. sprintf(buf + i, "\n");
  278. return size;
  279. }
  280. static ssize_t amdgpu_set_pp_table(struct device *dev,
  281. struct device_attribute *attr,
  282. const char *buf,
  283. size_t count)
  284. {
  285. struct drm_device *ddev = dev_get_drvdata(dev);
  286. struct amdgpu_device *adev = ddev->dev_private;
  287. if (adev->pp_enabled)
  288. amdgpu_dpm_set_pp_table(adev, buf, count);
  289. return count;
  290. }
  291. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = dev_get_drvdata(dev);
  296. struct amdgpu_device *adev = ddev->dev_private;
  297. ssize_t size = 0;
  298. if (adev->pp_enabled)
  299. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  300. return size;
  301. }
  302. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  303. struct device_attribute *attr,
  304. const char *buf,
  305. size_t count)
  306. {
  307. struct drm_device *ddev = dev_get_drvdata(dev);
  308. struct amdgpu_device *adev = ddev->dev_private;
  309. int ret;
  310. long level;
  311. uint32_t i, mask = 0;
  312. char sub_str[2];
  313. for (i = 0; i < strlen(buf) - 1; i++) {
  314. sub_str[0] = *(buf + i);
  315. sub_str[1] = '\0';
  316. ret = kstrtol(sub_str, 0, &level);
  317. if (ret) {
  318. count = -EINVAL;
  319. goto fail;
  320. }
  321. mask |= 1 << level;
  322. }
  323. if (adev->pp_enabled)
  324. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  325. fail:
  326. return count;
  327. }
  328. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  329. struct device_attribute *attr,
  330. char *buf)
  331. {
  332. struct drm_device *ddev = dev_get_drvdata(dev);
  333. struct amdgpu_device *adev = ddev->dev_private;
  334. ssize_t size = 0;
  335. if (adev->pp_enabled)
  336. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  337. return size;
  338. }
  339. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  340. struct device_attribute *attr,
  341. const char *buf,
  342. size_t count)
  343. {
  344. struct drm_device *ddev = dev_get_drvdata(dev);
  345. struct amdgpu_device *adev = ddev->dev_private;
  346. int ret;
  347. long level;
  348. uint32_t i, mask = 0;
  349. char sub_str[2];
  350. for (i = 0; i < strlen(buf) - 1; i++) {
  351. sub_str[0] = *(buf + i);
  352. sub_str[1] = '\0';
  353. ret = kstrtol(sub_str, 0, &level);
  354. if (ret) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. mask |= 1 << level;
  359. }
  360. if (adev->pp_enabled)
  361. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  362. fail:
  363. return count;
  364. }
  365. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  366. struct device_attribute *attr,
  367. char *buf)
  368. {
  369. struct drm_device *ddev = dev_get_drvdata(dev);
  370. struct amdgpu_device *adev = ddev->dev_private;
  371. ssize_t size = 0;
  372. if (adev->pp_enabled)
  373. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  374. return size;
  375. }
  376. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  377. struct device_attribute *attr,
  378. const char *buf,
  379. size_t count)
  380. {
  381. struct drm_device *ddev = dev_get_drvdata(dev);
  382. struct amdgpu_device *adev = ddev->dev_private;
  383. int ret;
  384. long level;
  385. uint32_t i, mask = 0;
  386. char sub_str[2];
  387. for (i = 0; i < strlen(buf) - 1; i++) {
  388. sub_str[0] = *(buf + i);
  389. sub_str[1] = '\0';
  390. ret = kstrtol(sub_str, 0, &level);
  391. if (ret) {
  392. count = -EINVAL;
  393. goto fail;
  394. }
  395. mask |= 1 << level;
  396. }
  397. if (adev->pp_enabled)
  398. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  399. fail:
  400. return count;
  401. }
  402. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  403. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  404. amdgpu_get_dpm_forced_performance_level,
  405. amdgpu_set_dpm_forced_performance_level);
  406. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  407. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  408. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  409. amdgpu_get_pp_force_state,
  410. amdgpu_set_pp_force_state);
  411. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  412. amdgpu_get_pp_table,
  413. amdgpu_set_pp_table);
  414. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  415. amdgpu_get_pp_dpm_sclk,
  416. amdgpu_set_pp_dpm_sclk);
  417. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  418. amdgpu_get_pp_dpm_mclk,
  419. amdgpu_set_pp_dpm_mclk);
  420. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  421. amdgpu_get_pp_dpm_pcie,
  422. amdgpu_set_pp_dpm_pcie);
  423. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  424. struct device_attribute *attr,
  425. char *buf)
  426. {
  427. struct amdgpu_device *adev = dev_get_drvdata(dev);
  428. struct drm_device *ddev = adev->ddev;
  429. int temp;
  430. /* Can't get temperature when the card is off */
  431. if ((adev->flags & AMD_IS_PX) &&
  432. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  433. return -EINVAL;
  434. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  435. temp = 0;
  436. else
  437. temp = amdgpu_dpm_get_temperature(adev);
  438. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  439. }
  440. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  441. struct device_attribute *attr,
  442. char *buf)
  443. {
  444. struct amdgpu_device *adev = dev_get_drvdata(dev);
  445. int hyst = to_sensor_dev_attr(attr)->index;
  446. int temp;
  447. if (hyst)
  448. temp = adev->pm.dpm.thermal.min_temp;
  449. else
  450. temp = adev->pm.dpm.thermal.max_temp;
  451. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  452. }
  453. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  454. struct device_attribute *attr,
  455. char *buf)
  456. {
  457. struct amdgpu_device *adev = dev_get_drvdata(dev);
  458. u32 pwm_mode = 0;
  459. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  460. return -EINVAL;
  461. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  462. /* never 0 (full-speed), fuse or smc-controlled always */
  463. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  464. }
  465. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  466. struct device_attribute *attr,
  467. const char *buf,
  468. size_t count)
  469. {
  470. struct amdgpu_device *adev = dev_get_drvdata(dev);
  471. int err;
  472. int value;
  473. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  474. return -EINVAL;
  475. err = kstrtoint(buf, 10, &value);
  476. if (err)
  477. return err;
  478. switch (value) {
  479. case 1: /* manual, percent-based */
  480. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  481. break;
  482. default: /* disable */
  483. amdgpu_dpm_set_fan_control_mode(adev, 0);
  484. break;
  485. }
  486. return count;
  487. }
  488. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  489. struct device_attribute *attr,
  490. char *buf)
  491. {
  492. return sprintf(buf, "%i\n", 0);
  493. }
  494. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  495. struct device_attribute *attr,
  496. char *buf)
  497. {
  498. return sprintf(buf, "%i\n", 255);
  499. }
  500. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  501. struct device_attribute *attr,
  502. const char *buf, size_t count)
  503. {
  504. struct amdgpu_device *adev = dev_get_drvdata(dev);
  505. int err;
  506. u32 value;
  507. err = kstrtou32(buf, 10, &value);
  508. if (err)
  509. return err;
  510. value = (value * 100) / 255;
  511. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  512. if (err)
  513. return err;
  514. return count;
  515. }
  516. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  517. struct device_attribute *attr,
  518. char *buf)
  519. {
  520. struct amdgpu_device *adev = dev_get_drvdata(dev);
  521. int err;
  522. u32 speed;
  523. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  524. if (err)
  525. return err;
  526. speed = (speed * 255) / 100;
  527. return sprintf(buf, "%i\n", speed);
  528. }
  529. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  530. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  531. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  532. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  533. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  534. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  535. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  536. static struct attribute *hwmon_attributes[] = {
  537. &sensor_dev_attr_temp1_input.dev_attr.attr,
  538. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  539. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  540. &sensor_dev_attr_pwm1.dev_attr.attr,
  541. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  542. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  543. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  544. NULL
  545. };
  546. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  547. struct attribute *attr, int index)
  548. {
  549. struct device *dev = kobj_to_dev(kobj);
  550. struct amdgpu_device *adev = dev_get_drvdata(dev);
  551. umode_t effective_mode = attr->mode;
  552. /* Skip limit attributes if DPM is not enabled */
  553. if (!adev->pm.dpm_enabled &&
  554. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  555. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  556. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  557. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  558. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  559. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  560. return 0;
  561. if (adev->pp_enabled)
  562. return effective_mode;
  563. /* Skip fan attributes if fan is not present */
  564. if (adev->pm.no_fan &&
  565. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  566. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  567. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  568. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  569. return 0;
  570. /* mask fan attributes if we have no bindings for this asic to expose */
  571. if ((!adev->pm.funcs->get_fan_speed_percent &&
  572. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  573. (!adev->pm.funcs->get_fan_control_mode &&
  574. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  575. effective_mode &= ~S_IRUGO;
  576. if ((!adev->pm.funcs->set_fan_speed_percent &&
  577. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  578. (!adev->pm.funcs->set_fan_control_mode &&
  579. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  580. effective_mode &= ~S_IWUSR;
  581. /* hide max/min values if we can't both query and manage the fan */
  582. if ((!adev->pm.funcs->set_fan_speed_percent &&
  583. !adev->pm.funcs->get_fan_speed_percent) &&
  584. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  585. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  586. return 0;
  587. return effective_mode;
  588. }
  589. static const struct attribute_group hwmon_attrgroup = {
  590. .attrs = hwmon_attributes,
  591. .is_visible = hwmon_attributes_visible,
  592. };
  593. static const struct attribute_group *hwmon_groups[] = {
  594. &hwmon_attrgroup,
  595. NULL
  596. };
  597. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  598. {
  599. struct amdgpu_device *adev =
  600. container_of(work, struct amdgpu_device,
  601. pm.dpm.thermal.work);
  602. /* switch to the thermal state */
  603. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  604. if (!adev->pm.dpm_enabled)
  605. return;
  606. if (adev->pm.funcs->get_temperature) {
  607. int temp = amdgpu_dpm_get_temperature(adev);
  608. if (temp < adev->pm.dpm.thermal.min_temp)
  609. /* switch back the user state */
  610. dpm_state = adev->pm.dpm.user_state;
  611. } else {
  612. if (adev->pm.dpm.thermal.high_to_low)
  613. /* switch back the user state */
  614. dpm_state = adev->pm.dpm.user_state;
  615. }
  616. mutex_lock(&adev->pm.mutex);
  617. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  618. adev->pm.dpm.thermal_active = true;
  619. else
  620. adev->pm.dpm.thermal_active = false;
  621. adev->pm.dpm.state = dpm_state;
  622. mutex_unlock(&adev->pm.mutex);
  623. amdgpu_pm_compute_clocks(adev);
  624. }
  625. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  626. enum amd_pm_state_type dpm_state)
  627. {
  628. int i;
  629. struct amdgpu_ps *ps;
  630. u32 ui_class;
  631. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  632. true : false;
  633. /* check if the vblank period is too short to adjust the mclk */
  634. if (single_display && adev->pm.funcs->vblank_too_short) {
  635. if (amdgpu_dpm_vblank_too_short(adev))
  636. single_display = false;
  637. }
  638. /* certain older asics have a separare 3D performance state,
  639. * so try that first if the user selected performance
  640. */
  641. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  642. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  643. /* balanced states don't exist at the moment */
  644. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  645. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  646. restart_search:
  647. /* Pick the best power state based on current conditions */
  648. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  649. ps = &adev->pm.dpm.ps[i];
  650. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  651. switch (dpm_state) {
  652. /* user states */
  653. case POWER_STATE_TYPE_BATTERY:
  654. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  655. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  656. if (single_display)
  657. return ps;
  658. } else
  659. return ps;
  660. }
  661. break;
  662. case POWER_STATE_TYPE_BALANCED:
  663. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  664. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  665. if (single_display)
  666. return ps;
  667. } else
  668. return ps;
  669. }
  670. break;
  671. case POWER_STATE_TYPE_PERFORMANCE:
  672. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  673. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  674. if (single_display)
  675. return ps;
  676. } else
  677. return ps;
  678. }
  679. break;
  680. /* internal states */
  681. case POWER_STATE_TYPE_INTERNAL_UVD:
  682. if (adev->pm.dpm.uvd_ps)
  683. return adev->pm.dpm.uvd_ps;
  684. else
  685. break;
  686. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  687. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  688. return ps;
  689. break;
  690. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  691. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  692. return ps;
  693. break;
  694. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  695. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  696. return ps;
  697. break;
  698. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  699. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  700. return ps;
  701. break;
  702. case POWER_STATE_TYPE_INTERNAL_BOOT:
  703. return adev->pm.dpm.boot_ps;
  704. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  705. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  706. return ps;
  707. break;
  708. case POWER_STATE_TYPE_INTERNAL_ACPI:
  709. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  710. return ps;
  711. break;
  712. case POWER_STATE_TYPE_INTERNAL_ULV:
  713. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  714. return ps;
  715. break;
  716. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  717. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  718. return ps;
  719. break;
  720. default:
  721. break;
  722. }
  723. }
  724. /* use a fallback state if we didn't match */
  725. switch (dpm_state) {
  726. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  727. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  728. goto restart_search;
  729. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  730. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  731. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  732. if (adev->pm.dpm.uvd_ps) {
  733. return adev->pm.dpm.uvd_ps;
  734. } else {
  735. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  736. goto restart_search;
  737. }
  738. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  739. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  740. goto restart_search;
  741. case POWER_STATE_TYPE_INTERNAL_ACPI:
  742. dpm_state = POWER_STATE_TYPE_BATTERY;
  743. goto restart_search;
  744. case POWER_STATE_TYPE_BATTERY:
  745. case POWER_STATE_TYPE_BALANCED:
  746. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  747. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  748. goto restart_search;
  749. default:
  750. break;
  751. }
  752. return NULL;
  753. }
  754. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  755. {
  756. int i;
  757. struct amdgpu_ps *ps;
  758. enum amd_pm_state_type dpm_state;
  759. int ret;
  760. /* if dpm init failed */
  761. if (!adev->pm.dpm_enabled)
  762. return;
  763. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  764. /* add other state override checks here */
  765. if ((!adev->pm.dpm.thermal_active) &&
  766. (!adev->pm.dpm.uvd_active))
  767. adev->pm.dpm.state = adev->pm.dpm.user_state;
  768. }
  769. dpm_state = adev->pm.dpm.state;
  770. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  771. if (ps)
  772. adev->pm.dpm.requested_ps = ps;
  773. else
  774. return;
  775. /* no need to reprogram if nothing changed unless we are on BTC+ */
  776. if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
  777. /* vce just modifies an existing state so force a change */
  778. if (ps->vce_active != adev->pm.dpm.vce_active)
  779. goto force;
  780. if (adev->flags & AMD_IS_APU) {
  781. /* for APUs if the num crtcs changed but state is the same,
  782. * all we need to do is update the display configuration.
  783. */
  784. if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
  785. /* update display watermarks based on new power state */
  786. amdgpu_display_bandwidth_update(adev);
  787. /* update displays */
  788. amdgpu_dpm_display_configuration_changed(adev);
  789. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  790. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  791. }
  792. return;
  793. } else {
  794. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  795. * nothing to do, if the num crtcs is > 1 and state is the same,
  796. * update display configuration.
  797. */
  798. if (adev->pm.dpm.new_active_crtcs ==
  799. adev->pm.dpm.current_active_crtcs) {
  800. return;
  801. } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
  802. (adev->pm.dpm.new_active_crtc_count > 1)) {
  803. /* update display watermarks based on new power state */
  804. amdgpu_display_bandwidth_update(adev);
  805. /* update displays */
  806. amdgpu_dpm_display_configuration_changed(adev);
  807. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  808. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  809. return;
  810. }
  811. }
  812. }
  813. force:
  814. if (amdgpu_dpm == 1) {
  815. printk("switching from power state:\n");
  816. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  817. printk("switching to power state:\n");
  818. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  819. }
  820. /* update whether vce is active */
  821. ps->vce_active = adev->pm.dpm.vce_active;
  822. ret = amdgpu_dpm_pre_set_power_state(adev);
  823. if (ret)
  824. return;
  825. /* update display watermarks based on new power state */
  826. amdgpu_display_bandwidth_update(adev);
  827. /* wait for the rings to drain */
  828. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  829. struct amdgpu_ring *ring = adev->rings[i];
  830. if (ring && ring->ready)
  831. amdgpu_fence_wait_empty(ring);
  832. }
  833. /* program the new power state */
  834. amdgpu_dpm_set_power_state(adev);
  835. /* update current power state */
  836. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
  837. amdgpu_dpm_post_set_power_state(adev);
  838. /* update displays */
  839. amdgpu_dpm_display_configuration_changed(adev);
  840. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  841. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  842. if (adev->pm.funcs->force_performance_level) {
  843. if (adev->pm.dpm.thermal_active) {
  844. enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
  845. /* force low perf level for thermal */
  846. amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
  847. /* save the user's level */
  848. adev->pm.dpm.forced_level = level;
  849. } else {
  850. /* otherwise, user selected level */
  851. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  852. }
  853. }
  854. }
  855. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  856. {
  857. if (adev->pp_enabled)
  858. amdgpu_dpm_powergate_uvd(adev, !enable);
  859. else {
  860. if (adev->pm.funcs->powergate_uvd) {
  861. mutex_lock(&adev->pm.mutex);
  862. /* enable/disable UVD */
  863. amdgpu_dpm_powergate_uvd(adev, !enable);
  864. mutex_unlock(&adev->pm.mutex);
  865. } else {
  866. if (enable) {
  867. mutex_lock(&adev->pm.mutex);
  868. adev->pm.dpm.uvd_active = true;
  869. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  870. mutex_unlock(&adev->pm.mutex);
  871. } else {
  872. mutex_lock(&adev->pm.mutex);
  873. adev->pm.dpm.uvd_active = false;
  874. mutex_unlock(&adev->pm.mutex);
  875. }
  876. amdgpu_pm_compute_clocks(adev);
  877. }
  878. }
  879. }
  880. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  881. {
  882. if (adev->pp_enabled)
  883. amdgpu_dpm_powergate_vce(adev, !enable);
  884. else {
  885. if (adev->pm.funcs->powergate_vce) {
  886. mutex_lock(&adev->pm.mutex);
  887. amdgpu_dpm_powergate_vce(adev, !enable);
  888. mutex_unlock(&adev->pm.mutex);
  889. } else {
  890. if (enable) {
  891. mutex_lock(&adev->pm.mutex);
  892. adev->pm.dpm.vce_active = true;
  893. /* XXX select vce level based on ring/task */
  894. adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
  895. mutex_unlock(&adev->pm.mutex);
  896. } else {
  897. mutex_lock(&adev->pm.mutex);
  898. adev->pm.dpm.vce_active = false;
  899. mutex_unlock(&adev->pm.mutex);
  900. }
  901. amdgpu_pm_compute_clocks(adev);
  902. }
  903. }
  904. }
  905. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  906. {
  907. int i;
  908. if (adev->pp_enabled)
  909. /* TO DO */
  910. return;
  911. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  912. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  913. }
  914. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  915. {
  916. int ret;
  917. if (adev->pm.sysfs_initialized)
  918. return 0;
  919. if (!adev->pp_enabled) {
  920. if (adev->pm.funcs->get_temperature == NULL)
  921. return 0;
  922. }
  923. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  924. DRIVER_NAME, adev,
  925. hwmon_groups);
  926. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  927. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  928. dev_err(adev->dev,
  929. "Unable to register hwmon device: %d\n", ret);
  930. return ret;
  931. }
  932. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  933. if (ret) {
  934. DRM_ERROR("failed to create device file for dpm state\n");
  935. return ret;
  936. }
  937. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  938. if (ret) {
  939. DRM_ERROR("failed to create device file for dpm state\n");
  940. return ret;
  941. }
  942. if (adev->pp_enabled) {
  943. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  944. if (ret) {
  945. DRM_ERROR("failed to create device file pp_num_states\n");
  946. return ret;
  947. }
  948. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  949. if (ret) {
  950. DRM_ERROR("failed to create device file pp_cur_state\n");
  951. return ret;
  952. }
  953. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  954. if (ret) {
  955. DRM_ERROR("failed to create device file pp_force_state\n");
  956. return ret;
  957. }
  958. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  959. if (ret) {
  960. DRM_ERROR("failed to create device file pp_table\n");
  961. return ret;
  962. }
  963. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  964. if (ret) {
  965. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  966. return ret;
  967. }
  968. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  969. if (ret) {
  970. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  971. return ret;
  972. }
  973. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  974. if (ret) {
  975. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  976. return ret;
  977. }
  978. }
  979. ret = amdgpu_debugfs_pm_init(adev);
  980. if (ret) {
  981. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  982. return ret;
  983. }
  984. adev->pm.sysfs_initialized = true;
  985. return 0;
  986. }
  987. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  988. {
  989. if (adev->pm.int_hwmon_dev)
  990. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  991. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  992. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  993. if (adev->pp_enabled) {
  994. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  995. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  996. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  997. device_remove_file(adev->dev, &dev_attr_pp_table);
  998. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  999. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1000. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1001. }
  1002. }
  1003. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1004. {
  1005. struct drm_device *ddev = adev->ddev;
  1006. struct drm_crtc *crtc;
  1007. struct amdgpu_crtc *amdgpu_crtc;
  1008. if (!adev->pm.dpm_enabled)
  1009. return;
  1010. if (adev->pp_enabled) {
  1011. int i = 0;
  1012. amdgpu_display_bandwidth_update(adev);
  1013. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1014. struct amdgpu_ring *ring = adev->rings[i];
  1015. if (ring && ring->ready)
  1016. amdgpu_fence_wait_empty(ring);
  1017. }
  1018. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1019. } else {
  1020. mutex_lock(&adev->pm.mutex);
  1021. adev->pm.dpm.new_active_crtcs = 0;
  1022. adev->pm.dpm.new_active_crtc_count = 0;
  1023. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1024. list_for_each_entry(crtc,
  1025. &ddev->mode_config.crtc_list, head) {
  1026. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1027. if (crtc->enabled) {
  1028. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1029. adev->pm.dpm.new_active_crtc_count++;
  1030. }
  1031. }
  1032. }
  1033. /* update battery/ac status */
  1034. if (power_supply_is_system_supplied() > 0)
  1035. adev->pm.dpm.ac_power = true;
  1036. else
  1037. adev->pm.dpm.ac_power = false;
  1038. amdgpu_dpm_change_power_state_locked(adev);
  1039. mutex_unlock(&adev->pm.mutex);
  1040. }
  1041. }
  1042. /*
  1043. * Debugfs info
  1044. */
  1045. #if defined(CONFIG_DEBUG_FS)
  1046. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1047. {
  1048. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1049. struct drm_device *dev = node->minor->dev;
  1050. struct amdgpu_device *adev = dev->dev_private;
  1051. struct drm_device *ddev = adev->ddev;
  1052. if (!adev->pm.dpm_enabled) {
  1053. seq_printf(m, "dpm not enabled\n");
  1054. return 0;
  1055. }
  1056. if ((adev->flags & AMD_IS_PX) &&
  1057. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1058. seq_printf(m, "PX asic powered off\n");
  1059. } else if (adev->pp_enabled) {
  1060. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1061. } else {
  1062. mutex_lock(&adev->pm.mutex);
  1063. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1064. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1065. else
  1066. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1067. mutex_unlock(&adev->pm.mutex);
  1068. }
  1069. return 0;
  1070. }
  1071. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1072. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1073. };
  1074. #endif
  1075. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1076. {
  1077. #if defined(CONFIG_DEBUG_FS)
  1078. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1079. #else
  1080. return 0;
  1081. #endif
  1082. }