pata_serverworks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * pata_serverworks.c - Serverworks PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * based upon
  7. *
  8. * serverworks.c
  9. *
  10. * Copyright (C) 1998-2000 Michel Aubry
  11. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
  12. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  13. * Portions copyright (c) 2001 Sun Microsystems
  14. *
  15. *
  16. * RCC/ServerWorks IDE driver for Linux
  17. *
  18. * OSB4: `Open South Bridge' IDE Interface (fn 1)
  19. * supports UDMA mode 2 (33 MB/s)
  20. *
  21. * CSB5: `Champion South Bridge' IDE Interface (fn 1)
  22. * all revisions support UDMA mode 4 (66 MB/s)
  23. * revision A2.0 and up support UDMA mode 5 (100 MB/s)
  24. *
  25. * *** The CSB5 does not provide ANY register ***
  26. * *** to detect 80-conductor cable presence. ***
  27. *
  28. * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
  29. *
  30. * Documentation:
  31. * Available under NDA only. Errata info very hard to get.
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/init.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <scsi/scsi_host.h>
  40. #include <linux/libata.h>
  41. #define DRV_NAME "pata_serverworks"
  42. #define DRV_VERSION "0.4.0"
  43. #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
  44. #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
  45. /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
  46. * can overrun their FIFOs when used with the CSB5 */
  47. static const char *csb_bad_ata100[] = {
  48. "ST320011A",
  49. "ST340016A",
  50. "ST360021A",
  51. "ST380021A",
  52. NULL
  53. };
  54. /**
  55. * dell_cable - Dell serverworks cable detection
  56. * @ap: ATA port to do cable detect
  57. *
  58. * Dell hide the 40/80 pin select for their interfaces in the top two
  59. * bits of the subsystem ID.
  60. */
  61. static int dell_cable(struct ata_port *ap) {
  62. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  63. if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
  64. return ATA_CBL_PATA80;
  65. return ATA_CBL_PATA40;
  66. }
  67. /**
  68. * sun_cable - Sun Cobalt 'Alpine' cable detection
  69. * @ap: ATA port to do cable select
  70. *
  71. * Cobalt CSB5 IDE hides the 40/80pin in the top two bits of the
  72. * subsystem ID the same as dell. We could use one function but we may
  73. * need to extend the Dell one in future
  74. */
  75. static int sun_cable(struct ata_port *ap) {
  76. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  77. if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
  78. return ATA_CBL_PATA80;
  79. return ATA_CBL_PATA40;
  80. }
  81. /**
  82. * osb4_cable - OSB4 cable detect
  83. * @ap: ATA port to check
  84. *
  85. * The OSB4 isn't UDMA66 capable so this is easy
  86. */
  87. static int osb4_cable(struct ata_port *ap) {
  88. return ATA_CBL_PATA40;
  89. }
  90. /**
  91. * csb4_cable - CSB5/6 cable detect
  92. * @ap: ATA port to check
  93. *
  94. * Serverworks default arrangement is to use the drive side detection
  95. * only.
  96. */
  97. static int csb_cable(struct ata_port *ap) {
  98. return ATA_CBL_PATA80;
  99. }
  100. struct sv_cable_table {
  101. int device;
  102. int subvendor;
  103. int (*cable_detect)(struct ata_port *ap);
  104. };
  105. /*
  106. * Note that we don't copy the old serverworks code because the old
  107. * code contains obvious mistakes
  108. */
  109. static struct sv_cable_table cable_detect[] = {
  110. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, dell_cable },
  111. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, dell_cable },
  112. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN, sun_cable },
  113. { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, osb4_cable },
  114. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, csb_cable },
  115. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, csb_cable },
  116. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, csb_cable },
  117. { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, csb_cable },
  118. { }
  119. };
  120. /**
  121. * serverworks_cable_detect - cable detection
  122. * @ap: ATA port
  123. *
  124. * Perform cable detection according to the device and subvendor
  125. * identifications
  126. */
  127. static int serverworks_cable_detect(struct ata_port *ap) {
  128. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  129. struct sv_cable_table *cb = cable_detect;
  130. while(cb->device) {
  131. if (cb->device == pdev->device &&
  132. (cb->subvendor == pdev->subsystem_vendor ||
  133. cb->subvendor == PCI_ANY_ID)) {
  134. return cb->cable_detect(ap);
  135. }
  136. cb++;
  137. }
  138. BUG();
  139. return -1; /* kill compiler warning */
  140. }
  141. /**
  142. * serverworks_is_csb - Check for CSB or OSB
  143. * @pdev: PCI device to check
  144. *
  145. * Returns true if the device being checked is known to be a CSB
  146. * series device.
  147. */
  148. static u8 serverworks_is_csb(struct pci_dev *pdev)
  149. {
  150. switch (pdev->device) {
  151. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  152. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  153. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  154. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  155. return 1;
  156. default:
  157. break;
  158. }
  159. return 0;
  160. }
  161. /**
  162. * serverworks_osb4_filter - mode selection filter
  163. * @ap: ATA interface
  164. * @adev: ATA device
  165. *
  166. * Filter the offered modes for the device to apply controller
  167. * specific rules. OSB4 requires no UDMA for disks due to a FIFO
  168. * bug we hit.
  169. */
  170. static unsigned long serverworks_osb4_filter(const struct ata_port *ap, struct ata_device *adev, unsigned long mask)
  171. {
  172. if (adev->class == ATA_DEV_ATA)
  173. mask &= ~ATA_MASK_UDMA;
  174. return ata_pci_default_filter(ap, adev, mask);
  175. }
  176. /**
  177. * serverworks_csb_filter - mode selection filter
  178. * @ap: ATA interface
  179. * @adev: ATA device
  180. *
  181. * Check the blacklist and disable UDMA5 if matched
  182. */
  183. static unsigned long serverworks_csb_filter(const struct ata_port *ap, struct ata_device *adev, unsigned long mask)
  184. {
  185. const char *p;
  186. char model_num[ATA_ID_PROD_LEN + 1];
  187. int i;
  188. /* Disk, UDMA */
  189. if (adev->class != ATA_DEV_ATA)
  190. return ata_pci_default_filter(ap, adev, mask);
  191. /* Actually do need to check */
  192. ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  193. for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) {
  194. if (!strcmp(p, model_num))
  195. mask &= ~(0x1F << ATA_SHIFT_UDMA);
  196. }
  197. return ata_pci_default_filter(ap, adev, mask);
  198. }
  199. /**
  200. * serverworks_set_piomode - set initial PIO mode data
  201. * @ap: ATA interface
  202. * @adev: ATA device
  203. *
  204. * Program the OSB4/CSB5 timing registers for PIO. The PIO register
  205. * load is done as a simple lookup.
  206. */
  207. static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev)
  208. {
  209. static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
  210. int offset = 1 + (2 * ap->port_no) - adev->devno;
  211. int devbits = (2 * ap->port_no + adev->devno) * 4;
  212. u16 csb5_pio;
  213. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  214. int pio = adev->pio_mode - XFER_PIO_0;
  215. pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]);
  216. /* The OSB4 just requires the timing but the CSB series want the
  217. mode number as well */
  218. if (serverworks_is_csb(pdev)) {
  219. pci_read_config_word(pdev, 0x4A, &csb5_pio);
  220. csb5_pio &= ~(0x0F << devbits);
  221. pci_write_config_byte(pdev, 0x4A, csb5_pio | (pio << devbits));
  222. }
  223. }
  224. /**
  225. * serverworks_set_dmamode - set initial DMA mode data
  226. * @ap: ATA interface
  227. * @adev: ATA device
  228. *
  229. * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
  230. * chipset. The MWDMA mode values are pulled from a lookup table
  231. * while the chipset uses mode number for UDMA.
  232. */
  233. static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  234. {
  235. static const u8 dma_mode[] = { 0x77, 0x21, 0x20 };
  236. int offset = 1 + 2 * ap->port_no - adev->devno;
  237. int devbits = (2 * ap->port_no + adev->devno);
  238. u8 ultra;
  239. u8 ultra_cfg;
  240. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  241. pci_read_config_byte(pdev, 0x54, &ultra_cfg);
  242. if (adev->dma_mode >= XFER_UDMA_0) {
  243. pci_write_config_byte(pdev, 0x44 + offset, 0x20);
  244. pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra);
  245. ultra &= ~(0x0F << (ap->port_no * 4));
  246. ultra |= (adev->dma_mode - XFER_UDMA_0)
  247. << (ap->port_no * 4);
  248. pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra);
  249. ultra_cfg |= (1 << devbits);
  250. } else {
  251. pci_write_config_byte(pdev, 0x44 + offset,
  252. dma_mode[adev->dma_mode - XFER_MW_DMA_0]);
  253. ultra_cfg &= ~(1 << devbits);
  254. }
  255. pci_write_config_byte(pdev, 0x54, ultra_cfg);
  256. }
  257. static struct scsi_host_template serverworks_sht = {
  258. .module = THIS_MODULE,
  259. .name = DRV_NAME,
  260. .ioctl = ata_scsi_ioctl,
  261. .queuecommand = ata_scsi_queuecmd,
  262. .can_queue = ATA_DEF_QUEUE,
  263. .this_id = ATA_SHT_THIS_ID,
  264. .sg_tablesize = LIBATA_MAX_PRD,
  265. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  266. .emulated = ATA_SHT_EMULATED,
  267. .use_clustering = ATA_SHT_USE_CLUSTERING,
  268. .proc_name = DRV_NAME,
  269. .dma_boundary = ATA_DMA_BOUNDARY,
  270. .slave_configure = ata_scsi_slave_config,
  271. .slave_destroy = ata_scsi_slave_destroy,
  272. .bios_param = ata_std_bios_param,
  273. #ifdef CONFIG_PM
  274. .resume = ata_scsi_device_resume,
  275. .suspend = ata_scsi_device_suspend,
  276. #endif
  277. };
  278. static struct ata_port_operations serverworks_osb4_port_ops = {
  279. .port_disable = ata_port_disable,
  280. .set_piomode = serverworks_set_piomode,
  281. .set_dmamode = serverworks_set_dmamode,
  282. .mode_filter = serverworks_osb4_filter,
  283. .tf_load = ata_tf_load,
  284. .tf_read = ata_tf_read,
  285. .check_status = ata_check_status,
  286. .exec_command = ata_exec_command,
  287. .dev_select = ata_std_dev_select,
  288. .freeze = ata_bmdma_freeze,
  289. .thaw = ata_bmdma_thaw,
  290. .error_handler = ata_bmdma_error_handler,
  291. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  292. .cable_detect = serverworks_cable_detect,
  293. .bmdma_setup = ata_bmdma_setup,
  294. .bmdma_start = ata_bmdma_start,
  295. .bmdma_stop = ata_bmdma_stop,
  296. .bmdma_status = ata_bmdma_status,
  297. .qc_prep = ata_qc_prep,
  298. .qc_issue = ata_qc_issue_prot,
  299. .data_xfer = ata_data_xfer,
  300. .irq_handler = ata_interrupt,
  301. .irq_clear = ata_bmdma_irq_clear,
  302. .irq_on = ata_irq_on,
  303. .irq_ack = ata_irq_ack,
  304. .port_start = ata_port_start,
  305. };
  306. static struct ata_port_operations serverworks_csb_port_ops = {
  307. .port_disable = ata_port_disable,
  308. .set_piomode = serverworks_set_piomode,
  309. .set_dmamode = serverworks_set_dmamode,
  310. .mode_filter = serverworks_csb_filter,
  311. .tf_load = ata_tf_load,
  312. .tf_read = ata_tf_read,
  313. .check_status = ata_check_status,
  314. .exec_command = ata_exec_command,
  315. .dev_select = ata_std_dev_select,
  316. .freeze = ata_bmdma_freeze,
  317. .thaw = ata_bmdma_thaw,
  318. .error_handler = ata_bmdma_error_handler,
  319. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  320. .cable_detect = serverworks_cable_detect,
  321. .bmdma_setup = ata_bmdma_setup,
  322. .bmdma_start = ata_bmdma_start,
  323. .bmdma_stop = ata_bmdma_stop,
  324. .bmdma_status = ata_bmdma_status,
  325. .qc_prep = ata_qc_prep,
  326. .qc_issue = ata_qc_issue_prot,
  327. .data_xfer = ata_data_xfer,
  328. .irq_handler = ata_interrupt,
  329. .irq_clear = ata_bmdma_irq_clear,
  330. .irq_on = ata_irq_on,
  331. .irq_ack = ata_irq_ack,
  332. .port_start = ata_port_start,
  333. };
  334. static int serverworks_fixup_osb4(struct pci_dev *pdev)
  335. {
  336. u32 reg;
  337. struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  338. PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
  339. if (isa_dev) {
  340. pci_read_config_dword(isa_dev, 0x64, &reg);
  341. reg &= ~0x00002000; /* disable 600ns interrupt mask */
  342. if (!(reg & 0x00004000))
  343. printk(KERN_DEBUG DRV_NAME ": UDMA not BIOS enabled.\n");
  344. reg |= 0x00004000; /* enable UDMA/33 support */
  345. pci_write_config_dword(isa_dev, 0x64, reg);
  346. pci_dev_put(isa_dev);
  347. return 0;
  348. }
  349. printk(KERN_WARNING "ata_serverworks: Unable to find bridge.\n");
  350. return -ENODEV;
  351. }
  352. static int serverworks_fixup_csb(struct pci_dev *pdev)
  353. {
  354. u8 rev;
  355. u8 btr;
  356. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  357. /* Third Channel Test */
  358. if (!(PCI_FUNC(pdev->devfn) & 1)) {
  359. struct pci_dev * findev = NULL;
  360. u32 reg4c = 0;
  361. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  362. PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
  363. if (findev) {
  364. pci_read_config_dword(findev, 0x4C, &reg4c);
  365. reg4c &= ~0x000007FF;
  366. reg4c |= 0x00000040;
  367. reg4c |= 0x00000020;
  368. pci_write_config_dword(findev, 0x4C, reg4c);
  369. pci_dev_put(findev);
  370. }
  371. } else {
  372. struct pci_dev * findev = NULL;
  373. u8 reg41 = 0;
  374. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  375. PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
  376. if (findev) {
  377. pci_read_config_byte(findev, 0x41, &reg41);
  378. reg41 &= ~0x40;
  379. pci_write_config_byte(findev, 0x41, reg41);
  380. pci_dev_put(findev);
  381. }
  382. }
  383. /* setup the UDMA Control register
  384. *
  385. * 1. clear bit 6 to enable DMA
  386. * 2. enable DMA modes with bits 0-1
  387. * 00 : legacy
  388. * 01 : udma2
  389. * 10 : udma2/udma4
  390. * 11 : udma2/udma4/udma5
  391. */
  392. pci_read_config_byte(pdev, 0x5A, &btr);
  393. btr &= ~0x40;
  394. if (!(PCI_FUNC(pdev->devfn) & 1))
  395. btr |= 0x2;
  396. else
  397. btr |= (rev >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
  398. pci_write_config_byte(pdev, 0x5A, btr);
  399. return btr;
  400. }
  401. static void serverworks_fixup_ht1000(struct pci_dev *pdev)
  402. {
  403. u8 btr;
  404. /* Setup HT1000 SouthBridge Controller - Single Channel Only */
  405. pci_read_config_byte(pdev, 0x5A, &btr);
  406. btr &= ~0x40;
  407. btr |= 0x3;
  408. pci_write_config_byte(pdev, 0x5A, btr);
  409. }
  410. static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  411. {
  412. int ports = 2;
  413. static struct ata_port_info info[4] = {
  414. { /* OSB4 */
  415. .sht = &serverworks_sht,
  416. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  417. .pio_mask = 0x1f,
  418. .mwdma_mask = 0x07,
  419. .udma_mask = 0x07,
  420. .port_ops = &serverworks_osb4_port_ops
  421. }, { /* OSB4 no UDMA */
  422. .sht = &serverworks_sht,
  423. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  424. .pio_mask = 0x1f,
  425. .mwdma_mask = 0x07,
  426. .udma_mask = 0x00,
  427. .port_ops = &serverworks_osb4_port_ops
  428. }, { /* CSB5 */
  429. .sht = &serverworks_sht,
  430. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  431. .pio_mask = 0x1f,
  432. .mwdma_mask = 0x07,
  433. .udma_mask = 0x1f,
  434. .port_ops = &serverworks_csb_port_ops
  435. }, { /* CSB5 - later revisions*/
  436. .sht = &serverworks_sht,
  437. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  438. .pio_mask = 0x1f,
  439. .mwdma_mask = 0x07,
  440. .udma_mask = 0x3f,
  441. .port_ops = &serverworks_csb_port_ops
  442. }
  443. };
  444. static struct ata_port_info *port_info[2];
  445. struct ata_port_info *devinfo = &info[id->driver_data];
  446. /* Force master latency timer to 64 PCI clocks */
  447. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  448. /* OSB4 : South Bridge and IDE */
  449. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
  450. /* Select non UDMA capable OSB4 if we can't do fixups */
  451. if ( serverworks_fixup_osb4(pdev) < 0)
  452. devinfo = &info[1];
  453. }
  454. /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
  455. else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
  456. (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  457. (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
  458. /* If the returned btr is the newer revision then
  459. select the right info block */
  460. if (serverworks_fixup_csb(pdev) == 3)
  461. devinfo = &info[3];
  462. /* Is this the 3rd channel CSB6 IDE ? */
  463. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)
  464. ports = 1;
  465. }
  466. /* setup HT1000E */
  467. else if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE)
  468. serverworks_fixup_ht1000(pdev);
  469. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
  470. ata_pci_clear_simplex(pdev);
  471. port_info[0] = port_info[1] = devinfo;
  472. return ata_pci_init_one(pdev, port_info, ports);
  473. }
  474. #ifdef CONFIG_PM
  475. static int serverworks_reinit_one(struct pci_dev *pdev)
  476. {
  477. /* Force master latency timer to 64 PCI clocks */
  478. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  479. switch (pdev->device)
  480. {
  481. case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE:
  482. serverworks_fixup_osb4(pdev);
  483. break;
  484. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  485. ata_pci_clear_simplex(pdev);
  486. /* fall through */
  487. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  488. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  489. serverworks_fixup_csb(pdev);
  490. break;
  491. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  492. serverworks_fixup_ht1000(pdev);
  493. break;
  494. }
  495. return ata_pci_device_resume(pdev);
  496. }
  497. #endif
  498. static const struct pci_device_id serverworks[] = {
  499. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0},
  500. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2},
  501. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2},
  502. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2},
  503. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2},
  504. { },
  505. };
  506. static struct pci_driver serverworks_pci_driver = {
  507. .name = DRV_NAME,
  508. .id_table = serverworks,
  509. .probe = serverworks_init_one,
  510. .remove = ata_pci_remove_one,
  511. #ifdef CONFIG_PM
  512. .suspend = ata_pci_device_suspend,
  513. .resume = serverworks_reinit_one,
  514. #endif
  515. };
  516. static int __init serverworks_init(void)
  517. {
  518. return pci_register_driver(&serverworks_pci_driver);
  519. }
  520. static void __exit serverworks_exit(void)
  521. {
  522. pci_unregister_driver(&serverworks_pci_driver);
  523. }
  524. MODULE_AUTHOR("Alan Cox");
  525. MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
  526. MODULE_LICENSE("GPL");
  527. MODULE_DEVICE_TABLE(pci, serverworks);
  528. MODULE_VERSION(DRV_VERSION);
  529. module_init(serverworks_init);
  530. module_exit(serverworks_exit);