amdgpu_fence.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f)
  121. {
  122. struct amdgpu_device *adev = ring->adev;
  123. struct amdgpu_fence *fence;
  124. struct dma_fence *old, **ptr;
  125. uint32_t seq;
  126. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  127. if (fence == NULL)
  128. return -ENOMEM;
  129. seq = ++ring->fence_drv.sync_seq;
  130. fence->ring = ring;
  131. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  132. &ring->fence_drv.lock,
  133. adev->fence_context + ring->idx,
  134. seq);
  135. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  136. seq, AMDGPU_FENCE_FLAG_INT);
  137. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  138. /* This function can't be called concurrently anyway, otherwise
  139. * emitting the fence would mess up the hardware ring buffer.
  140. */
  141. old = rcu_dereference_protected(*ptr, 1);
  142. if (old && !dma_fence_is_signaled(old)) {
  143. DRM_INFO("rcu slot is busy\n");
  144. dma_fence_wait(old, false);
  145. }
  146. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  147. *f = &fence->base;
  148. return 0;
  149. }
  150. /**
  151. * amdgpu_fence_emit_polling - emit a fence on the requeste ring
  152. *
  153. * @ring: ring the fence is associated with
  154. * @s: resulting sequence number
  155. *
  156. * Emits a fence command on the requested ring (all asics).
  157. * Used For polling fence.
  158. * Returns 0 on success, -ENOMEM on failure.
  159. */
  160. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s)
  161. {
  162. uint32_t seq;
  163. if (!s)
  164. return -EINVAL;
  165. seq = ++ring->fence_drv.sync_seq;
  166. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  167. seq, AMDGPU_FENCE_FLAG_INT);
  168. *s = seq;
  169. return 0;
  170. }
  171. /**
  172. * amdgpu_fence_schedule_fallback - schedule fallback check
  173. *
  174. * @ring: pointer to struct amdgpu_ring
  175. *
  176. * Start a timer as fallback to our interrupts.
  177. */
  178. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  179. {
  180. mod_timer(&ring->fence_drv.fallback_timer,
  181. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  182. }
  183. /**
  184. * amdgpu_fence_process - check for fence activity
  185. *
  186. * @ring: pointer to struct amdgpu_ring
  187. *
  188. * Checks the current fence value and calculates the last
  189. * signalled fence value. Wakes the fence queue if the
  190. * sequence number has increased.
  191. */
  192. void amdgpu_fence_process(struct amdgpu_ring *ring)
  193. {
  194. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  195. uint32_t seq, last_seq;
  196. int r;
  197. do {
  198. last_seq = atomic_read(&ring->fence_drv.last_seq);
  199. seq = amdgpu_fence_read(ring);
  200. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  201. if (seq != ring->fence_drv.sync_seq)
  202. amdgpu_fence_schedule_fallback(ring);
  203. if (unlikely(seq == last_seq))
  204. return;
  205. last_seq &= drv->num_fences_mask;
  206. seq &= drv->num_fences_mask;
  207. do {
  208. struct dma_fence *fence, **ptr;
  209. ++last_seq;
  210. last_seq &= drv->num_fences_mask;
  211. ptr = &drv->fences[last_seq];
  212. /* There is always exactly one thread signaling this fence slot */
  213. fence = rcu_dereference_protected(*ptr, 1);
  214. RCU_INIT_POINTER(*ptr, NULL);
  215. if (!fence)
  216. continue;
  217. r = dma_fence_signal(fence);
  218. if (!r)
  219. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  220. else
  221. BUG();
  222. dma_fence_put(fence);
  223. } while (last_seq != seq);
  224. }
  225. /**
  226. * amdgpu_fence_fallback - fallback for hardware interrupts
  227. *
  228. * @work: delayed work item
  229. *
  230. * Checks for fence activity.
  231. */
  232. static void amdgpu_fence_fallback(struct timer_list *t)
  233. {
  234. struct amdgpu_ring *ring = from_timer(ring, t,
  235. fence_drv.fallback_timer);
  236. amdgpu_fence_process(ring);
  237. }
  238. /**
  239. * amdgpu_fence_wait_empty - wait for all fences to signal
  240. *
  241. * @adev: amdgpu device pointer
  242. * @ring: ring index the fence is associated with
  243. *
  244. * Wait for all fences on the requested ring to signal (all asics).
  245. * Returns 0 if the fences have passed, error for all other cases.
  246. */
  247. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  248. {
  249. uint64_t seq = READ_ONCE(ring->fence_drv.sync_seq);
  250. struct dma_fence *fence, **ptr;
  251. int r;
  252. if (!seq)
  253. return 0;
  254. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  255. rcu_read_lock();
  256. fence = rcu_dereference(*ptr);
  257. if (!fence || !dma_fence_get_rcu(fence)) {
  258. rcu_read_unlock();
  259. return 0;
  260. }
  261. rcu_read_unlock();
  262. r = dma_fence_wait(fence, false);
  263. dma_fence_put(fence);
  264. return r;
  265. }
  266. /**
  267. * amdgpu_fence_wait_polling - busy wait for givn sequence number
  268. *
  269. * @ring: ring index the fence is associated with
  270. * @wait_seq: sequence number to wait
  271. * @timeout: the timeout for waiting in usecs
  272. *
  273. * Wait for all fences on the requested ring to signal (all asics).
  274. * Returns left time if no timeout, 0 or minus if timeout.
  275. */
  276. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  277. uint32_t wait_seq,
  278. signed long timeout)
  279. {
  280. uint32_t seq;
  281. do {
  282. seq = amdgpu_fence_read(ring);
  283. udelay(5);
  284. timeout -= 5;
  285. } while ((int32_t)(wait_seq - seq) > 0 && timeout > 0);
  286. return timeout > 0 ? timeout : 0;
  287. }
  288. /**
  289. * amdgpu_fence_count_emitted - get the count of emitted fences
  290. *
  291. * @ring: ring the fence is associated with
  292. *
  293. * Get the number of fences emitted on the requested ring (all asics).
  294. * Returns the number of emitted fences on the ring. Used by the
  295. * dynpm code to ring track activity.
  296. */
  297. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  298. {
  299. uint64_t emitted;
  300. /* We are not protected by ring lock when reading the last sequence
  301. * but it's ok to report slightly wrong fence count here.
  302. */
  303. amdgpu_fence_process(ring);
  304. emitted = 0x100000000ull;
  305. emitted -= atomic_read(&ring->fence_drv.last_seq);
  306. emitted += READ_ONCE(ring->fence_drv.sync_seq);
  307. return lower_32_bits(emitted);
  308. }
  309. /**
  310. * amdgpu_fence_driver_start_ring - make the fence driver
  311. * ready for use on the requested ring.
  312. *
  313. * @ring: ring to start the fence driver on
  314. * @irq_src: interrupt source to use for this ring
  315. * @irq_type: interrupt type to use for this ring
  316. *
  317. * Make the fence driver ready for processing (all asics).
  318. * Not all asics have all rings, so each asic will only
  319. * start the fence driver on the rings it has.
  320. * Returns 0 for success, errors for failure.
  321. */
  322. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  323. struct amdgpu_irq_src *irq_src,
  324. unsigned irq_type)
  325. {
  326. struct amdgpu_device *adev = ring->adev;
  327. uint64_t index;
  328. if (ring != &adev->uvd.ring) {
  329. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  330. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  331. } else {
  332. /* put fence directly behind firmware */
  333. index = ALIGN(adev->uvd.fw->size, 8);
  334. ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
  335. ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
  336. }
  337. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  338. amdgpu_irq_get(adev, irq_src, irq_type);
  339. ring->fence_drv.irq_src = irq_src;
  340. ring->fence_drv.irq_type = irq_type;
  341. ring->fence_drv.initialized = true;
  342. dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  343. "cpu addr 0x%p\n", ring->idx,
  344. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  345. return 0;
  346. }
  347. /**
  348. * amdgpu_fence_driver_init_ring - init the fence driver
  349. * for the requested ring.
  350. *
  351. * @ring: ring to init the fence driver on
  352. * @num_hw_submission: number of entries on the hardware queue
  353. *
  354. * Init the fence driver for the requested ring (all asics).
  355. * Helper function for amdgpu_fence_driver_init().
  356. */
  357. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  358. unsigned num_hw_submission)
  359. {
  360. long timeout;
  361. int r;
  362. /* Check that num_hw_submission is a power of two */
  363. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  364. return -EINVAL;
  365. ring->fence_drv.cpu_addr = NULL;
  366. ring->fence_drv.gpu_addr = 0;
  367. ring->fence_drv.sync_seq = 0;
  368. atomic_set(&ring->fence_drv.last_seq, 0);
  369. ring->fence_drv.initialized = false;
  370. timer_setup(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback, 0);
  371. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  372. spin_lock_init(&ring->fence_drv.lock);
  373. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  374. GFP_KERNEL);
  375. if (!ring->fence_drv.fences)
  376. return -ENOMEM;
  377. /* No need to setup the GPU scheduler for KIQ ring */
  378. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  379. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  380. if (timeout == 0) {
  381. /*
  382. * FIXME:
  383. * Delayed workqueue cannot use it directly,
  384. * so the scheduler will not use delayed workqueue if
  385. * MAX_SCHEDULE_TIMEOUT is set.
  386. * Currently keep it simple and silly.
  387. */
  388. timeout = MAX_SCHEDULE_TIMEOUT;
  389. }
  390. r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
  391. num_hw_submission,
  392. timeout, ring->name);
  393. if (r) {
  394. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  395. ring->name);
  396. return r;
  397. }
  398. }
  399. return 0;
  400. }
  401. /**
  402. * amdgpu_fence_driver_init - init the fence driver
  403. * for all possible rings.
  404. *
  405. * @adev: amdgpu device pointer
  406. *
  407. * Init the fence driver for all possible rings (all asics).
  408. * Not all asics have all rings, so each asic will only
  409. * start the fence driver on the rings it has using
  410. * amdgpu_fence_driver_start_ring().
  411. * Returns 0 for success.
  412. */
  413. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  414. {
  415. if (amdgpu_debugfs_fence_init(adev))
  416. dev_err(adev->dev, "fence debugfs file creation failed\n");
  417. return 0;
  418. }
  419. /**
  420. * amdgpu_fence_driver_fini - tear down the fence driver
  421. * for all possible rings.
  422. *
  423. * @adev: amdgpu device pointer
  424. *
  425. * Tear down the fence driver for all possible rings (all asics).
  426. */
  427. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  428. {
  429. unsigned i, j;
  430. int r;
  431. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  432. struct amdgpu_ring *ring = adev->rings[i];
  433. if (!ring || !ring->fence_drv.initialized)
  434. continue;
  435. r = amdgpu_fence_wait_empty(ring);
  436. if (r) {
  437. /* no need to trigger GPU reset as we are unloading */
  438. amdgpu_fence_driver_force_completion(ring);
  439. }
  440. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  441. ring->fence_drv.irq_type);
  442. amd_sched_fini(&ring->sched);
  443. del_timer_sync(&ring->fence_drv.fallback_timer);
  444. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  445. dma_fence_put(ring->fence_drv.fences[j]);
  446. kfree(ring->fence_drv.fences);
  447. ring->fence_drv.fences = NULL;
  448. ring->fence_drv.initialized = false;
  449. }
  450. }
  451. /**
  452. * amdgpu_fence_driver_suspend - suspend the fence driver
  453. * for all possible rings.
  454. *
  455. * @adev: amdgpu device pointer
  456. *
  457. * Suspend the fence driver for all possible rings (all asics).
  458. */
  459. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  460. {
  461. int i, r;
  462. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  463. struct amdgpu_ring *ring = adev->rings[i];
  464. if (!ring || !ring->fence_drv.initialized)
  465. continue;
  466. /* wait for gpu to finish processing current batch */
  467. r = amdgpu_fence_wait_empty(ring);
  468. if (r) {
  469. /* delay GPU reset to resume */
  470. amdgpu_fence_driver_force_completion(ring);
  471. }
  472. /* disable the interrupt */
  473. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  474. ring->fence_drv.irq_type);
  475. }
  476. }
  477. /**
  478. * amdgpu_fence_driver_resume - resume the fence driver
  479. * for all possible rings.
  480. *
  481. * @adev: amdgpu device pointer
  482. *
  483. * Resume the fence driver for all possible rings (all asics).
  484. * Not all asics have all rings, so each asic will only
  485. * start the fence driver on the rings it has using
  486. * amdgpu_fence_driver_start_ring().
  487. * Returns 0 for success.
  488. */
  489. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  490. {
  491. int i;
  492. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  493. struct amdgpu_ring *ring = adev->rings[i];
  494. if (!ring || !ring->fence_drv.initialized)
  495. continue;
  496. /* enable the interrupt */
  497. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  498. ring->fence_drv.irq_type);
  499. }
  500. }
  501. /**
  502. * amdgpu_fence_driver_force_completion - force signal latest fence of ring
  503. *
  504. * @ring: fence of the ring to signal
  505. *
  506. */
  507. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring)
  508. {
  509. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  510. amdgpu_fence_process(ring);
  511. }
  512. /*
  513. * Common fence implementation
  514. */
  515. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  516. {
  517. return "amdgpu";
  518. }
  519. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  520. {
  521. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  522. return (const char *)fence->ring->name;
  523. }
  524. /**
  525. * amdgpu_fence_enable_signaling - enable signalling on fence
  526. * @fence: fence
  527. *
  528. * This function is called with fence_queue lock held, and adds a callback
  529. * to fence_queue that checks if this fence is signaled, and if so it
  530. * signals the fence and removes itself.
  531. */
  532. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  533. {
  534. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  535. struct amdgpu_ring *ring = fence->ring;
  536. if (!timer_pending(&ring->fence_drv.fallback_timer))
  537. amdgpu_fence_schedule_fallback(ring);
  538. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  539. return true;
  540. }
  541. /**
  542. * amdgpu_fence_free - free up the fence memory
  543. *
  544. * @rcu: RCU callback head
  545. *
  546. * Free up the fence memory after the RCU grace period.
  547. */
  548. static void amdgpu_fence_free(struct rcu_head *rcu)
  549. {
  550. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  551. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  552. kmem_cache_free(amdgpu_fence_slab, fence);
  553. }
  554. /**
  555. * amdgpu_fence_release - callback that fence can be freed
  556. *
  557. * @fence: fence
  558. *
  559. * This function is called when the reference count becomes zero.
  560. * It just RCU schedules freeing up the fence.
  561. */
  562. static void amdgpu_fence_release(struct dma_fence *f)
  563. {
  564. call_rcu(&f->rcu, amdgpu_fence_free);
  565. }
  566. static const struct dma_fence_ops amdgpu_fence_ops = {
  567. .get_driver_name = amdgpu_fence_get_driver_name,
  568. .get_timeline_name = amdgpu_fence_get_timeline_name,
  569. .enable_signaling = amdgpu_fence_enable_signaling,
  570. .wait = dma_fence_default_wait,
  571. .release = amdgpu_fence_release,
  572. };
  573. /*
  574. * Fence debugfs
  575. */
  576. #if defined(CONFIG_DEBUG_FS)
  577. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  578. {
  579. struct drm_info_node *node = (struct drm_info_node *)m->private;
  580. struct drm_device *dev = node->minor->dev;
  581. struct amdgpu_device *adev = dev->dev_private;
  582. int i;
  583. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  584. struct amdgpu_ring *ring = adev->rings[i];
  585. if (!ring || !ring->fence_drv.initialized)
  586. continue;
  587. amdgpu_fence_process(ring);
  588. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  589. seq_printf(m, "Last signaled fence 0x%08x\n",
  590. atomic_read(&ring->fence_drv.last_seq));
  591. seq_printf(m, "Last emitted 0x%08x\n",
  592. ring->fence_drv.sync_seq);
  593. if (ring->funcs->type != AMDGPU_RING_TYPE_GFX)
  594. continue;
  595. /* set in CP_VMID_PREEMPT and preemption occurred */
  596. seq_printf(m, "Last preempted 0x%08x\n",
  597. le32_to_cpu(*(ring->fence_drv.cpu_addr + 2)));
  598. /* set in CP_VMID_RESET and reset occurred */
  599. seq_printf(m, "Last reset 0x%08x\n",
  600. le32_to_cpu(*(ring->fence_drv.cpu_addr + 4)));
  601. /* Both preemption and reset occurred */
  602. seq_printf(m, "Last both 0x%08x\n",
  603. le32_to_cpu(*(ring->fence_drv.cpu_addr + 6)));
  604. }
  605. return 0;
  606. }
  607. /**
  608. * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
  609. *
  610. * Manually trigger a gpu reset at the next fence wait.
  611. */
  612. static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
  613. {
  614. struct drm_info_node *node = (struct drm_info_node *) m->private;
  615. struct drm_device *dev = node->minor->dev;
  616. struct amdgpu_device *adev = dev->dev_private;
  617. seq_printf(m, "gpu reset\n");
  618. amdgpu_gpu_reset(adev);
  619. return 0;
  620. }
  621. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  622. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  623. {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
  624. };
  625. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  626. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  627. };
  628. #endif
  629. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  630. {
  631. #if defined(CONFIG_DEBUG_FS)
  632. if (amdgpu_sriov_vf(adev))
  633. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  634. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  635. #else
  636. return 0;
  637. #endif
  638. }