vi.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. /* smu_8_0_d.h */
  108. #define mmMP0PUB_IND_INDEX 0x180
  109. #define mmMP0PUB_IND_DATA 0x181
  110. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  115. WREG32(mmMP0PUB_IND_INDEX, (reg));
  116. r = RREG32(mmMP0PUB_IND_DATA);
  117. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  118. return r;
  119. }
  120. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  121. {
  122. unsigned long flags;
  123. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  124. WREG32(mmMP0PUB_IND_INDEX, (reg));
  125. WREG32(mmMP0PUB_IND_DATA, (v));
  126. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  127. }
  128. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  129. {
  130. unsigned long flags;
  131. u32 r;
  132. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  133. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  134. r = RREG32(mmUVD_CTX_DATA);
  135. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  136. return r;
  137. }
  138. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  142. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  143. WREG32(mmUVD_CTX_DATA, (v));
  144. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  145. }
  146. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  147. {
  148. unsigned long flags;
  149. u32 r;
  150. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  151. WREG32(mmDIDT_IND_INDEX, (reg));
  152. r = RREG32(mmDIDT_IND_DATA);
  153. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  154. return r;
  155. }
  156. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  160. WREG32(mmDIDT_IND_INDEX, (reg));
  161. WREG32(mmDIDT_IND_DATA, (v));
  162. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  163. }
  164. static const u32 tonga_mgcg_cgcg_init[] =
  165. {
  166. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  167. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  168. mmPCIE_DATA, 0x000f0000, 0x00000000,
  169. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  170. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  171. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  172. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  173. };
  174. static const u32 iceland_mgcg_cgcg_init[] =
  175. {
  176. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  177. mmPCIE_DATA, 0x000f0000, 0x00000000,
  178. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  179. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  180. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  181. };
  182. static const u32 cz_mgcg_cgcg_init[] =
  183. {
  184. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  185. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  186. mmPCIE_DATA, 0x000f0000, 0x00000000,
  187. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  188. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  189. };
  190. static void vi_init_golden_registers(struct amdgpu_device *adev)
  191. {
  192. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  193. mutex_lock(&adev->grbm_idx_mutex);
  194. switch (adev->asic_type) {
  195. case CHIP_TOPAZ:
  196. amdgpu_program_register_sequence(adev,
  197. iceland_mgcg_cgcg_init,
  198. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  199. break;
  200. case CHIP_TONGA:
  201. amdgpu_program_register_sequence(adev,
  202. tonga_mgcg_cgcg_init,
  203. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  204. break;
  205. case CHIP_CARRIZO:
  206. amdgpu_program_register_sequence(adev,
  207. cz_mgcg_cgcg_init,
  208. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  209. break;
  210. default:
  211. break;
  212. }
  213. mutex_unlock(&adev->grbm_idx_mutex);
  214. }
  215. /**
  216. * vi_get_xclk - get the xclk
  217. *
  218. * @adev: amdgpu_device pointer
  219. *
  220. * Returns the reference clock used by the gfx engine
  221. * (VI).
  222. */
  223. static u32 vi_get_xclk(struct amdgpu_device *adev)
  224. {
  225. u32 reference_clock = adev->clock.spll.reference_freq;
  226. u32 tmp;
  227. if (adev->flags & AMD_IS_APU)
  228. return reference_clock;
  229. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  230. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  231. return 1000;
  232. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  233. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  234. return reference_clock / 4;
  235. return reference_clock;
  236. }
  237. /**
  238. * vi_srbm_select - select specific register instances
  239. *
  240. * @adev: amdgpu_device pointer
  241. * @me: selected ME (micro engine)
  242. * @pipe: pipe
  243. * @queue: queue
  244. * @vmid: VMID
  245. *
  246. * Switches the currently active registers instances. Some
  247. * registers are instanced per VMID, others are instanced per
  248. * me/pipe/queue combination.
  249. */
  250. void vi_srbm_select(struct amdgpu_device *adev,
  251. u32 me, u32 pipe, u32 queue, u32 vmid)
  252. {
  253. u32 srbm_gfx_cntl = 0;
  254. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  255. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  256. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  257. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  258. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  259. }
  260. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  261. {
  262. /* todo */
  263. }
  264. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  265. {
  266. u32 bus_cntl;
  267. u32 d1vga_control = 0;
  268. u32 d2vga_control = 0;
  269. u32 vga_render_control = 0;
  270. u32 rom_cntl;
  271. bool r;
  272. bus_cntl = RREG32(mmBUS_CNTL);
  273. if (adev->mode_info.num_crtc) {
  274. d1vga_control = RREG32(mmD1VGA_CONTROL);
  275. d2vga_control = RREG32(mmD2VGA_CONTROL);
  276. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  277. }
  278. rom_cntl = RREG32_SMC(ixROM_CNTL);
  279. /* enable the rom */
  280. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  281. if (adev->mode_info.num_crtc) {
  282. /* Disable VGA mode */
  283. WREG32(mmD1VGA_CONTROL,
  284. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  285. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  286. WREG32(mmD2VGA_CONTROL,
  287. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  288. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  289. WREG32(mmVGA_RENDER_CONTROL,
  290. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  291. }
  292. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  293. r = amdgpu_read_bios(adev);
  294. /* restore regs */
  295. WREG32(mmBUS_CNTL, bus_cntl);
  296. if (adev->mode_info.num_crtc) {
  297. WREG32(mmD1VGA_CONTROL, d1vga_control);
  298. WREG32(mmD2VGA_CONTROL, d2vga_control);
  299. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  300. }
  301. WREG32_SMC(ixROM_CNTL, rom_cntl);
  302. return r;
  303. }
  304. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  305. {mmGB_MACROTILE_MODE7, true},
  306. };
  307. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  308. {mmGB_TILE_MODE7, true},
  309. {mmGB_TILE_MODE12, true},
  310. {mmGB_TILE_MODE17, true},
  311. {mmGB_TILE_MODE23, true},
  312. {mmGB_MACROTILE_MODE7, true},
  313. };
  314. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  315. {mmGRBM_STATUS, false},
  316. {mmGRBM_STATUS2, false},
  317. {mmGRBM_STATUS_SE0, false},
  318. {mmGRBM_STATUS_SE1, false},
  319. {mmGRBM_STATUS_SE2, false},
  320. {mmGRBM_STATUS_SE3, false},
  321. {mmSRBM_STATUS, false},
  322. {mmSRBM_STATUS2, false},
  323. {mmSRBM_STATUS3, false},
  324. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  325. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  326. {mmCP_STAT, false},
  327. {mmCP_STALLED_STAT1, false},
  328. {mmCP_STALLED_STAT2, false},
  329. {mmCP_STALLED_STAT3, false},
  330. {mmCP_CPF_BUSY_STAT, false},
  331. {mmCP_CPF_STALLED_STAT1, false},
  332. {mmCP_CPF_STATUS, false},
  333. {mmCP_CPC_BUSY_STAT, false},
  334. {mmCP_CPC_STALLED_STAT1, false},
  335. {mmCP_CPC_STATUS, false},
  336. {mmGB_ADDR_CONFIG, false},
  337. {mmMC_ARB_RAMCFG, false},
  338. {mmGB_TILE_MODE0, false},
  339. {mmGB_TILE_MODE1, false},
  340. {mmGB_TILE_MODE2, false},
  341. {mmGB_TILE_MODE3, false},
  342. {mmGB_TILE_MODE4, false},
  343. {mmGB_TILE_MODE5, false},
  344. {mmGB_TILE_MODE6, false},
  345. {mmGB_TILE_MODE7, false},
  346. {mmGB_TILE_MODE8, false},
  347. {mmGB_TILE_MODE9, false},
  348. {mmGB_TILE_MODE10, false},
  349. {mmGB_TILE_MODE11, false},
  350. {mmGB_TILE_MODE12, false},
  351. {mmGB_TILE_MODE13, false},
  352. {mmGB_TILE_MODE14, false},
  353. {mmGB_TILE_MODE15, false},
  354. {mmGB_TILE_MODE16, false},
  355. {mmGB_TILE_MODE17, false},
  356. {mmGB_TILE_MODE18, false},
  357. {mmGB_TILE_MODE19, false},
  358. {mmGB_TILE_MODE20, false},
  359. {mmGB_TILE_MODE21, false},
  360. {mmGB_TILE_MODE22, false},
  361. {mmGB_TILE_MODE23, false},
  362. {mmGB_TILE_MODE24, false},
  363. {mmGB_TILE_MODE25, false},
  364. {mmGB_TILE_MODE26, false},
  365. {mmGB_TILE_MODE27, false},
  366. {mmGB_TILE_MODE28, false},
  367. {mmGB_TILE_MODE29, false},
  368. {mmGB_TILE_MODE30, false},
  369. {mmGB_TILE_MODE31, false},
  370. {mmGB_MACROTILE_MODE0, false},
  371. {mmGB_MACROTILE_MODE1, false},
  372. {mmGB_MACROTILE_MODE2, false},
  373. {mmGB_MACROTILE_MODE3, false},
  374. {mmGB_MACROTILE_MODE4, false},
  375. {mmGB_MACROTILE_MODE5, false},
  376. {mmGB_MACROTILE_MODE6, false},
  377. {mmGB_MACROTILE_MODE7, false},
  378. {mmGB_MACROTILE_MODE8, false},
  379. {mmGB_MACROTILE_MODE9, false},
  380. {mmGB_MACROTILE_MODE10, false},
  381. {mmGB_MACROTILE_MODE11, false},
  382. {mmGB_MACROTILE_MODE12, false},
  383. {mmGB_MACROTILE_MODE13, false},
  384. {mmGB_MACROTILE_MODE14, false},
  385. {mmGB_MACROTILE_MODE15, false},
  386. {mmCC_RB_BACKEND_DISABLE, false, true},
  387. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  388. {mmGB_BACKEND_MAP, false, false},
  389. {mmPA_SC_RASTER_CONFIG, false, true},
  390. {mmPA_SC_RASTER_CONFIG_1, false, true},
  391. };
  392. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  393. u32 sh_num, u32 reg_offset)
  394. {
  395. uint32_t val;
  396. mutex_lock(&adev->grbm_idx_mutex);
  397. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  398. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  399. val = RREG32(reg_offset);
  400. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  401. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  402. mutex_unlock(&adev->grbm_idx_mutex);
  403. return val;
  404. }
  405. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  406. u32 sh_num, u32 reg_offset, u32 *value)
  407. {
  408. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  409. struct amdgpu_allowed_register_entry *asic_register_entry;
  410. uint32_t size, i;
  411. *value = 0;
  412. switch (adev->asic_type) {
  413. case CHIP_TOPAZ:
  414. asic_register_table = tonga_allowed_read_registers;
  415. size = ARRAY_SIZE(tonga_allowed_read_registers);
  416. break;
  417. case CHIP_TONGA:
  418. case CHIP_CARRIZO:
  419. asic_register_table = cz_allowed_read_registers;
  420. size = ARRAY_SIZE(cz_allowed_read_registers);
  421. break;
  422. default:
  423. return -EINVAL;
  424. }
  425. if (asic_register_table) {
  426. for (i = 0; i < size; i++) {
  427. asic_register_entry = asic_register_table + i;
  428. if (reg_offset != asic_register_entry->reg_offset)
  429. continue;
  430. if (!asic_register_entry->untouched)
  431. *value = asic_register_entry->grbm_indexed ?
  432. vi_read_indexed_register(adev, se_num,
  433. sh_num, reg_offset) :
  434. RREG32(reg_offset);
  435. return 0;
  436. }
  437. }
  438. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  439. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  440. continue;
  441. if (!vi_allowed_read_registers[i].untouched)
  442. *value = vi_allowed_read_registers[i].grbm_indexed ?
  443. vi_read_indexed_register(adev, se_num,
  444. sh_num, reg_offset) :
  445. RREG32(reg_offset);
  446. return 0;
  447. }
  448. return -EINVAL;
  449. }
  450. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  451. {
  452. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  453. RREG32(mmGRBM_STATUS));
  454. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  455. RREG32(mmGRBM_STATUS2));
  456. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  457. RREG32(mmGRBM_STATUS_SE0));
  458. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  459. RREG32(mmGRBM_STATUS_SE1));
  460. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  461. RREG32(mmGRBM_STATUS_SE2));
  462. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  463. RREG32(mmGRBM_STATUS_SE3));
  464. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  465. RREG32(mmSRBM_STATUS));
  466. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  467. RREG32(mmSRBM_STATUS2));
  468. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  469. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  470. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  471. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  472. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  473. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  474. RREG32(mmCP_STALLED_STAT1));
  475. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  476. RREG32(mmCP_STALLED_STAT2));
  477. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  478. RREG32(mmCP_STALLED_STAT3));
  479. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  480. RREG32(mmCP_CPF_BUSY_STAT));
  481. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  482. RREG32(mmCP_CPF_STALLED_STAT1));
  483. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  484. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  485. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  486. RREG32(mmCP_CPC_STALLED_STAT1));
  487. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  488. }
  489. /**
  490. * vi_gpu_check_soft_reset - check which blocks are busy
  491. *
  492. * @adev: amdgpu_device pointer
  493. *
  494. * Check which blocks are busy and return the relevant reset
  495. * mask to be used by vi_gpu_soft_reset().
  496. * Returns a mask of the blocks to be reset.
  497. */
  498. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  499. {
  500. u32 reset_mask = 0;
  501. u32 tmp;
  502. /* GRBM_STATUS */
  503. tmp = RREG32(mmGRBM_STATUS);
  504. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  505. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  506. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  507. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  508. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  509. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  510. reset_mask |= AMDGPU_RESET_GFX;
  511. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  512. reset_mask |= AMDGPU_RESET_CP;
  513. /* GRBM_STATUS2 */
  514. tmp = RREG32(mmGRBM_STATUS2);
  515. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  516. reset_mask |= AMDGPU_RESET_RLC;
  517. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  518. GRBM_STATUS2__CPC_BUSY_MASK |
  519. GRBM_STATUS2__CPG_BUSY_MASK))
  520. reset_mask |= AMDGPU_RESET_CP;
  521. /* SRBM_STATUS2 */
  522. tmp = RREG32(mmSRBM_STATUS2);
  523. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  524. reset_mask |= AMDGPU_RESET_DMA;
  525. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  526. reset_mask |= AMDGPU_RESET_DMA1;
  527. /* SRBM_STATUS */
  528. tmp = RREG32(mmSRBM_STATUS);
  529. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  530. reset_mask |= AMDGPU_RESET_IH;
  531. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  532. reset_mask |= AMDGPU_RESET_SEM;
  533. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  534. reset_mask |= AMDGPU_RESET_GRBM;
  535. if (adev->asic_type != CHIP_TOPAZ) {
  536. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  537. SRBM_STATUS__UVD_BUSY_MASK))
  538. reset_mask |= AMDGPU_RESET_UVD;
  539. }
  540. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  541. reset_mask |= AMDGPU_RESET_VMC;
  542. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  543. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  544. reset_mask |= AMDGPU_RESET_MC;
  545. /* SDMA0_STATUS_REG */
  546. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  547. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  548. reset_mask |= AMDGPU_RESET_DMA;
  549. /* SDMA1_STATUS_REG */
  550. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  551. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  552. reset_mask |= AMDGPU_RESET_DMA1;
  553. #if 0
  554. /* VCE_STATUS */
  555. if (adev->asic_type != CHIP_TOPAZ) {
  556. tmp = RREG32(mmVCE_STATUS);
  557. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  558. reset_mask |= AMDGPU_RESET_VCE;
  559. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  560. reset_mask |= AMDGPU_RESET_VCE1;
  561. }
  562. if (adev->asic_type != CHIP_TOPAZ) {
  563. if (amdgpu_display_is_display_hung(adev))
  564. reset_mask |= AMDGPU_RESET_DISPLAY;
  565. }
  566. #endif
  567. /* Skip MC reset as it's mostly likely not hung, just busy */
  568. if (reset_mask & AMDGPU_RESET_MC) {
  569. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  570. reset_mask &= ~AMDGPU_RESET_MC;
  571. }
  572. return reset_mask;
  573. }
  574. /**
  575. * vi_gpu_soft_reset - soft reset GPU
  576. *
  577. * @adev: amdgpu_device pointer
  578. * @reset_mask: mask of which blocks to reset
  579. *
  580. * Soft reset the blocks specified in @reset_mask.
  581. */
  582. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  583. {
  584. struct amdgpu_mode_mc_save save;
  585. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  586. u32 tmp;
  587. if (reset_mask == 0)
  588. return;
  589. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  590. vi_print_gpu_status_regs(adev);
  591. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  592. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  593. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  594. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  595. /* disable CG/PG */
  596. /* stop the rlc */
  597. //XXX
  598. //gfx_v8_0_rlc_stop(adev);
  599. /* Disable GFX parsing/prefetching */
  600. tmp = RREG32(mmCP_ME_CNTL);
  601. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  602. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  603. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  604. WREG32(mmCP_ME_CNTL, tmp);
  605. /* Disable MEC parsing/prefetching */
  606. tmp = RREG32(mmCP_MEC_CNTL);
  607. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  608. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  609. WREG32(mmCP_MEC_CNTL, tmp);
  610. if (reset_mask & AMDGPU_RESET_DMA) {
  611. /* sdma0 */
  612. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  613. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  614. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  615. }
  616. if (reset_mask & AMDGPU_RESET_DMA1) {
  617. /* sdma1 */
  618. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  619. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  620. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  621. }
  622. gmc_v8_0_mc_stop(adev, &save);
  623. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  624. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  625. }
  626. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  627. grbm_soft_reset =
  628. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  629. grbm_soft_reset =
  630. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  631. }
  632. if (reset_mask & AMDGPU_RESET_CP) {
  633. grbm_soft_reset =
  634. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  635. srbm_soft_reset =
  636. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  637. }
  638. if (reset_mask & AMDGPU_RESET_DMA)
  639. srbm_soft_reset =
  640. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  641. if (reset_mask & AMDGPU_RESET_DMA1)
  642. srbm_soft_reset =
  643. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  644. if (reset_mask & AMDGPU_RESET_DISPLAY)
  645. srbm_soft_reset =
  646. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  647. if (reset_mask & AMDGPU_RESET_RLC)
  648. grbm_soft_reset =
  649. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  650. if (reset_mask & AMDGPU_RESET_SEM)
  651. srbm_soft_reset =
  652. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  653. if (reset_mask & AMDGPU_RESET_IH)
  654. srbm_soft_reset =
  655. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  656. if (reset_mask & AMDGPU_RESET_GRBM)
  657. srbm_soft_reset =
  658. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  659. if (reset_mask & AMDGPU_RESET_VMC)
  660. srbm_soft_reset =
  661. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  662. if (reset_mask & AMDGPU_RESET_UVD)
  663. srbm_soft_reset =
  664. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  665. if (reset_mask & AMDGPU_RESET_VCE)
  666. srbm_soft_reset =
  667. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  668. if (reset_mask & AMDGPU_RESET_VCE)
  669. srbm_soft_reset =
  670. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  671. if (!(adev->flags & AMD_IS_APU)) {
  672. if (reset_mask & AMDGPU_RESET_MC)
  673. srbm_soft_reset =
  674. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  675. }
  676. if (grbm_soft_reset) {
  677. tmp = RREG32(mmGRBM_SOFT_RESET);
  678. tmp |= grbm_soft_reset;
  679. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  680. WREG32(mmGRBM_SOFT_RESET, tmp);
  681. tmp = RREG32(mmGRBM_SOFT_RESET);
  682. udelay(50);
  683. tmp &= ~grbm_soft_reset;
  684. WREG32(mmGRBM_SOFT_RESET, tmp);
  685. tmp = RREG32(mmGRBM_SOFT_RESET);
  686. }
  687. if (srbm_soft_reset) {
  688. tmp = RREG32(mmSRBM_SOFT_RESET);
  689. tmp |= srbm_soft_reset;
  690. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  691. WREG32(mmSRBM_SOFT_RESET, tmp);
  692. tmp = RREG32(mmSRBM_SOFT_RESET);
  693. udelay(50);
  694. tmp &= ~srbm_soft_reset;
  695. WREG32(mmSRBM_SOFT_RESET, tmp);
  696. tmp = RREG32(mmSRBM_SOFT_RESET);
  697. }
  698. /* Wait a little for things to settle down */
  699. udelay(50);
  700. gmc_v8_0_mc_resume(adev, &save);
  701. udelay(50);
  702. vi_print_gpu_status_regs(adev);
  703. }
  704. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  705. {
  706. struct amdgpu_mode_mc_save save;
  707. u32 tmp, i;
  708. dev_info(adev->dev, "GPU pci config reset\n");
  709. /* disable dpm? */
  710. /* disable cg/pg */
  711. /* Disable GFX parsing/prefetching */
  712. tmp = RREG32(mmCP_ME_CNTL);
  713. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  714. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  715. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  716. WREG32(mmCP_ME_CNTL, tmp);
  717. /* Disable MEC parsing/prefetching */
  718. tmp = RREG32(mmCP_MEC_CNTL);
  719. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  720. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  721. WREG32(mmCP_MEC_CNTL, tmp);
  722. /* Disable GFX parsing/prefetching */
  723. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  724. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  725. /* Disable MEC parsing/prefetching */
  726. WREG32(mmCP_MEC_CNTL,
  727. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  728. /* sdma0 */
  729. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  730. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  731. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  732. /* sdma1 */
  733. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  734. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  735. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  736. /* XXX other engines? */
  737. /* halt the rlc, disable cp internal ints */
  738. //XXX
  739. //gfx_v8_0_rlc_stop(adev);
  740. udelay(50);
  741. /* disable mem access */
  742. gmc_v8_0_mc_stop(adev, &save);
  743. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  744. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  745. }
  746. /* disable BM */
  747. pci_clear_master(adev->pdev);
  748. /* reset */
  749. amdgpu_pci_config_reset(adev);
  750. udelay(100);
  751. /* wait for asic to come out of reset */
  752. for (i = 0; i < adev->usec_timeout; i++) {
  753. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  754. break;
  755. udelay(1);
  756. }
  757. }
  758. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  759. {
  760. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  761. if (hung)
  762. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  763. else
  764. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  765. WREG32(mmBIOS_SCRATCH_3, tmp);
  766. }
  767. /**
  768. * vi_asic_reset - soft reset GPU
  769. *
  770. * @adev: amdgpu_device pointer
  771. *
  772. * Look up which blocks are hung and attempt
  773. * to reset them.
  774. * Returns 0 for success.
  775. */
  776. static int vi_asic_reset(struct amdgpu_device *adev)
  777. {
  778. u32 reset_mask;
  779. reset_mask = vi_gpu_check_soft_reset(adev);
  780. if (reset_mask)
  781. vi_set_bios_scratch_engine_hung(adev, true);
  782. /* try soft reset */
  783. vi_gpu_soft_reset(adev, reset_mask);
  784. reset_mask = vi_gpu_check_soft_reset(adev);
  785. /* try pci config reset */
  786. if (reset_mask && amdgpu_hard_reset)
  787. vi_gpu_pci_config_reset(adev);
  788. reset_mask = vi_gpu_check_soft_reset(adev);
  789. if (!reset_mask)
  790. vi_set_bios_scratch_engine_hung(adev, false);
  791. return 0;
  792. }
  793. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  794. u32 cntl_reg, u32 status_reg)
  795. {
  796. int r, i;
  797. struct atom_clock_dividers dividers;
  798. uint32_t tmp;
  799. r = amdgpu_atombios_get_clock_dividers(adev,
  800. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  801. clock, false, &dividers);
  802. if (r)
  803. return r;
  804. tmp = RREG32_SMC(cntl_reg);
  805. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  806. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  807. tmp |= dividers.post_divider;
  808. WREG32_SMC(cntl_reg, tmp);
  809. for (i = 0; i < 100; i++) {
  810. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  811. break;
  812. mdelay(10);
  813. }
  814. if (i == 100)
  815. return -ETIMEDOUT;
  816. return 0;
  817. }
  818. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  819. {
  820. int r;
  821. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  822. if (r)
  823. return r;
  824. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  825. return 0;
  826. }
  827. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  828. {
  829. /* todo */
  830. return 0;
  831. }
  832. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  833. {
  834. u32 mask;
  835. int ret;
  836. if (amdgpu_pcie_gen2 == 0)
  837. return;
  838. if (adev->flags & AMD_IS_APU)
  839. return;
  840. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  841. if (ret != 0)
  842. return;
  843. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  844. return;
  845. /* todo */
  846. }
  847. static void vi_program_aspm(struct amdgpu_device *adev)
  848. {
  849. if (amdgpu_aspm == 0)
  850. return;
  851. /* todo */
  852. }
  853. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  854. bool enable)
  855. {
  856. u32 tmp;
  857. /* not necessary on CZ */
  858. if (adev->flags & AMD_IS_APU)
  859. return;
  860. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  861. if (enable)
  862. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  863. else
  864. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  865. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  866. }
  867. /* topaz has no DCE, UVD, VCE */
  868. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  869. {
  870. /* ORDER MATTERS! */
  871. {
  872. .type = AMD_IP_BLOCK_TYPE_COMMON,
  873. .major = 2,
  874. .minor = 0,
  875. .rev = 0,
  876. .funcs = &vi_common_ip_funcs,
  877. },
  878. {
  879. .type = AMD_IP_BLOCK_TYPE_GMC,
  880. .major = 8,
  881. .minor = 0,
  882. .rev = 0,
  883. .funcs = &gmc_v8_0_ip_funcs,
  884. },
  885. {
  886. .type = AMD_IP_BLOCK_TYPE_IH,
  887. .major = 2,
  888. .minor = 4,
  889. .rev = 0,
  890. .funcs = &iceland_ih_ip_funcs,
  891. },
  892. {
  893. .type = AMD_IP_BLOCK_TYPE_SMC,
  894. .major = 7,
  895. .minor = 1,
  896. .rev = 0,
  897. .funcs = &iceland_dpm_ip_funcs,
  898. },
  899. {
  900. .type = AMD_IP_BLOCK_TYPE_GFX,
  901. .major = 8,
  902. .minor = 0,
  903. .rev = 0,
  904. .funcs = &gfx_v8_0_ip_funcs,
  905. },
  906. {
  907. .type = AMD_IP_BLOCK_TYPE_SDMA,
  908. .major = 2,
  909. .minor = 4,
  910. .rev = 0,
  911. .funcs = &sdma_v2_4_ip_funcs,
  912. },
  913. };
  914. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  915. {
  916. /* ORDER MATTERS! */
  917. {
  918. .type = AMD_IP_BLOCK_TYPE_COMMON,
  919. .major = 2,
  920. .minor = 0,
  921. .rev = 0,
  922. .funcs = &vi_common_ip_funcs,
  923. },
  924. {
  925. .type = AMD_IP_BLOCK_TYPE_GMC,
  926. .major = 8,
  927. .minor = 0,
  928. .rev = 0,
  929. .funcs = &gmc_v8_0_ip_funcs,
  930. },
  931. {
  932. .type = AMD_IP_BLOCK_TYPE_IH,
  933. .major = 3,
  934. .minor = 0,
  935. .rev = 0,
  936. .funcs = &tonga_ih_ip_funcs,
  937. },
  938. {
  939. .type = AMD_IP_BLOCK_TYPE_SMC,
  940. .major = 7,
  941. .minor = 1,
  942. .rev = 0,
  943. .funcs = &tonga_dpm_ip_funcs,
  944. },
  945. {
  946. .type = AMD_IP_BLOCK_TYPE_DCE,
  947. .major = 10,
  948. .minor = 0,
  949. .rev = 0,
  950. .funcs = &dce_v10_0_ip_funcs,
  951. },
  952. {
  953. .type = AMD_IP_BLOCK_TYPE_GFX,
  954. .major = 8,
  955. .minor = 0,
  956. .rev = 0,
  957. .funcs = &gfx_v8_0_ip_funcs,
  958. },
  959. {
  960. .type = AMD_IP_BLOCK_TYPE_SDMA,
  961. .major = 3,
  962. .minor = 0,
  963. .rev = 0,
  964. .funcs = &sdma_v3_0_ip_funcs,
  965. },
  966. {
  967. .type = AMD_IP_BLOCK_TYPE_UVD,
  968. .major = 5,
  969. .minor = 0,
  970. .rev = 0,
  971. .funcs = &uvd_v5_0_ip_funcs,
  972. },
  973. {
  974. .type = AMD_IP_BLOCK_TYPE_VCE,
  975. .major = 3,
  976. .minor = 0,
  977. .rev = 0,
  978. .funcs = &vce_v3_0_ip_funcs,
  979. },
  980. };
  981. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  982. {
  983. /* ORDER MATTERS! */
  984. {
  985. .type = AMD_IP_BLOCK_TYPE_COMMON,
  986. .major = 2,
  987. .minor = 0,
  988. .rev = 0,
  989. .funcs = &vi_common_ip_funcs,
  990. },
  991. {
  992. .type = AMD_IP_BLOCK_TYPE_GMC,
  993. .major = 8,
  994. .minor = 0,
  995. .rev = 0,
  996. .funcs = &gmc_v8_0_ip_funcs,
  997. },
  998. {
  999. .type = AMD_IP_BLOCK_TYPE_IH,
  1000. .major = 3,
  1001. .minor = 0,
  1002. .rev = 0,
  1003. .funcs = &cz_ih_ip_funcs,
  1004. },
  1005. {
  1006. .type = AMD_IP_BLOCK_TYPE_SMC,
  1007. .major = 8,
  1008. .minor = 0,
  1009. .rev = 0,
  1010. .funcs = &cz_dpm_ip_funcs,
  1011. },
  1012. {
  1013. .type = AMD_IP_BLOCK_TYPE_DCE,
  1014. .major = 11,
  1015. .minor = 0,
  1016. .rev = 0,
  1017. .funcs = &dce_v11_0_ip_funcs,
  1018. },
  1019. {
  1020. .type = AMD_IP_BLOCK_TYPE_GFX,
  1021. .major = 8,
  1022. .minor = 0,
  1023. .rev = 0,
  1024. .funcs = &gfx_v8_0_ip_funcs,
  1025. },
  1026. {
  1027. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1028. .major = 3,
  1029. .minor = 0,
  1030. .rev = 0,
  1031. .funcs = &sdma_v3_0_ip_funcs,
  1032. },
  1033. {
  1034. .type = AMD_IP_BLOCK_TYPE_UVD,
  1035. .major = 6,
  1036. .minor = 0,
  1037. .rev = 0,
  1038. .funcs = &uvd_v6_0_ip_funcs,
  1039. },
  1040. {
  1041. .type = AMD_IP_BLOCK_TYPE_VCE,
  1042. .major = 3,
  1043. .minor = 0,
  1044. .rev = 0,
  1045. .funcs = &vce_v3_0_ip_funcs,
  1046. },
  1047. };
  1048. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1049. {
  1050. switch (adev->asic_type) {
  1051. case CHIP_TOPAZ:
  1052. adev->ip_blocks = topaz_ip_blocks;
  1053. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1054. break;
  1055. case CHIP_TONGA:
  1056. adev->ip_blocks = tonga_ip_blocks;
  1057. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1058. break;
  1059. case CHIP_CARRIZO:
  1060. adev->ip_blocks = cz_ip_blocks;
  1061. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1062. break;
  1063. default:
  1064. /* FIXME: not supported yet */
  1065. return -EINVAL;
  1066. }
  1067. return 0;
  1068. }
  1069. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1070. {
  1071. if (adev->asic_type == CHIP_TOPAZ)
  1072. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1073. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1074. else
  1075. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1076. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1077. }
  1078. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1079. {
  1080. .read_disabled_bios = &vi_read_disabled_bios,
  1081. .read_register = &vi_read_register,
  1082. .reset = &vi_asic_reset,
  1083. .set_vga_state = &vi_vga_set_state,
  1084. .get_xclk = &vi_get_xclk,
  1085. .set_uvd_clocks = &vi_set_uvd_clocks,
  1086. .set_vce_clocks = &vi_set_vce_clocks,
  1087. .get_cu_info = &gfx_v8_0_get_cu_info,
  1088. /* these should be moved to their own ip modules */
  1089. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1090. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1091. };
  1092. static int vi_common_early_init(void *handle)
  1093. {
  1094. bool smc_enabled = false;
  1095. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1096. if (adev->flags & AMD_IS_APU) {
  1097. adev->smc_rreg = &cz_smc_rreg;
  1098. adev->smc_wreg = &cz_smc_wreg;
  1099. } else {
  1100. adev->smc_rreg = &vi_smc_rreg;
  1101. adev->smc_wreg = &vi_smc_wreg;
  1102. }
  1103. adev->pcie_rreg = &vi_pcie_rreg;
  1104. adev->pcie_wreg = &vi_pcie_wreg;
  1105. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1106. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1107. adev->didt_rreg = &vi_didt_rreg;
  1108. adev->didt_wreg = &vi_didt_wreg;
  1109. adev->asic_funcs = &vi_asic_funcs;
  1110. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1111. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1112. smc_enabled = true;
  1113. adev->rev_id = vi_get_rev_id(adev);
  1114. adev->external_rev_id = 0xFF;
  1115. switch (adev->asic_type) {
  1116. case CHIP_TOPAZ:
  1117. adev->has_uvd = false;
  1118. adev->cg_flags = 0;
  1119. adev->pg_flags = 0;
  1120. adev->external_rev_id = 0x1;
  1121. if (amdgpu_smc_load_fw && smc_enabled)
  1122. adev->firmware.smu_load = true;
  1123. break;
  1124. case CHIP_TONGA:
  1125. adev->has_uvd = true;
  1126. adev->cg_flags = 0;
  1127. adev->pg_flags = 0;
  1128. adev->external_rev_id = adev->rev_id + 0x14;
  1129. if (amdgpu_smc_load_fw && smc_enabled)
  1130. adev->firmware.smu_load = true;
  1131. break;
  1132. case CHIP_CARRIZO:
  1133. adev->has_uvd = true;
  1134. adev->cg_flags = 0;
  1135. adev->pg_flags = AMDGPU_PG_SUPPORT_UVD | AMDGPU_PG_SUPPORT_VCE;
  1136. adev->external_rev_id = adev->rev_id + 0x1;
  1137. if (amdgpu_smc_load_fw && smc_enabled)
  1138. adev->firmware.smu_load = true;
  1139. break;
  1140. default:
  1141. /* FIXME: not supported yet */
  1142. return -EINVAL;
  1143. }
  1144. return 0;
  1145. }
  1146. static int vi_common_sw_init(void *handle)
  1147. {
  1148. return 0;
  1149. }
  1150. static int vi_common_sw_fini(void *handle)
  1151. {
  1152. return 0;
  1153. }
  1154. static int vi_common_hw_init(void *handle)
  1155. {
  1156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1157. /* move the golden regs per IP block */
  1158. vi_init_golden_registers(adev);
  1159. /* enable pcie gen2/3 link */
  1160. vi_pcie_gen3_enable(adev);
  1161. /* enable aspm */
  1162. vi_program_aspm(adev);
  1163. /* enable the doorbell aperture */
  1164. vi_enable_doorbell_aperture(adev, true);
  1165. return 0;
  1166. }
  1167. static int vi_common_hw_fini(void *handle)
  1168. {
  1169. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1170. /* enable the doorbell aperture */
  1171. vi_enable_doorbell_aperture(adev, false);
  1172. return 0;
  1173. }
  1174. static int vi_common_suspend(void *handle)
  1175. {
  1176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1177. return vi_common_hw_fini(adev);
  1178. }
  1179. static int vi_common_resume(void *handle)
  1180. {
  1181. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1182. return vi_common_hw_init(adev);
  1183. }
  1184. static bool vi_common_is_idle(void *handle)
  1185. {
  1186. return true;
  1187. }
  1188. static int vi_common_wait_for_idle(void *handle)
  1189. {
  1190. return 0;
  1191. }
  1192. static void vi_common_print_status(void *handle)
  1193. {
  1194. return;
  1195. }
  1196. static int vi_common_soft_reset(void *handle)
  1197. {
  1198. return 0;
  1199. }
  1200. static int vi_common_set_clockgating_state(void *handle,
  1201. enum amd_clockgating_state state)
  1202. {
  1203. return 0;
  1204. }
  1205. static int vi_common_set_powergating_state(void *handle,
  1206. enum amd_powergating_state state)
  1207. {
  1208. return 0;
  1209. }
  1210. const struct amd_ip_funcs vi_common_ip_funcs = {
  1211. .early_init = vi_common_early_init,
  1212. .late_init = NULL,
  1213. .sw_init = vi_common_sw_init,
  1214. .sw_fini = vi_common_sw_fini,
  1215. .hw_init = vi_common_hw_init,
  1216. .hw_fini = vi_common_hw_fini,
  1217. .suspend = vi_common_suspend,
  1218. .resume = vi_common_resume,
  1219. .is_idle = vi_common_is_idle,
  1220. .wait_for_idle = vi_common_wait_for_idle,
  1221. .soft_reset = vi_common_soft_reset,
  1222. .print_status = vi_common_print_status,
  1223. .set_clockgating_state = vi_common_set_clockgating_state,
  1224. .set_powergating_state = vi_common_set_powergating_state,
  1225. };