gfx_v8_0.c 143 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 golden_settings_tonga_a11[] =
  97. {
  98. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  99. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  100. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  101. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  102. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  103. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  104. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  105. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  106. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  107. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  108. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  109. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  110. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  111. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  112. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  113. };
  114. static const u32 tonga_golden_common_all[] =
  115. {
  116. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  117. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  118. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  119. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  120. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  121. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  122. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  123. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  124. };
  125. static const u32 tonga_mgcg_cgcg_init[] =
  126. {
  127. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  128. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  129. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  130. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  131. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  132. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  133. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  134. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  135. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  136. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  138. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  140. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  142. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  144. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  145. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  146. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  147. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  148. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  149. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  151. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  152. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  153. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  154. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  155. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  156. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  159. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  160. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  161. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  162. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  163. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  164. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  165. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  166. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  167. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  168. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  169. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  170. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  171. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  172. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  173. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  174. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  175. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  176. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  177. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  178. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  179. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  180. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  181. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  182. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  183. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  184. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  185. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  186. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  187. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  188. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  189. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  190. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  191. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  192. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  193. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  194. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  195. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  196. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  197. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  198. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  199. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  200. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  201. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  202. };
  203. static const u32 golden_settings_iceland_a11[] =
  204. {
  205. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  206. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  207. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  208. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  209. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  210. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  211. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  212. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  213. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  214. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  215. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  216. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  217. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  218. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  219. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  220. };
  221. static const u32 iceland_golden_common_all[] =
  222. {
  223. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  224. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  225. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  226. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  227. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  228. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  229. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  230. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  231. };
  232. static const u32 iceland_mgcg_cgcg_init[] =
  233. {
  234. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  235. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  236. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  237. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  238. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  239. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  240. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  241. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  242. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  243. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  245. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  252. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  253. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  254. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  255. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  256. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  257. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  259. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  260. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  261. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  262. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  263. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  264. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  265. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  266. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  267. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  268. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  269. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  270. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  271. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  272. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  273. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  274. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  275. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  276. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  277. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  278. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  279. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  280. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  281. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  282. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  283. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  284. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  285. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  286. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  287. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  288. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  289. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  290. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  291. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  292. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  293. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  294. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  295. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  296. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  297. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  298. };
  299. static const u32 cz_golden_settings_a11[] =
  300. {
  301. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  302. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  303. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  304. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  305. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  306. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  307. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  308. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  309. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  311. };
  312. static const u32 cz_golden_common_all[] =
  313. {
  314. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  315. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  316. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  317. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  318. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  319. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  320. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  321. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  322. };
  323. static const u32 cz_mgcg_cgcg_init[] =
  324. {
  325. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  326. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  327. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  334. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  343. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  347. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  350. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  351. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  352. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  353. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  354. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  356. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  359. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  377. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  378. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  379. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  380. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  381. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  382. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  383. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  384. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  385. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  386. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  387. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  388. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  389. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  390. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  391. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  392. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  393. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  394. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  395. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  396. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  397. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  398. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  399. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  400. };
  401. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  402. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  403. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  404. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  405. {
  406. switch (adev->asic_type) {
  407. case CHIP_TOPAZ:
  408. amdgpu_program_register_sequence(adev,
  409. iceland_mgcg_cgcg_init,
  410. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  411. amdgpu_program_register_sequence(adev,
  412. golden_settings_iceland_a11,
  413. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  414. amdgpu_program_register_sequence(adev,
  415. iceland_golden_common_all,
  416. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  417. break;
  418. case CHIP_TONGA:
  419. amdgpu_program_register_sequence(adev,
  420. tonga_mgcg_cgcg_init,
  421. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  422. amdgpu_program_register_sequence(adev,
  423. golden_settings_tonga_a11,
  424. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  425. amdgpu_program_register_sequence(adev,
  426. tonga_golden_common_all,
  427. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  428. break;
  429. case CHIP_CARRIZO:
  430. amdgpu_program_register_sequence(adev,
  431. cz_mgcg_cgcg_init,
  432. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  433. amdgpu_program_register_sequence(adev,
  434. cz_golden_settings_a11,
  435. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  436. amdgpu_program_register_sequence(adev,
  437. cz_golden_common_all,
  438. (const u32)ARRAY_SIZE(cz_golden_common_all));
  439. break;
  440. default:
  441. break;
  442. }
  443. }
  444. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  445. {
  446. int i;
  447. adev->gfx.scratch.num_reg = 7;
  448. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  449. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  450. adev->gfx.scratch.free[i] = true;
  451. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  452. }
  453. }
  454. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  455. {
  456. struct amdgpu_device *adev = ring->adev;
  457. uint32_t scratch;
  458. uint32_t tmp = 0;
  459. unsigned i;
  460. int r;
  461. r = amdgpu_gfx_scratch_get(adev, &scratch);
  462. if (r) {
  463. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  464. return r;
  465. }
  466. WREG32(scratch, 0xCAFEDEAD);
  467. r = amdgpu_ring_lock(ring, 3);
  468. if (r) {
  469. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  470. ring->idx, r);
  471. amdgpu_gfx_scratch_free(adev, scratch);
  472. return r;
  473. }
  474. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  475. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  476. amdgpu_ring_write(ring, 0xDEADBEEF);
  477. amdgpu_ring_unlock_commit(ring);
  478. for (i = 0; i < adev->usec_timeout; i++) {
  479. tmp = RREG32(scratch);
  480. if (tmp == 0xDEADBEEF)
  481. break;
  482. DRM_UDELAY(1);
  483. }
  484. if (i < adev->usec_timeout) {
  485. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  486. ring->idx, i);
  487. } else {
  488. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  489. ring->idx, scratch, tmp);
  490. r = -EINVAL;
  491. }
  492. amdgpu_gfx_scratch_free(adev, scratch);
  493. return r;
  494. }
  495. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  496. {
  497. struct amdgpu_device *adev = ring->adev;
  498. struct amdgpu_ib ib;
  499. uint32_t scratch;
  500. uint32_t tmp = 0;
  501. unsigned i;
  502. int r;
  503. r = amdgpu_gfx_scratch_get(adev, &scratch);
  504. if (r) {
  505. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  506. return r;
  507. }
  508. WREG32(scratch, 0xCAFEDEAD);
  509. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  510. if (r) {
  511. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  512. amdgpu_gfx_scratch_free(adev, scratch);
  513. return r;
  514. }
  515. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  516. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  517. ib.ptr[2] = 0xDEADBEEF;
  518. ib.length_dw = 3;
  519. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  520. if (r) {
  521. amdgpu_gfx_scratch_free(adev, scratch);
  522. amdgpu_ib_free(adev, &ib);
  523. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  524. return r;
  525. }
  526. r = amdgpu_fence_wait(ib.fence, false);
  527. if (r) {
  528. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  529. amdgpu_gfx_scratch_free(adev, scratch);
  530. amdgpu_ib_free(adev, &ib);
  531. return r;
  532. }
  533. for (i = 0; i < adev->usec_timeout; i++) {
  534. tmp = RREG32(scratch);
  535. if (tmp == 0xDEADBEEF)
  536. break;
  537. DRM_UDELAY(1);
  538. }
  539. if (i < adev->usec_timeout) {
  540. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  541. ib.fence->ring->idx, i);
  542. } else {
  543. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  544. scratch, tmp);
  545. r = -EINVAL;
  546. }
  547. amdgpu_gfx_scratch_free(adev, scratch);
  548. amdgpu_ib_free(adev, &ib);
  549. return r;
  550. }
  551. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  552. {
  553. const char *chip_name;
  554. char fw_name[30];
  555. int err;
  556. struct amdgpu_firmware_info *info = NULL;
  557. const struct common_firmware_header *header = NULL;
  558. const struct gfx_firmware_header_v1_0 *cp_hdr;
  559. DRM_DEBUG("\n");
  560. switch (adev->asic_type) {
  561. case CHIP_TOPAZ:
  562. chip_name = "topaz";
  563. break;
  564. case CHIP_TONGA:
  565. chip_name = "tonga";
  566. break;
  567. case CHIP_CARRIZO:
  568. chip_name = "carrizo";
  569. break;
  570. default:
  571. BUG();
  572. }
  573. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  574. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  575. if (err)
  576. goto out;
  577. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  578. if (err)
  579. goto out;
  580. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  581. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  582. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  583. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  584. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  585. if (err)
  586. goto out;
  587. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  588. if (err)
  589. goto out;
  590. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  591. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  592. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  593. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  594. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  595. if (err)
  596. goto out;
  597. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  598. if (err)
  599. goto out;
  600. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  601. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  602. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  603. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  604. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  605. if (err)
  606. goto out;
  607. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  608. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  609. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  610. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  611. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  612. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  613. if (err)
  614. goto out;
  615. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  616. if (err)
  617. goto out;
  618. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  619. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  620. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  621. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  622. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  623. if (!err) {
  624. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  625. if (err)
  626. goto out;
  627. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  628. adev->gfx.mec2_fw->data;
  629. adev->gfx.mec2_fw_version = le32_to_cpu(
  630. cp_hdr->header.ucode_version);
  631. adev->gfx.mec2_feature_version = le32_to_cpu(
  632. cp_hdr->ucode_feature_version);
  633. } else {
  634. err = 0;
  635. adev->gfx.mec2_fw = NULL;
  636. }
  637. if (adev->firmware.smu_load) {
  638. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  639. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  640. info->fw = adev->gfx.pfp_fw;
  641. header = (const struct common_firmware_header *)info->fw->data;
  642. adev->firmware.fw_size +=
  643. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  644. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  645. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  646. info->fw = adev->gfx.me_fw;
  647. header = (const struct common_firmware_header *)info->fw->data;
  648. adev->firmware.fw_size +=
  649. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  650. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  651. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  652. info->fw = adev->gfx.ce_fw;
  653. header = (const struct common_firmware_header *)info->fw->data;
  654. adev->firmware.fw_size +=
  655. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  656. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  657. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  658. info->fw = adev->gfx.rlc_fw;
  659. header = (const struct common_firmware_header *)info->fw->data;
  660. adev->firmware.fw_size +=
  661. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  662. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  663. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  664. info->fw = adev->gfx.mec_fw;
  665. header = (const struct common_firmware_header *)info->fw->data;
  666. adev->firmware.fw_size +=
  667. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  668. if (adev->gfx.mec2_fw) {
  669. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  670. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  671. info->fw = adev->gfx.mec2_fw;
  672. header = (const struct common_firmware_header *)info->fw->data;
  673. adev->firmware.fw_size +=
  674. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  675. }
  676. }
  677. out:
  678. if (err) {
  679. dev_err(adev->dev,
  680. "gfx8: Failed to load firmware \"%s\"\n",
  681. fw_name);
  682. release_firmware(adev->gfx.pfp_fw);
  683. adev->gfx.pfp_fw = NULL;
  684. release_firmware(adev->gfx.me_fw);
  685. adev->gfx.me_fw = NULL;
  686. release_firmware(adev->gfx.ce_fw);
  687. adev->gfx.ce_fw = NULL;
  688. release_firmware(adev->gfx.rlc_fw);
  689. adev->gfx.rlc_fw = NULL;
  690. release_firmware(adev->gfx.mec_fw);
  691. adev->gfx.mec_fw = NULL;
  692. release_firmware(adev->gfx.mec2_fw);
  693. adev->gfx.mec2_fw = NULL;
  694. }
  695. return err;
  696. }
  697. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  698. {
  699. int r;
  700. if (adev->gfx.mec.hpd_eop_obj) {
  701. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  702. if (unlikely(r != 0))
  703. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  704. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  705. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  706. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  707. adev->gfx.mec.hpd_eop_obj = NULL;
  708. }
  709. }
  710. #define MEC_HPD_SIZE 2048
  711. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  712. {
  713. int r;
  714. u32 *hpd;
  715. /*
  716. * we assign only 1 pipe because all other pipes will
  717. * be handled by KFD
  718. */
  719. adev->gfx.mec.num_mec = 1;
  720. adev->gfx.mec.num_pipe = 1;
  721. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  722. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  723. r = amdgpu_bo_create(adev,
  724. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  725. PAGE_SIZE, true,
  726. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  727. &adev->gfx.mec.hpd_eop_obj);
  728. if (r) {
  729. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  730. return r;
  731. }
  732. }
  733. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  734. if (unlikely(r != 0)) {
  735. gfx_v8_0_mec_fini(adev);
  736. return r;
  737. }
  738. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  739. &adev->gfx.mec.hpd_eop_gpu_addr);
  740. if (r) {
  741. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  742. gfx_v8_0_mec_fini(adev);
  743. return r;
  744. }
  745. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  746. if (r) {
  747. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  748. gfx_v8_0_mec_fini(adev);
  749. return r;
  750. }
  751. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  752. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  753. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  754. return 0;
  755. }
  756. static int gfx_v8_0_sw_init(void *handle)
  757. {
  758. int i, r;
  759. struct amdgpu_ring *ring;
  760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  761. /* EOP Event */
  762. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  763. if (r)
  764. return r;
  765. /* Privileged reg */
  766. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  767. if (r)
  768. return r;
  769. /* Privileged inst */
  770. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  771. if (r)
  772. return r;
  773. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  774. gfx_v8_0_scratch_init(adev);
  775. r = gfx_v8_0_init_microcode(adev);
  776. if (r) {
  777. DRM_ERROR("Failed to load gfx firmware!\n");
  778. return r;
  779. }
  780. r = gfx_v8_0_mec_init(adev);
  781. if (r) {
  782. DRM_ERROR("Failed to init MEC BOs!\n");
  783. return r;
  784. }
  785. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  786. if (r) {
  787. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  788. return r;
  789. }
  790. /* set up the gfx ring */
  791. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  792. ring = &adev->gfx.gfx_ring[i];
  793. ring->ring_obj = NULL;
  794. sprintf(ring->name, "gfx");
  795. /* no gfx doorbells on iceland */
  796. if (adev->asic_type != CHIP_TOPAZ) {
  797. ring->use_doorbell = true;
  798. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  799. }
  800. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  801. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  802. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  803. AMDGPU_RING_TYPE_GFX);
  804. if (r)
  805. return r;
  806. }
  807. /* set up the compute queues */
  808. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  809. unsigned irq_type;
  810. /* max 32 queues per MEC */
  811. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  812. DRM_ERROR("Too many (%d) compute rings!\n", i);
  813. break;
  814. }
  815. ring = &adev->gfx.compute_ring[i];
  816. ring->ring_obj = NULL;
  817. ring->use_doorbell = true;
  818. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  819. ring->me = 1; /* first MEC */
  820. ring->pipe = i / 8;
  821. ring->queue = i % 8;
  822. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  823. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  824. /* type-2 packets are deprecated on MEC, use type-3 instead */
  825. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  826. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  827. &adev->gfx.eop_irq, irq_type,
  828. AMDGPU_RING_TYPE_COMPUTE);
  829. if (r)
  830. return r;
  831. }
  832. /* reserve GDS, GWS and OA resource for gfx */
  833. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  834. PAGE_SIZE, true,
  835. AMDGPU_GEM_DOMAIN_GDS, 0,
  836. NULL, &adev->gds.gds_gfx_bo);
  837. if (r)
  838. return r;
  839. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  840. PAGE_SIZE, true,
  841. AMDGPU_GEM_DOMAIN_GWS, 0,
  842. NULL, &adev->gds.gws_gfx_bo);
  843. if (r)
  844. return r;
  845. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  846. PAGE_SIZE, true,
  847. AMDGPU_GEM_DOMAIN_OA, 0,
  848. NULL, &adev->gds.oa_gfx_bo);
  849. if (r)
  850. return r;
  851. adev->gfx.ce_ram_size = 0x8000;
  852. return 0;
  853. }
  854. static int gfx_v8_0_sw_fini(void *handle)
  855. {
  856. int i;
  857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  858. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  859. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  860. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  861. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  862. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  863. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  864. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  865. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  866. gfx_v8_0_mec_fini(adev);
  867. return 0;
  868. }
  869. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  870. {
  871. const u32 num_tile_mode_states = 32;
  872. const u32 num_secondary_tile_mode_states = 16;
  873. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  874. switch (adev->gfx.config.mem_row_size_in_kb) {
  875. case 1:
  876. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  877. break;
  878. case 2:
  879. default:
  880. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  881. break;
  882. case 4:
  883. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  884. break;
  885. }
  886. switch (adev->asic_type) {
  887. case CHIP_TOPAZ:
  888. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  889. switch (reg_offset) {
  890. case 0:
  891. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  892. PIPE_CONFIG(ADDR_SURF_P2) |
  893. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  894. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  895. break;
  896. case 1:
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. PIPE_CONFIG(ADDR_SURF_P2) |
  899. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  900. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  901. break;
  902. case 2:
  903. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  904. PIPE_CONFIG(ADDR_SURF_P2) |
  905. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  906. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  907. break;
  908. case 3:
  909. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  910. PIPE_CONFIG(ADDR_SURF_P2) |
  911. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  912. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  913. break;
  914. case 4:
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. PIPE_CONFIG(ADDR_SURF_P2) |
  917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  918. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  919. break;
  920. case 5:
  921. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  922. PIPE_CONFIG(ADDR_SURF_P2) |
  923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  924. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  925. break;
  926. case 6:
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  928. PIPE_CONFIG(ADDR_SURF_P2) |
  929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  930. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  931. break;
  932. case 8:
  933. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  934. PIPE_CONFIG(ADDR_SURF_P2));
  935. break;
  936. case 9:
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  938. PIPE_CONFIG(ADDR_SURF_P2) |
  939. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  941. break;
  942. case 10:
  943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  944. PIPE_CONFIG(ADDR_SURF_P2) |
  945. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  947. break;
  948. case 11:
  949. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  950. PIPE_CONFIG(ADDR_SURF_P2) |
  951. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  953. break;
  954. case 13:
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  956. PIPE_CONFIG(ADDR_SURF_P2) |
  957. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  959. break;
  960. case 14:
  961. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  962. PIPE_CONFIG(ADDR_SURF_P2) |
  963. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  965. break;
  966. case 15:
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  968. PIPE_CONFIG(ADDR_SURF_P2) |
  969. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  971. break;
  972. case 16:
  973. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  974. PIPE_CONFIG(ADDR_SURF_P2) |
  975. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  977. break;
  978. case 18:
  979. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  980. PIPE_CONFIG(ADDR_SURF_P2) |
  981. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  983. break;
  984. case 19:
  985. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  986. PIPE_CONFIG(ADDR_SURF_P2) |
  987. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  989. break;
  990. case 20:
  991. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  992. PIPE_CONFIG(ADDR_SURF_P2) |
  993. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  995. break;
  996. case 21:
  997. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  998. PIPE_CONFIG(ADDR_SURF_P2) |
  999. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1001. break;
  1002. case 22:
  1003. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1004. PIPE_CONFIG(ADDR_SURF_P2) |
  1005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1007. break;
  1008. case 24:
  1009. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1010. PIPE_CONFIG(ADDR_SURF_P2) |
  1011. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1013. break;
  1014. case 25:
  1015. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1016. PIPE_CONFIG(ADDR_SURF_P2) |
  1017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1019. break;
  1020. case 26:
  1021. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1022. PIPE_CONFIG(ADDR_SURF_P2) |
  1023. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1025. break;
  1026. case 27:
  1027. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1028. PIPE_CONFIG(ADDR_SURF_P2) |
  1029. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1031. break;
  1032. case 28:
  1033. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P2) |
  1035. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1037. break;
  1038. case 29:
  1039. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1040. PIPE_CONFIG(ADDR_SURF_P2) |
  1041. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1043. break;
  1044. case 7:
  1045. case 12:
  1046. case 17:
  1047. case 23:
  1048. /* unused idx */
  1049. continue;
  1050. default:
  1051. gb_tile_moden = 0;
  1052. break;
  1053. };
  1054. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1055. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1056. }
  1057. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1058. switch (reg_offset) {
  1059. case 0:
  1060. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1063. NUM_BANKS(ADDR_SURF_8_BANK));
  1064. break;
  1065. case 1:
  1066. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1069. NUM_BANKS(ADDR_SURF_8_BANK));
  1070. break;
  1071. case 2:
  1072. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1075. NUM_BANKS(ADDR_SURF_8_BANK));
  1076. break;
  1077. case 3:
  1078. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1081. NUM_BANKS(ADDR_SURF_8_BANK));
  1082. break;
  1083. case 4:
  1084. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1087. NUM_BANKS(ADDR_SURF_8_BANK));
  1088. break;
  1089. case 5:
  1090. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1093. NUM_BANKS(ADDR_SURF_8_BANK));
  1094. break;
  1095. case 6:
  1096. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1099. NUM_BANKS(ADDR_SURF_8_BANK));
  1100. break;
  1101. case 8:
  1102. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1105. NUM_BANKS(ADDR_SURF_16_BANK));
  1106. break;
  1107. case 9:
  1108. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1111. NUM_BANKS(ADDR_SURF_16_BANK));
  1112. break;
  1113. case 10:
  1114. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1117. NUM_BANKS(ADDR_SURF_16_BANK));
  1118. break;
  1119. case 11:
  1120. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1123. NUM_BANKS(ADDR_SURF_16_BANK));
  1124. break;
  1125. case 12:
  1126. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1129. NUM_BANKS(ADDR_SURF_16_BANK));
  1130. break;
  1131. case 13:
  1132. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1135. NUM_BANKS(ADDR_SURF_16_BANK));
  1136. break;
  1137. case 14:
  1138. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1141. NUM_BANKS(ADDR_SURF_8_BANK));
  1142. break;
  1143. case 7:
  1144. /* unused idx */
  1145. continue;
  1146. default:
  1147. gb_tile_moden = 0;
  1148. break;
  1149. };
  1150. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1151. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1152. }
  1153. case CHIP_TONGA:
  1154. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1155. switch (reg_offset) {
  1156. case 0:
  1157. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1158. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1159. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1160. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1161. break;
  1162. case 1:
  1163. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1164. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1165. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1166. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1167. break;
  1168. case 2:
  1169. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1170. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1171. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1172. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1173. break;
  1174. case 3:
  1175. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1176. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1178. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1179. break;
  1180. case 4:
  1181. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1182. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1183. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1184. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1185. break;
  1186. case 5:
  1187. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1188. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1189. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1190. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1191. break;
  1192. case 6:
  1193. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1194. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1195. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1196. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1197. break;
  1198. case 7:
  1199. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1201. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1203. break;
  1204. case 8:
  1205. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1206. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1207. break;
  1208. case 9:
  1209. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1210. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1211. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1213. break;
  1214. case 10:
  1215. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1216. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1217. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1219. break;
  1220. case 11:
  1221. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1222. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1223. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1225. break;
  1226. case 12:
  1227. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. break;
  1232. case 13:
  1233. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1234. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1235. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1237. break;
  1238. case 14:
  1239. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1240. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1241. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1243. break;
  1244. case 15:
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1246. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1247. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1249. break;
  1250. case 16:
  1251. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1252. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1253. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1254. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1255. break;
  1256. case 17:
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1258. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1259. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1261. break;
  1262. case 18:
  1263. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1264. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1265. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1267. break;
  1268. case 19:
  1269. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. break;
  1274. case 20:
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1276. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1277. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1279. break;
  1280. case 21:
  1281. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. break;
  1286. case 22:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1288. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1289. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1291. break;
  1292. case 23:
  1293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1294. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1297. break;
  1298. case 24:
  1299. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1301. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1303. break;
  1304. case 25:
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1306. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1307. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1309. break;
  1310. case 26:
  1311. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1313. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1315. break;
  1316. case 27:
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1319. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1321. break;
  1322. case 28:
  1323. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1325. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1327. break;
  1328. case 29:
  1329. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1331. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1333. break;
  1334. case 30:
  1335. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1336. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1337. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1339. break;
  1340. default:
  1341. gb_tile_moden = 0;
  1342. break;
  1343. };
  1344. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1345. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1346. }
  1347. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1348. switch (reg_offset) {
  1349. case 0:
  1350. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1353. NUM_BANKS(ADDR_SURF_16_BANK));
  1354. break;
  1355. case 1:
  1356. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1359. NUM_BANKS(ADDR_SURF_16_BANK));
  1360. break;
  1361. case 2:
  1362. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1365. NUM_BANKS(ADDR_SURF_16_BANK));
  1366. break;
  1367. case 3:
  1368. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1371. NUM_BANKS(ADDR_SURF_16_BANK));
  1372. break;
  1373. case 4:
  1374. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1377. NUM_BANKS(ADDR_SURF_16_BANK));
  1378. break;
  1379. case 5:
  1380. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1381. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1382. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1383. NUM_BANKS(ADDR_SURF_16_BANK));
  1384. break;
  1385. case 6:
  1386. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1389. NUM_BANKS(ADDR_SURF_16_BANK));
  1390. break;
  1391. case 8:
  1392. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1395. NUM_BANKS(ADDR_SURF_16_BANK));
  1396. break;
  1397. case 9:
  1398. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1401. NUM_BANKS(ADDR_SURF_16_BANK));
  1402. break;
  1403. case 10:
  1404. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1405. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1406. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1407. NUM_BANKS(ADDR_SURF_16_BANK));
  1408. break;
  1409. case 11:
  1410. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1413. NUM_BANKS(ADDR_SURF_16_BANK));
  1414. break;
  1415. case 12:
  1416. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1419. NUM_BANKS(ADDR_SURF_8_BANK));
  1420. break;
  1421. case 13:
  1422. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1425. NUM_BANKS(ADDR_SURF_4_BANK));
  1426. break;
  1427. case 14:
  1428. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1431. NUM_BANKS(ADDR_SURF_4_BANK));
  1432. break;
  1433. case 7:
  1434. /* unused idx */
  1435. continue;
  1436. default:
  1437. gb_tile_moden = 0;
  1438. break;
  1439. };
  1440. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1441. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1442. }
  1443. break;
  1444. case CHIP_CARRIZO:
  1445. default:
  1446. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1447. switch (reg_offset) {
  1448. case 0:
  1449. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1450. PIPE_CONFIG(ADDR_SURF_P2) |
  1451. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1452. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1453. break;
  1454. case 1:
  1455. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1456. PIPE_CONFIG(ADDR_SURF_P2) |
  1457. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1459. break;
  1460. case 2:
  1461. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1462. PIPE_CONFIG(ADDR_SURF_P2) |
  1463. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1464. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1465. break;
  1466. case 3:
  1467. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1470. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1471. break;
  1472. case 4:
  1473. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1474. PIPE_CONFIG(ADDR_SURF_P2) |
  1475. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1476. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1477. break;
  1478. case 5:
  1479. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1480. PIPE_CONFIG(ADDR_SURF_P2) |
  1481. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1482. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1483. break;
  1484. case 6:
  1485. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1486. PIPE_CONFIG(ADDR_SURF_P2) |
  1487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1489. break;
  1490. case 8:
  1491. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1492. PIPE_CONFIG(ADDR_SURF_P2));
  1493. break;
  1494. case 9:
  1495. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1496. PIPE_CONFIG(ADDR_SURF_P2) |
  1497. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1498. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1499. break;
  1500. case 10:
  1501. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1502. PIPE_CONFIG(ADDR_SURF_P2) |
  1503. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1504. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1505. break;
  1506. case 11:
  1507. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1508. PIPE_CONFIG(ADDR_SURF_P2) |
  1509. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1510. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1511. break;
  1512. case 13:
  1513. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1514. PIPE_CONFIG(ADDR_SURF_P2) |
  1515. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1516. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1517. break;
  1518. case 14:
  1519. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1520. PIPE_CONFIG(ADDR_SURF_P2) |
  1521. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1523. break;
  1524. case 15:
  1525. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1526. PIPE_CONFIG(ADDR_SURF_P2) |
  1527. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1529. break;
  1530. case 16:
  1531. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1532. PIPE_CONFIG(ADDR_SURF_P2) |
  1533. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1535. break;
  1536. case 18:
  1537. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1538. PIPE_CONFIG(ADDR_SURF_P2) |
  1539. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1541. break;
  1542. case 19:
  1543. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1544. PIPE_CONFIG(ADDR_SURF_P2) |
  1545. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1547. break;
  1548. case 20:
  1549. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1550. PIPE_CONFIG(ADDR_SURF_P2) |
  1551. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1553. break;
  1554. case 21:
  1555. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1556. PIPE_CONFIG(ADDR_SURF_P2) |
  1557. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1559. break;
  1560. case 22:
  1561. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1562. PIPE_CONFIG(ADDR_SURF_P2) |
  1563. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1565. break;
  1566. case 24:
  1567. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1568. PIPE_CONFIG(ADDR_SURF_P2) |
  1569. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1571. break;
  1572. case 25:
  1573. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1574. PIPE_CONFIG(ADDR_SURF_P2) |
  1575. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1577. break;
  1578. case 26:
  1579. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1580. PIPE_CONFIG(ADDR_SURF_P2) |
  1581. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1583. break;
  1584. case 27:
  1585. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1586. PIPE_CONFIG(ADDR_SURF_P2) |
  1587. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1589. break;
  1590. case 28:
  1591. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1592. PIPE_CONFIG(ADDR_SURF_P2) |
  1593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1595. break;
  1596. case 29:
  1597. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1598. PIPE_CONFIG(ADDR_SURF_P2) |
  1599. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1601. break;
  1602. case 7:
  1603. case 12:
  1604. case 17:
  1605. case 23:
  1606. /* unused idx */
  1607. continue;
  1608. default:
  1609. gb_tile_moden = 0;
  1610. break;
  1611. };
  1612. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1613. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1614. }
  1615. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1616. switch (reg_offset) {
  1617. case 0:
  1618. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1621. NUM_BANKS(ADDR_SURF_8_BANK));
  1622. break;
  1623. case 1:
  1624. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1625. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1626. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1627. NUM_BANKS(ADDR_SURF_8_BANK));
  1628. break;
  1629. case 2:
  1630. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1633. NUM_BANKS(ADDR_SURF_8_BANK));
  1634. break;
  1635. case 3:
  1636. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1639. NUM_BANKS(ADDR_SURF_8_BANK));
  1640. break;
  1641. case 4:
  1642. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1645. NUM_BANKS(ADDR_SURF_8_BANK));
  1646. break;
  1647. case 5:
  1648. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1651. NUM_BANKS(ADDR_SURF_8_BANK));
  1652. break;
  1653. case 6:
  1654. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1657. NUM_BANKS(ADDR_SURF_8_BANK));
  1658. break;
  1659. case 8:
  1660. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1661. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1662. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1663. NUM_BANKS(ADDR_SURF_16_BANK));
  1664. break;
  1665. case 9:
  1666. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1669. NUM_BANKS(ADDR_SURF_16_BANK));
  1670. break;
  1671. case 10:
  1672. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1673. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1674. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1675. NUM_BANKS(ADDR_SURF_16_BANK));
  1676. break;
  1677. case 11:
  1678. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1679. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1680. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1681. NUM_BANKS(ADDR_SURF_16_BANK));
  1682. break;
  1683. case 12:
  1684. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1685. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1686. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1687. NUM_BANKS(ADDR_SURF_16_BANK));
  1688. break;
  1689. case 13:
  1690. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1691. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1692. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1693. NUM_BANKS(ADDR_SURF_16_BANK));
  1694. break;
  1695. case 14:
  1696. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1699. NUM_BANKS(ADDR_SURF_8_BANK));
  1700. break;
  1701. case 7:
  1702. /* unused idx */
  1703. continue;
  1704. default:
  1705. gb_tile_moden = 0;
  1706. break;
  1707. };
  1708. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1709. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1710. }
  1711. }
  1712. }
  1713. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1714. {
  1715. u32 i, mask = 0;
  1716. for (i = 0; i < bit_width; i++) {
  1717. mask <<= 1;
  1718. mask |= 1;
  1719. }
  1720. return mask;
  1721. }
  1722. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1723. {
  1724. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1725. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1726. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1727. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1728. } else if (se_num == 0xffffffff) {
  1729. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1730. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1731. } else if (sh_num == 0xffffffff) {
  1732. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1733. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1734. } else {
  1735. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1736. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1737. }
  1738. WREG32(mmGRBM_GFX_INDEX, data);
  1739. }
  1740. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1741. u32 max_rb_num_per_se,
  1742. u32 sh_per_se)
  1743. {
  1744. u32 data, mask;
  1745. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1746. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1747. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1748. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1749. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1750. return data & mask;
  1751. }
  1752. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1753. u32 se_num, u32 sh_per_se,
  1754. u32 max_rb_num_per_se)
  1755. {
  1756. int i, j;
  1757. u32 data, mask;
  1758. u32 disabled_rbs = 0;
  1759. u32 enabled_rbs = 0;
  1760. mutex_lock(&adev->grbm_idx_mutex);
  1761. for (i = 0; i < se_num; i++) {
  1762. for (j = 0; j < sh_per_se; j++) {
  1763. gfx_v8_0_select_se_sh(adev, i, j);
  1764. data = gfx_v8_0_get_rb_disabled(adev,
  1765. max_rb_num_per_se, sh_per_se);
  1766. disabled_rbs |= data << ((i * sh_per_se + j) *
  1767. RB_BITMAP_WIDTH_PER_SH);
  1768. }
  1769. }
  1770. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1771. mutex_unlock(&adev->grbm_idx_mutex);
  1772. mask = 1;
  1773. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1774. if (!(disabled_rbs & mask))
  1775. enabled_rbs |= mask;
  1776. mask <<= 1;
  1777. }
  1778. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1779. mutex_lock(&adev->grbm_idx_mutex);
  1780. for (i = 0; i < se_num; i++) {
  1781. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1782. data = 0;
  1783. for (j = 0; j < sh_per_se; j++) {
  1784. switch (enabled_rbs & 3) {
  1785. case 0:
  1786. if (j == 0)
  1787. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1788. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1789. else
  1790. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1791. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1792. break;
  1793. case 1:
  1794. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1795. (i * sh_per_se + j) * 2);
  1796. break;
  1797. case 2:
  1798. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1799. (i * sh_per_se + j) * 2);
  1800. break;
  1801. case 3:
  1802. default:
  1803. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1804. (i * sh_per_se + j) * 2);
  1805. break;
  1806. }
  1807. enabled_rbs >>= 2;
  1808. }
  1809. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1810. }
  1811. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1812. mutex_unlock(&adev->grbm_idx_mutex);
  1813. }
  1814. /**
  1815. * gmc_v8_0_init_compute_vmid - gart enable
  1816. *
  1817. * @rdev: amdgpu_device pointer
  1818. *
  1819. * Initialize compute vmid sh_mem registers
  1820. *
  1821. */
  1822. #define DEFAULT_SH_MEM_BASES (0x6000)
  1823. #define FIRST_COMPUTE_VMID (8)
  1824. #define LAST_COMPUTE_VMID (16)
  1825. static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1826. {
  1827. int i;
  1828. uint32_t sh_mem_config;
  1829. uint32_t sh_mem_bases;
  1830. /*
  1831. * Configure apertures:
  1832. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1833. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1834. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1835. */
  1836. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1837. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1838. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1839. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1840. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1841. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1842. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1843. mutex_lock(&adev->srbm_mutex);
  1844. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1845. vi_srbm_select(adev, 0, 0, 0, i);
  1846. /* CP and shaders */
  1847. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1848. WREG32(mmSH_MEM_APE1_BASE, 1);
  1849. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1850. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1851. }
  1852. vi_srbm_select(adev, 0, 0, 0, 0);
  1853. mutex_unlock(&adev->srbm_mutex);
  1854. }
  1855. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1856. {
  1857. u32 gb_addr_config;
  1858. u32 mc_shared_chmap, mc_arb_ramcfg;
  1859. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1860. u32 tmp;
  1861. int i;
  1862. switch (adev->asic_type) {
  1863. case CHIP_TOPAZ:
  1864. adev->gfx.config.max_shader_engines = 1;
  1865. adev->gfx.config.max_tile_pipes = 2;
  1866. adev->gfx.config.max_cu_per_sh = 6;
  1867. adev->gfx.config.max_sh_per_se = 1;
  1868. adev->gfx.config.max_backends_per_se = 2;
  1869. adev->gfx.config.max_texture_channel_caches = 2;
  1870. adev->gfx.config.max_gprs = 256;
  1871. adev->gfx.config.max_gs_threads = 32;
  1872. adev->gfx.config.max_hw_contexts = 8;
  1873. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1874. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1875. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1876. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1877. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1878. break;
  1879. case CHIP_TONGA:
  1880. adev->gfx.config.max_shader_engines = 4;
  1881. adev->gfx.config.max_tile_pipes = 8;
  1882. adev->gfx.config.max_cu_per_sh = 8;
  1883. adev->gfx.config.max_sh_per_se = 1;
  1884. adev->gfx.config.max_backends_per_se = 2;
  1885. adev->gfx.config.max_texture_channel_caches = 8;
  1886. adev->gfx.config.max_gprs = 256;
  1887. adev->gfx.config.max_gs_threads = 32;
  1888. adev->gfx.config.max_hw_contexts = 8;
  1889. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1890. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1891. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1892. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1893. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1894. break;
  1895. case CHIP_CARRIZO:
  1896. adev->gfx.config.max_shader_engines = 1;
  1897. adev->gfx.config.max_tile_pipes = 2;
  1898. adev->gfx.config.max_sh_per_se = 1;
  1899. adev->gfx.config.max_backends_per_se = 2;
  1900. switch (adev->pdev->revision) {
  1901. case 0xc4:
  1902. case 0x84:
  1903. case 0xc8:
  1904. case 0xcc:
  1905. /* B10 */
  1906. adev->gfx.config.max_cu_per_sh = 8;
  1907. break;
  1908. case 0xc5:
  1909. case 0x81:
  1910. case 0x85:
  1911. case 0xc9:
  1912. case 0xcd:
  1913. /* B8 */
  1914. adev->gfx.config.max_cu_per_sh = 6;
  1915. break;
  1916. case 0xc6:
  1917. case 0xca:
  1918. case 0xce:
  1919. /* B6 */
  1920. adev->gfx.config.max_cu_per_sh = 6;
  1921. break;
  1922. case 0xc7:
  1923. case 0x87:
  1924. case 0xcb:
  1925. default:
  1926. /* B4 */
  1927. adev->gfx.config.max_cu_per_sh = 4;
  1928. break;
  1929. }
  1930. adev->gfx.config.max_texture_channel_caches = 2;
  1931. adev->gfx.config.max_gprs = 256;
  1932. adev->gfx.config.max_gs_threads = 32;
  1933. adev->gfx.config.max_hw_contexts = 8;
  1934. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1935. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1936. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1937. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1938. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1939. break;
  1940. default:
  1941. adev->gfx.config.max_shader_engines = 2;
  1942. adev->gfx.config.max_tile_pipes = 4;
  1943. adev->gfx.config.max_cu_per_sh = 2;
  1944. adev->gfx.config.max_sh_per_se = 1;
  1945. adev->gfx.config.max_backends_per_se = 2;
  1946. adev->gfx.config.max_texture_channel_caches = 4;
  1947. adev->gfx.config.max_gprs = 256;
  1948. adev->gfx.config.max_gs_threads = 32;
  1949. adev->gfx.config.max_hw_contexts = 8;
  1950. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1951. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1952. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1953. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1954. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1955. break;
  1956. }
  1957. tmp = RREG32(mmGRBM_CNTL);
  1958. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1959. WREG32(mmGRBM_CNTL, tmp);
  1960. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1961. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1962. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1963. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1964. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1965. if (adev->flags & AMD_IS_APU) {
  1966. /* Get memory bank mapping mode. */
  1967. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1968. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1969. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1970. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1971. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1972. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1973. /* Validate settings in case only one DIMM installed. */
  1974. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1975. dimm00_addr_map = 0;
  1976. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1977. dimm01_addr_map = 0;
  1978. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1979. dimm10_addr_map = 0;
  1980. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1981. dimm11_addr_map = 0;
  1982. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1983. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1984. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1985. adev->gfx.config.mem_row_size_in_kb = 2;
  1986. else
  1987. adev->gfx.config.mem_row_size_in_kb = 1;
  1988. } else {
  1989. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1990. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1991. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1992. adev->gfx.config.mem_row_size_in_kb = 4;
  1993. }
  1994. adev->gfx.config.shader_engine_tile_size = 32;
  1995. adev->gfx.config.num_gpus = 1;
  1996. adev->gfx.config.multi_gpu_tile_size = 64;
  1997. /* fix up row size */
  1998. switch (adev->gfx.config.mem_row_size_in_kb) {
  1999. case 1:
  2000. default:
  2001. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  2002. break;
  2003. case 2:
  2004. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  2005. break;
  2006. case 4:
  2007. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  2008. break;
  2009. }
  2010. adev->gfx.config.gb_addr_config = gb_addr_config;
  2011. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  2012. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  2013. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  2014. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2015. gb_addr_config & 0x70);
  2016. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2017. gb_addr_config & 0x70);
  2018. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2019. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2020. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2021. gfx_v8_0_tiling_mode_table_init(adev);
  2022. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2023. adev->gfx.config.max_sh_per_se,
  2024. adev->gfx.config.max_backends_per_se);
  2025. /* XXX SH_MEM regs */
  2026. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2027. mutex_lock(&adev->srbm_mutex);
  2028. for (i = 0; i < 16; i++) {
  2029. vi_srbm_select(adev, 0, 0, 0, i);
  2030. /* CP and shaders */
  2031. if (i == 0) {
  2032. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2033. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2034. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2035. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2036. WREG32(mmSH_MEM_CONFIG, tmp);
  2037. } else {
  2038. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2039. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2040. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2041. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2042. WREG32(mmSH_MEM_CONFIG, tmp);
  2043. }
  2044. WREG32(mmSH_MEM_APE1_BASE, 1);
  2045. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2046. WREG32(mmSH_MEM_BASES, 0);
  2047. }
  2048. vi_srbm_select(adev, 0, 0, 0, 0);
  2049. mutex_unlock(&adev->srbm_mutex);
  2050. gmc_v8_0_init_compute_vmid(adev);
  2051. mutex_lock(&adev->grbm_idx_mutex);
  2052. /*
  2053. * making sure that the following register writes will be broadcasted
  2054. * to all the shaders
  2055. */
  2056. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2057. WREG32(mmPA_SC_FIFO_SIZE,
  2058. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2059. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2060. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2061. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2062. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2063. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2064. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2065. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2066. mutex_unlock(&adev->grbm_idx_mutex);
  2067. }
  2068. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2069. {
  2070. u32 i, j, k;
  2071. u32 mask;
  2072. mutex_lock(&adev->grbm_idx_mutex);
  2073. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2074. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2075. gfx_v8_0_select_se_sh(adev, i, j);
  2076. for (k = 0; k < adev->usec_timeout; k++) {
  2077. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2078. break;
  2079. udelay(1);
  2080. }
  2081. }
  2082. }
  2083. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2084. mutex_unlock(&adev->grbm_idx_mutex);
  2085. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2086. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2087. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2088. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2089. for (k = 0; k < adev->usec_timeout; k++) {
  2090. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2091. break;
  2092. udelay(1);
  2093. }
  2094. }
  2095. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2096. bool enable)
  2097. {
  2098. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2099. if (enable) {
  2100. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2101. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2102. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2103. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2104. } else {
  2105. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2106. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2107. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2108. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2109. }
  2110. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2111. }
  2112. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2113. {
  2114. u32 tmp = RREG32(mmRLC_CNTL);
  2115. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2116. WREG32(mmRLC_CNTL, tmp);
  2117. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2118. gfx_v8_0_wait_for_rlc_serdes(adev);
  2119. }
  2120. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2121. {
  2122. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2123. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2124. WREG32(mmGRBM_SOFT_RESET, tmp);
  2125. udelay(50);
  2126. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2127. WREG32(mmGRBM_SOFT_RESET, tmp);
  2128. udelay(50);
  2129. }
  2130. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2131. {
  2132. u32 tmp = RREG32(mmRLC_CNTL);
  2133. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2134. WREG32(mmRLC_CNTL, tmp);
  2135. /* carrizo do enable cp interrupt after cp inited */
  2136. if (adev->asic_type != CHIP_CARRIZO)
  2137. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2138. udelay(50);
  2139. }
  2140. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2141. {
  2142. const struct rlc_firmware_header_v2_0 *hdr;
  2143. const __le32 *fw_data;
  2144. unsigned i, fw_size;
  2145. if (!adev->gfx.rlc_fw)
  2146. return -EINVAL;
  2147. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2148. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2149. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2150. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2151. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2152. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2153. for (i = 0; i < fw_size; i++)
  2154. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2155. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2156. return 0;
  2157. }
  2158. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2159. {
  2160. int r;
  2161. gfx_v8_0_rlc_stop(adev);
  2162. /* disable CG */
  2163. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2164. /* disable PG */
  2165. WREG32(mmRLC_PG_CNTL, 0);
  2166. gfx_v8_0_rlc_reset(adev);
  2167. if (!adev->firmware.smu_load) {
  2168. /* legacy rlc firmware loading */
  2169. r = gfx_v8_0_rlc_load_microcode(adev);
  2170. if (r)
  2171. return r;
  2172. } else {
  2173. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2174. AMDGPU_UCODE_ID_RLC_G);
  2175. if (r)
  2176. return -EINVAL;
  2177. }
  2178. gfx_v8_0_rlc_start(adev);
  2179. return 0;
  2180. }
  2181. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2182. {
  2183. int i;
  2184. u32 tmp = RREG32(mmCP_ME_CNTL);
  2185. if (enable) {
  2186. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2187. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2188. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2189. } else {
  2190. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2191. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2192. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2193. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2194. adev->gfx.gfx_ring[i].ready = false;
  2195. }
  2196. WREG32(mmCP_ME_CNTL, tmp);
  2197. udelay(50);
  2198. }
  2199. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2200. {
  2201. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2202. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2203. const struct gfx_firmware_header_v1_0 *me_hdr;
  2204. const __le32 *fw_data;
  2205. unsigned i, fw_size;
  2206. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2207. return -EINVAL;
  2208. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2209. adev->gfx.pfp_fw->data;
  2210. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2211. adev->gfx.ce_fw->data;
  2212. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2213. adev->gfx.me_fw->data;
  2214. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2215. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2216. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2217. gfx_v8_0_cp_gfx_enable(adev, false);
  2218. /* PFP */
  2219. fw_data = (const __le32 *)
  2220. (adev->gfx.pfp_fw->data +
  2221. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2222. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2223. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2224. for (i = 0; i < fw_size; i++)
  2225. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2226. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2227. /* CE */
  2228. fw_data = (const __le32 *)
  2229. (adev->gfx.ce_fw->data +
  2230. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2231. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2232. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2233. for (i = 0; i < fw_size; i++)
  2234. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2235. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2236. /* ME */
  2237. fw_data = (const __le32 *)
  2238. (adev->gfx.me_fw->data +
  2239. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2240. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2241. WREG32(mmCP_ME_RAM_WADDR, 0);
  2242. for (i = 0; i < fw_size; i++)
  2243. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2244. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2245. return 0;
  2246. }
  2247. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2248. {
  2249. u32 count = 0;
  2250. const struct cs_section_def *sect = NULL;
  2251. const struct cs_extent_def *ext = NULL;
  2252. /* begin clear state */
  2253. count += 2;
  2254. /* context control state */
  2255. count += 3;
  2256. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2257. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2258. if (sect->id == SECT_CONTEXT)
  2259. count += 2 + ext->reg_count;
  2260. else
  2261. return 0;
  2262. }
  2263. }
  2264. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2265. count += 4;
  2266. /* end clear state */
  2267. count += 2;
  2268. /* clear state */
  2269. count += 2;
  2270. return count;
  2271. }
  2272. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2273. {
  2274. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2275. const struct cs_section_def *sect = NULL;
  2276. const struct cs_extent_def *ext = NULL;
  2277. int r, i;
  2278. /* init the CP */
  2279. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2280. WREG32(mmCP_ENDIAN_SWAP, 0);
  2281. WREG32(mmCP_DEVICE_ID, 1);
  2282. gfx_v8_0_cp_gfx_enable(adev, true);
  2283. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2284. if (r) {
  2285. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2286. return r;
  2287. }
  2288. /* clear state buffer */
  2289. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2290. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2291. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2292. amdgpu_ring_write(ring, 0x80000000);
  2293. amdgpu_ring_write(ring, 0x80000000);
  2294. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2295. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2296. if (sect->id == SECT_CONTEXT) {
  2297. amdgpu_ring_write(ring,
  2298. PACKET3(PACKET3_SET_CONTEXT_REG,
  2299. ext->reg_count));
  2300. amdgpu_ring_write(ring,
  2301. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2302. for (i = 0; i < ext->reg_count; i++)
  2303. amdgpu_ring_write(ring, ext->extent[i]);
  2304. }
  2305. }
  2306. }
  2307. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2308. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2309. switch (adev->asic_type) {
  2310. case CHIP_TONGA:
  2311. amdgpu_ring_write(ring, 0x16000012);
  2312. amdgpu_ring_write(ring, 0x0000002A);
  2313. break;
  2314. case CHIP_TOPAZ:
  2315. case CHIP_CARRIZO:
  2316. amdgpu_ring_write(ring, 0x00000002);
  2317. amdgpu_ring_write(ring, 0x00000000);
  2318. break;
  2319. default:
  2320. BUG();
  2321. }
  2322. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2323. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2324. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2325. amdgpu_ring_write(ring, 0);
  2326. /* init the CE partitions */
  2327. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2328. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2329. amdgpu_ring_write(ring, 0x8000);
  2330. amdgpu_ring_write(ring, 0x8000);
  2331. amdgpu_ring_unlock_commit(ring);
  2332. return 0;
  2333. }
  2334. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2335. {
  2336. struct amdgpu_ring *ring;
  2337. u32 tmp;
  2338. u32 rb_bufsz;
  2339. u64 rb_addr, rptr_addr;
  2340. int r;
  2341. /* Set the write pointer delay */
  2342. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2343. /* set the RB to use vmid 0 */
  2344. WREG32(mmCP_RB_VMID, 0);
  2345. /* Set ring buffer size */
  2346. ring = &adev->gfx.gfx_ring[0];
  2347. rb_bufsz = order_base_2(ring->ring_size / 8);
  2348. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2349. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2350. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2351. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2352. #ifdef __BIG_ENDIAN
  2353. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2354. #endif
  2355. WREG32(mmCP_RB0_CNTL, tmp);
  2356. /* Initialize the ring buffer's read and write pointers */
  2357. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2358. ring->wptr = 0;
  2359. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2360. /* set the wb address wether it's enabled or not */
  2361. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2362. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2363. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2364. mdelay(1);
  2365. WREG32(mmCP_RB0_CNTL, tmp);
  2366. rb_addr = ring->gpu_addr >> 8;
  2367. WREG32(mmCP_RB0_BASE, rb_addr);
  2368. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2369. /* no gfx doorbells on iceland */
  2370. if (adev->asic_type != CHIP_TOPAZ) {
  2371. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2372. if (ring->use_doorbell) {
  2373. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2374. DOORBELL_OFFSET, ring->doorbell_index);
  2375. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2376. DOORBELL_EN, 1);
  2377. } else {
  2378. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2379. DOORBELL_EN, 0);
  2380. }
  2381. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2382. if (adev->asic_type == CHIP_TONGA) {
  2383. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2384. DOORBELL_RANGE_LOWER,
  2385. AMDGPU_DOORBELL_GFX_RING0);
  2386. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2387. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2388. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2389. }
  2390. }
  2391. /* start the ring */
  2392. gfx_v8_0_cp_gfx_start(adev);
  2393. ring->ready = true;
  2394. r = amdgpu_ring_test_ring(ring);
  2395. if (r) {
  2396. ring->ready = false;
  2397. return r;
  2398. }
  2399. return 0;
  2400. }
  2401. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2402. {
  2403. int i;
  2404. if (enable) {
  2405. WREG32(mmCP_MEC_CNTL, 0);
  2406. } else {
  2407. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2408. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2409. adev->gfx.compute_ring[i].ready = false;
  2410. }
  2411. udelay(50);
  2412. }
  2413. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2414. {
  2415. gfx_v8_0_cp_compute_enable(adev, true);
  2416. return 0;
  2417. }
  2418. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2419. {
  2420. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2421. const __le32 *fw_data;
  2422. unsigned i, fw_size;
  2423. if (!adev->gfx.mec_fw)
  2424. return -EINVAL;
  2425. gfx_v8_0_cp_compute_enable(adev, false);
  2426. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2427. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2428. fw_data = (const __le32 *)
  2429. (adev->gfx.mec_fw->data +
  2430. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2431. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2432. /* MEC1 */
  2433. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2434. for (i = 0; i < fw_size; i++)
  2435. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2436. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2437. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2438. if (adev->gfx.mec2_fw) {
  2439. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2440. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2441. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2442. fw_data = (const __le32 *)
  2443. (adev->gfx.mec2_fw->data +
  2444. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2445. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2446. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2447. for (i = 0; i < fw_size; i++)
  2448. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2449. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2450. }
  2451. return 0;
  2452. }
  2453. struct vi_mqd {
  2454. uint32_t header; /* ordinal0 */
  2455. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2456. uint32_t compute_dim_x; /* ordinal2 */
  2457. uint32_t compute_dim_y; /* ordinal3 */
  2458. uint32_t compute_dim_z; /* ordinal4 */
  2459. uint32_t compute_start_x; /* ordinal5 */
  2460. uint32_t compute_start_y; /* ordinal6 */
  2461. uint32_t compute_start_z; /* ordinal7 */
  2462. uint32_t compute_num_thread_x; /* ordinal8 */
  2463. uint32_t compute_num_thread_y; /* ordinal9 */
  2464. uint32_t compute_num_thread_z; /* ordinal10 */
  2465. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2466. uint32_t compute_perfcount_enable; /* ordinal12 */
  2467. uint32_t compute_pgm_lo; /* ordinal13 */
  2468. uint32_t compute_pgm_hi; /* ordinal14 */
  2469. uint32_t compute_tba_lo; /* ordinal15 */
  2470. uint32_t compute_tba_hi; /* ordinal16 */
  2471. uint32_t compute_tma_lo; /* ordinal17 */
  2472. uint32_t compute_tma_hi; /* ordinal18 */
  2473. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2474. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2475. uint32_t compute_vmid; /* ordinal21 */
  2476. uint32_t compute_resource_limits; /* ordinal22 */
  2477. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2478. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2479. uint32_t compute_tmpring_size; /* ordinal25 */
  2480. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2481. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2482. uint32_t compute_restart_x; /* ordinal28 */
  2483. uint32_t compute_restart_y; /* ordinal29 */
  2484. uint32_t compute_restart_z; /* ordinal30 */
  2485. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2486. uint32_t compute_misc_reserved; /* ordinal32 */
  2487. uint32_t compute_dispatch_id; /* ordinal33 */
  2488. uint32_t compute_threadgroup_id; /* ordinal34 */
  2489. uint32_t compute_relaunch; /* ordinal35 */
  2490. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2491. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2492. uint32_t compute_wave_restore_control; /* ordinal38 */
  2493. uint32_t reserved9; /* ordinal39 */
  2494. uint32_t reserved10; /* ordinal40 */
  2495. uint32_t reserved11; /* ordinal41 */
  2496. uint32_t reserved12; /* ordinal42 */
  2497. uint32_t reserved13; /* ordinal43 */
  2498. uint32_t reserved14; /* ordinal44 */
  2499. uint32_t reserved15; /* ordinal45 */
  2500. uint32_t reserved16; /* ordinal46 */
  2501. uint32_t reserved17; /* ordinal47 */
  2502. uint32_t reserved18; /* ordinal48 */
  2503. uint32_t reserved19; /* ordinal49 */
  2504. uint32_t reserved20; /* ordinal50 */
  2505. uint32_t reserved21; /* ordinal51 */
  2506. uint32_t reserved22; /* ordinal52 */
  2507. uint32_t reserved23; /* ordinal53 */
  2508. uint32_t reserved24; /* ordinal54 */
  2509. uint32_t reserved25; /* ordinal55 */
  2510. uint32_t reserved26; /* ordinal56 */
  2511. uint32_t reserved27; /* ordinal57 */
  2512. uint32_t reserved28; /* ordinal58 */
  2513. uint32_t reserved29; /* ordinal59 */
  2514. uint32_t reserved30; /* ordinal60 */
  2515. uint32_t reserved31; /* ordinal61 */
  2516. uint32_t reserved32; /* ordinal62 */
  2517. uint32_t reserved33; /* ordinal63 */
  2518. uint32_t reserved34; /* ordinal64 */
  2519. uint32_t compute_user_data_0; /* ordinal65 */
  2520. uint32_t compute_user_data_1; /* ordinal66 */
  2521. uint32_t compute_user_data_2; /* ordinal67 */
  2522. uint32_t compute_user_data_3; /* ordinal68 */
  2523. uint32_t compute_user_data_4; /* ordinal69 */
  2524. uint32_t compute_user_data_5; /* ordinal70 */
  2525. uint32_t compute_user_data_6; /* ordinal71 */
  2526. uint32_t compute_user_data_7; /* ordinal72 */
  2527. uint32_t compute_user_data_8; /* ordinal73 */
  2528. uint32_t compute_user_data_9; /* ordinal74 */
  2529. uint32_t compute_user_data_10; /* ordinal75 */
  2530. uint32_t compute_user_data_11; /* ordinal76 */
  2531. uint32_t compute_user_data_12; /* ordinal77 */
  2532. uint32_t compute_user_data_13; /* ordinal78 */
  2533. uint32_t compute_user_data_14; /* ordinal79 */
  2534. uint32_t compute_user_data_15; /* ordinal80 */
  2535. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2536. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2537. uint32_t reserved35; /* ordinal83 */
  2538. uint32_t reserved36; /* ordinal84 */
  2539. uint32_t reserved37; /* ordinal85 */
  2540. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2541. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2542. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2543. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2544. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2545. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2546. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2547. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2548. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2549. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2550. uint32_t reserved38; /* ordinal96 */
  2551. uint32_t reserved39; /* ordinal97 */
  2552. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2553. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2554. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2555. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2556. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2557. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2558. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2559. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2560. uint32_t reserved40; /* ordinal106 */
  2561. uint32_t reserved41; /* ordinal107 */
  2562. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2563. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2564. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2565. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2566. uint32_t reserved42; /* ordinal112 */
  2567. uint32_t reserved43; /* ordinal113 */
  2568. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2569. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2570. uint32_t cp_packet_id_lo; /* ordinal116 */
  2571. uint32_t cp_packet_id_hi; /* ordinal117 */
  2572. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2573. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2574. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2575. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2576. uint32_t gds_save_mask_lo; /* ordinal122 */
  2577. uint32_t gds_save_mask_hi; /* ordinal123 */
  2578. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2579. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2580. uint32_t reserved44; /* ordinal126 */
  2581. uint32_t reserved45; /* ordinal127 */
  2582. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2583. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2584. uint32_t cp_hqd_active; /* ordinal130 */
  2585. uint32_t cp_hqd_vmid; /* ordinal131 */
  2586. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2587. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2588. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2589. uint32_t cp_hqd_quantum; /* ordinal135 */
  2590. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2591. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2592. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2593. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2594. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2595. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2596. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2597. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2598. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2599. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2600. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2601. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2602. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2603. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2604. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2605. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2606. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2607. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2608. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2609. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2610. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2611. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2612. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2613. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2614. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2615. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2616. uint32_t cp_mqd_control; /* ordinal162 */
  2617. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2618. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2619. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2620. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2621. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2622. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2623. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2624. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2625. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2626. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2627. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2628. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2629. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2630. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2631. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2632. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2633. uint32_t cp_hqd_error; /* ordinal179 */
  2634. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2635. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2636. uint32_t reserved46; /* ordinal182 */
  2637. uint32_t reserved47; /* ordinal183 */
  2638. uint32_t reserved48; /* ordinal184 */
  2639. uint32_t reserved49; /* ordinal185 */
  2640. uint32_t reserved50; /* ordinal186 */
  2641. uint32_t reserved51; /* ordinal187 */
  2642. uint32_t reserved52; /* ordinal188 */
  2643. uint32_t reserved53; /* ordinal189 */
  2644. uint32_t reserved54; /* ordinal190 */
  2645. uint32_t reserved55; /* ordinal191 */
  2646. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2647. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2648. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2649. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2650. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2651. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2652. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2653. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2654. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2655. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2656. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2657. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2658. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2659. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2660. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2661. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2662. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2663. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2664. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2665. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2666. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2667. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2668. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2669. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2670. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2671. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2672. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2673. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2674. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2675. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2676. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2677. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2678. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2679. uint32_t reserved56; /* ordinal225 */
  2680. uint32_t reserved57; /* ordinal226 */
  2681. uint32_t reserved58; /* ordinal227 */
  2682. uint32_t set_resources_header; /* ordinal228 */
  2683. uint32_t set_resources_dw1; /* ordinal229 */
  2684. uint32_t set_resources_dw2; /* ordinal230 */
  2685. uint32_t set_resources_dw3; /* ordinal231 */
  2686. uint32_t set_resources_dw4; /* ordinal232 */
  2687. uint32_t set_resources_dw5; /* ordinal233 */
  2688. uint32_t set_resources_dw6; /* ordinal234 */
  2689. uint32_t set_resources_dw7; /* ordinal235 */
  2690. uint32_t reserved59; /* ordinal236 */
  2691. uint32_t reserved60; /* ordinal237 */
  2692. uint32_t reserved61; /* ordinal238 */
  2693. uint32_t reserved62; /* ordinal239 */
  2694. uint32_t reserved63; /* ordinal240 */
  2695. uint32_t reserved64; /* ordinal241 */
  2696. uint32_t reserved65; /* ordinal242 */
  2697. uint32_t reserved66; /* ordinal243 */
  2698. uint32_t reserved67; /* ordinal244 */
  2699. uint32_t reserved68; /* ordinal245 */
  2700. uint32_t reserved69; /* ordinal246 */
  2701. uint32_t reserved70; /* ordinal247 */
  2702. uint32_t reserved71; /* ordinal248 */
  2703. uint32_t reserved72; /* ordinal249 */
  2704. uint32_t reserved73; /* ordinal250 */
  2705. uint32_t reserved74; /* ordinal251 */
  2706. uint32_t reserved75; /* ordinal252 */
  2707. uint32_t reserved76; /* ordinal253 */
  2708. uint32_t reserved77; /* ordinal254 */
  2709. uint32_t reserved78; /* ordinal255 */
  2710. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2711. };
  2712. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2713. {
  2714. int i, r;
  2715. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2716. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2717. if (ring->mqd_obj) {
  2718. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2719. if (unlikely(r != 0))
  2720. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2721. amdgpu_bo_unpin(ring->mqd_obj);
  2722. amdgpu_bo_unreserve(ring->mqd_obj);
  2723. amdgpu_bo_unref(&ring->mqd_obj);
  2724. ring->mqd_obj = NULL;
  2725. }
  2726. }
  2727. }
  2728. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2729. {
  2730. int r, i, j;
  2731. u32 tmp;
  2732. bool use_doorbell = true;
  2733. u64 hqd_gpu_addr;
  2734. u64 mqd_gpu_addr;
  2735. u64 eop_gpu_addr;
  2736. u64 wb_gpu_addr;
  2737. u32 *buf;
  2738. struct vi_mqd *mqd;
  2739. /* init the pipes */
  2740. mutex_lock(&adev->srbm_mutex);
  2741. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2742. int me = (i < 4) ? 1 : 2;
  2743. int pipe = (i < 4) ? i : (i - 4);
  2744. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2745. eop_gpu_addr >>= 8;
  2746. vi_srbm_select(adev, me, pipe, 0, 0);
  2747. /* write the EOP addr */
  2748. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2749. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2750. /* set the VMID assigned */
  2751. WREG32(mmCP_HQD_VMID, 0);
  2752. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2753. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2754. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2755. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2756. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2757. }
  2758. vi_srbm_select(adev, 0, 0, 0, 0);
  2759. mutex_unlock(&adev->srbm_mutex);
  2760. /* init the queues. Just two for now. */
  2761. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2762. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2763. if (ring->mqd_obj == NULL) {
  2764. r = amdgpu_bo_create(adev,
  2765. sizeof(struct vi_mqd),
  2766. PAGE_SIZE, true,
  2767. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2768. &ring->mqd_obj);
  2769. if (r) {
  2770. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2771. return r;
  2772. }
  2773. }
  2774. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2775. if (unlikely(r != 0)) {
  2776. gfx_v8_0_cp_compute_fini(adev);
  2777. return r;
  2778. }
  2779. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2780. &mqd_gpu_addr);
  2781. if (r) {
  2782. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2783. gfx_v8_0_cp_compute_fini(adev);
  2784. return r;
  2785. }
  2786. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2787. if (r) {
  2788. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2789. gfx_v8_0_cp_compute_fini(adev);
  2790. return r;
  2791. }
  2792. /* init the mqd struct */
  2793. memset(buf, 0, sizeof(struct vi_mqd));
  2794. mqd = (struct vi_mqd *)buf;
  2795. mqd->header = 0xC0310800;
  2796. mqd->compute_pipelinestat_enable = 0x00000001;
  2797. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2798. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2799. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2800. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2801. mqd->compute_misc_reserved = 0x00000003;
  2802. mutex_lock(&adev->srbm_mutex);
  2803. vi_srbm_select(adev, ring->me,
  2804. ring->pipe,
  2805. ring->queue, 0);
  2806. /* disable wptr polling */
  2807. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2808. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2809. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2810. mqd->cp_hqd_eop_base_addr_lo =
  2811. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2812. mqd->cp_hqd_eop_base_addr_hi =
  2813. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2814. /* enable doorbell? */
  2815. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2816. if (use_doorbell) {
  2817. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2818. } else {
  2819. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2820. }
  2821. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2822. mqd->cp_hqd_pq_doorbell_control = tmp;
  2823. /* disable the queue if it's active */
  2824. mqd->cp_hqd_dequeue_request = 0;
  2825. mqd->cp_hqd_pq_rptr = 0;
  2826. mqd->cp_hqd_pq_wptr= 0;
  2827. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2828. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2829. for (j = 0; j < adev->usec_timeout; j++) {
  2830. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2831. break;
  2832. udelay(1);
  2833. }
  2834. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2835. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2836. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2837. }
  2838. /* set the pointer to the MQD */
  2839. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2840. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2841. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2842. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2843. /* set MQD vmid to 0 */
  2844. tmp = RREG32(mmCP_MQD_CONTROL);
  2845. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2846. WREG32(mmCP_MQD_CONTROL, tmp);
  2847. mqd->cp_mqd_control = tmp;
  2848. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2849. hqd_gpu_addr = ring->gpu_addr >> 8;
  2850. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2851. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2852. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2853. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2854. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2855. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2856. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2857. (order_base_2(ring->ring_size / 4) - 1));
  2858. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2859. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2860. #ifdef __BIG_ENDIAN
  2861. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2862. #endif
  2863. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2864. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2865. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2866. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2867. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2868. mqd->cp_hqd_pq_control = tmp;
  2869. /* set the wb address wether it's enabled or not */
  2870. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2871. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2872. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2873. upper_32_bits(wb_gpu_addr) & 0xffff;
  2874. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2875. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2876. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2877. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2878. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2879. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2880. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2881. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2882. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2883. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2884. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2885. /* enable the doorbell if requested */
  2886. if (use_doorbell) {
  2887. if (adev->asic_type == CHIP_CARRIZO) {
  2888. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2889. AMDGPU_DOORBELL_KIQ << 2);
  2890. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2891. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2892. }
  2893. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2894. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2895. DOORBELL_OFFSET, ring->doorbell_index);
  2896. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2897. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2898. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2899. mqd->cp_hqd_pq_doorbell_control = tmp;
  2900. } else {
  2901. mqd->cp_hqd_pq_doorbell_control = 0;
  2902. }
  2903. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2904. mqd->cp_hqd_pq_doorbell_control);
  2905. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2906. ring->wptr = 0;
  2907. mqd->cp_hqd_pq_wptr = ring->wptr;
  2908. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2909. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2910. /* set the vmid for the queue */
  2911. mqd->cp_hqd_vmid = 0;
  2912. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2913. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2914. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2915. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2916. mqd->cp_hqd_persistent_state = tmp;
  2917. /* activate the queue */
  2918. mqd->cp_hqd_active = 1;
  2919. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2920. vi_srbm_select(adev, 0, 0, 0, 0);
  2921. mutex_unlock(&adev->srbm_mutex);
  2922. amdgpu_bo_kunmap(ring->mqd_obj);
  2923. amdgpu_bo_unreserve(ring->mqd_obj);
  2924. }
  2925. if (use_doorbell) {
  2926. tmp = RREG32(mmCP_PQ_STATUS);
  2927. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2928. WREG32(mmCP_PQ_STATUS, tmp);
  2929. }
  2930. r = gfx_v8_0_cp_compute_start(adev);
  2931. if (r)
  2932. return r;
  2933. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2934. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2935. ring->ready = true;
  2936. r = amdgpu_ring_test_ring(ring);
  2937. if (r)
  2938. ring->ready = false;
  2939. }
  2940. return 0;
  2941. }
  2942. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2943. {
  2944. int r;
  2945. if (adev->asic_type != CHIP_CARRIZO)
  2946. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2947. if (!adev->firmware.smu_load) {
  2948. /* legacy firmware loading */
  2949. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2950. if (r)
  2951. return r;
  2952. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2953. if (r)
  2954. return r;
  2955. } else {
  2956. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2957. AMDGPU_UCODE_ID_CP_CE);
  2958. if (r)
  2959. return -EINVAL;
  2960. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2961. AMDGPU_UCODE_ID_CP_PFP);
  2962. if (r)
  2963. return -EINVAL;
  2964. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2965. AMDGPU_UCODE_ID_CP_ME);
  2966. if (r)
  2967. return -EINVAL;
  2968. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2969. AMDGPU_UCODE_ID_CP_MEC1);
  2970. if (r)
  2971. return -EINVAL;
  2972. }
  2973. r = gfx_v8_0_cp_gfx_resume(adev);
  2974. if (r)
  2975. return r;
  2976. r = gfx_v8_0_cp_compute_resume(adev);
  2977. if (r)
  2978. return r;
  2979. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2980. return 0;
  2981. }
  2982. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2983. {
  2984. gfx_v8_0_cp_gfx_enable(adev, enable);
  2985. gfx_v8_0_cp_compute_enable(adev, enable);
  2986. }
  2987. static int gfx_v8_0_hw_init(void *handle)
  2988. {
  2989. int r;
  2990. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2991. gfx_v8_0_init_golden_registers(adev);
  2992. gfx_v8_0_gpu_init(adev);
  2993. r = gfx_v8_0_rlc_resume(adev);
  2994. if (r)
  2995. return r;
  2996. r = gfx_v8_0_cp_resume(adev);
  2997. if (r)
  2998. return r;
  2999. return r;
  3000. }
  3001. static int gfx_v8_0_hw_fini(void *handle)
  3002. {
  3003. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3004. gfx_v8_0_cp_enable(adev, false);
  3005. gfx_v8_0_rlc_stop(adev);
  3006. gfx_v8_0_cp_compute_fini(adev);
  3007. return 0;
  3008. }
  3009. static int gfx_v8_0_suspend(void *handle)
  3010. {
  3011. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3012. return gfx_v8_0_hw_fini(adev);
  3013. }
  3014. static int gfx_v8_0_resume(void *handle)
  3015. {
  3016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3017. return gfx_v8_0_hw_init(adev);
  3018. }
  3019. static bool gfx_v8_0_is_idle(void *handle)
  3020. {
  3021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3022. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3023. return false;
  3024. else
  3025. return true;
  3026. }
  3027. static int gfx_v8_0_wait_for_idle(void *handle)
  3028. {
  3029. unsigned i;
  3030. u32 tmp;
  3031. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3032. for (i = 0; i < adev->usec_timeout; i++) {
  3033. /* read MC_STATUS */
  3034. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3035. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3036. return 0;
  3037. udelay(1);
  3038. }
  3039. return -ETIMEDOUT;
  3040. }
  3041. static void gfx_v8_0_print_status(void *handle)
  3042. {
  3043. int i;
  3044. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3045. dev_info(adev->dev, "GFX 8.x registers\n");
  3046. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3047. RREG32(mmGRBM_STATUS));
  3048. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3049. RREG32(mmGRBM_STATUS2));
  3050. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3051. RREG32(mmGRBM_STATUS_SE0));
  3052. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3053. RREG32(mmGRBM_STATUS_SE1));
  3054. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3055. RREG32(mmGRBM_STATUS_SE2));
  3056. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3057. RREG32(mmGRBM_STATUS_SE3));
  3058. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3059. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3060. RREG32(mmCP_STALLED_STAT1));
  3061. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3062. RREG32(mmCP_STALLED_STAT2));
  3063. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3064. RREG32(mmCP_STALLED_STAT3));
  3065. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3066. RREG32(mmCP_CPF_BUSY_STAT));
  3067. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3068. RREG32(mmCP_CPF_STALLED_STAT1));
  3069. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3070. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3071. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3072. RREG32(mmCP_CPC_STALLED_STAT1));
  3073. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3074. for (i = 0; i < 32; i++) {
  3075. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3076. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3077. }
  3078. for (i = 0; i < 16; i++) {
  3079. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3080. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3081. }
  3082. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3083. dev_info(adev->dev, " se: %d\n", i);
  3084. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3085. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3086. RREG32(mmPA_SC_RASTER_CONFIG));
  3087. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3088. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3089. }
  3090. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3091. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3092. RREG32(mmGB_ADDR_CONFIG));
  3093. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3094. RREG32(mmHDP_ADDR_CONFIG));
  3095. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3096. RREG32(mmDMIF_ADDR_CALC));
  3097. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3098. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3099. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3100. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3101. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3102. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3103. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3104. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3105. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3106. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3107. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3108. RREG32(mmCP_MEQ_THRESHOLDS));
  3109. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3110. RREG32(mmSX_DEBUG_1));
  3111. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3112. RREG32(mmTA_CNTL_AUX));
  3113. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3114. RREG32(mmSPI_CONFIG_CNTL));
  3115. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3116. RREG32(mmSQ_CONFIG));
  3117. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3118. RREG32(mmDB_DEBUG));
  3119. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3120. RREG32(mmDB_DEBUG2));
  3121. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3122. RREG32(mmDB_DEBUG3));
  3123. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3124. RREG32(mmCB_HW_CONTROL));
  3125. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3126. RREG32(mmSPI_CONFIG_CNTL_1));
  3127. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3128. RREG32(mmPA_SC_FIFO_SIZE));
  3129. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3130. RREG32(mmVGT_NUM_INSTANCES));
  3131. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3132. RREG32(mmCP_PERFMON_CNTL));
  3133. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3134. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3135. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3136. RREG32(mmVGT_CACHE_INVALIDATION));
  3137. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3138. RREG32(mmVGT_GS_VERTEX_REUSE));
  3139. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3140. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3141. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3142. RREG32(mmPA_CL_ENHANCE));
  3143. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3144. RREG32(mmPA_SC_ENHANCE));
  3145. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3146. RREG32(mmCP_ME_CNTL));
  3147. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3148. RREG32(mmCP_MAX_CONTEXT));
  3149. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3150. RREG32(mmCP_ENDIAN_SWAP));
  3151. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3152. RREG32(mmCP_DEVICE_ID));
  3153. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3154. RREG32(mmCP_SEM_WAIT_TIMER));
  3155. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3156. RREG32(mmCP_RB_WPTR_DELAY));
  3157. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3158. RREG32(mmCP_RB_VMID));
  3159. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3160. RREG32(mmCP_RB0_CNTL));
  3161. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3162. RREG32(mmCP_RB0_WPTR));
  3163. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3164. RREG32(mmCP_RB0_RPTR_ADDR));
  3165. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3166. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3167. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3168. RREG32(mmCP_RB0_CNTL));
  3169. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3170. RREG32(mmCP_RB0_BASE));
  3171. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3172. RREG32(mmCP_RB0_BASE_HI));
  3173. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3174. RREG32(mmCP_MEC_CNTL));
  3175. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3176. RREG32(mmCP_CPF_DEBUG));
  3177. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3178. RREG32(mmSCRATCH_ADDR));
  3179. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3180. RREG32(mmSCRATCH_UMSK));
  3181. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3182. RREG32(mmCP_INT_CNTL_RING0));
  3183. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3184. RREG32(mmRLC_LB_CNTL));
  3185. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3186. RREG32(mmRLC_CNTL));
  3187. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3188. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3189. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3190. RREG32(mmRLC_LB_CNTR_INIT));
  3191. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3192. RREG32(mmRLC_LB_CNTR_MAX));
  3193. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3194. RREG32(mmRLC_LB_INIT_CU_MASK));
  3195. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3196. RREG32(mmRLC_LB_PARAMS));
  3197. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3198. RREG32(mmRLC_LB_CNTL));
  3199. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3200. RREG32(mmRLC_MC_CNTL));
  3201. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3202. RREG32(mmRLC_UCODE_CNTL));
  3203. mutex_lock(&adev->srbm_mutex);
  3204. for (i = 0; i < 16; i++) {
  3205. vi_srbm_select(adev, 0, 0, 0, i);
  3206. dev_info(adev->dev, " VM %d:\n", i);
  3207. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3208. RREG32(mmSH_MEM_CONFIG));
  3209. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3210. RREG32(mmSH_MEM_APE1_BASE));
  3211. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3212. RREG32(mmSH_MEM_APE1_LIMIT));
  3213. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3214. RREG32(mmSH_MEM_BASES));
  3215. }
  3216. vi_srbm_select(adev, 0, 0, 0, 0);
  3217. mutex_unlock(&adev->srbm_mutex);
  3218. }
  3219. static int gfx_v8_0_soft_reset(void *handle)
  3220. {
  3221. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3222. u32 tmp;
  3223. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3224. /* GRBM_STATUS */
  3225. tmp = RREG32(mmGRBM_STATUS);
  3226. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3227. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3228. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3229. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3230. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3231. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3232. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3233. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3234. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3235. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3236. }
  3237. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3238. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3239. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3240. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3241. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3242. }
  3243. /* GRBM_STATUS2 */
  3244. tmp = RREG32(mmGRBM_STATUS2);
  3245. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3246. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3247. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3248. /* SRBM_STATUS */
  3249. tmp = RREG32(mmSRBM_STATUS);
  3250. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3251. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3252. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3253. if (grbm_soft_reset || srbm_soft_reset) {
  3254. gfx_v8_0_print_status((void *)adev);
  3255. /* stop the rlc */
  3256. gfx_v8_0_rlc_stop(adev);
  3257. /* Disable GFX parsing/prefetching */
  3258. gfx_v8_0_cp_gfx_enable(adev, false);
  3259. /* Disable MEC parsing/prefetching */
  3260. /* XXX todo */
  3261. if (grbm_soft_reset) {
  3262. tmp = RREG32(mmGRBM_SOFT_RESET);
  3263. tmp |= grbm_soft_reset;
  3264. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3265. WREG32(mmGRBM_SOFT_RESET, tmp);
  3266. tmp = RREG32(mmGRBM_SOFT_RESET);
  3267. udelay(50);
  3268. tmp &= ~grbm_soft_reset;
  3269. WREG32(mmGRBM_SOFT_RESET, tmp);
  3270. tmp = RREG32(mmGRBM_SOFT_RESET);
  3271. }
  3272. if (srbm_soft_reset) {
  3273. tmp = RREG32(mmSRBM_SOFT_RESET);
  3274. tmp |= srbm_soft_reset;
  3275. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3276. WREG32(mmSRBM_SOFT_RESET, tmp);
  3277. tmp = RREG32(mmSRBM_SOFT_RESET);
  3278. udelay(50);
  3279. tmp &= ~srbm_soft_reset;
  3280. WREG32(mmSRBM_SOFT_RESET, tmp);
  3281. tmp = RREG32(mmSRBM_SOFT_RESET);
  3282. }
  3283. /* Wait a little for things to settle down */
  3284. udelay(50);
  3285. gfx_v8_0_print_status((void *)adev);
  3286. }
  3287. return 0;
  3288. }
  3289. /**
  3290. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3291. *
  3292. * @adev: amdgpu_device pointer
  3293. *
  3294. * Fetches a GPU clock counter snapshot.
  3295. * Returns the 64 bit clock counter snapshot.
  3296. */
  3297. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3298. {
  3299. uint64_t clock;
  3300. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3301. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3302. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3303. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3304. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3305. return clock;
  3306. }
  3307. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3308. uint32_t vmid,
  3309. uint32_t gds_base, uint32_t gds_size,
  3310. uint32_t gws_base, uint32_t gws_size,
  3311. uint32_t oa_base, uint32_t oa_size)
  3312. {
  3313. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3314. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3315. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3316. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3317. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3318. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3319. /* GDS Base */
  3320. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3321. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3322. WRITE_DATA_DST_SEL(0)));
  3323. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3324. amdgpu_ring_write(ring, 0);
  3325. amdgpu_ring_write(ring, gds_base);
  3326. /* GDS Size */
  3327. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3328. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3329. WRITE_DATA_DST_SEL(0)));
  3330. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3331. amdgpu_ring_write(ring, 0);
  3332. amdgpu_ring_write(ring, gds_size);
  3333. /* GWS */
  3334. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3335. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3336. WRITE_DATA_DST_SEL(0)));
  3337. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3338. amdgpu_ring_write(ring, 0);
  3339. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3340. /* OA */
  3341. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3342. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3343. WRITE_DATA_DST_SEL(0)));
  3344. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3345. amdgpu_ring_write(ring, 0);
  3346. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3347. }
  3348. static int gfx_v8_0_early_init(void *handle)
  3349. {
  3350. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3351. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3352. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3353. gfx_v8_0_set_ring_funcs(adev);
  3354. gfx_v8_0_set_irq_funcs(adev);
  3355. gfx_v8_0_set_gds_init(adev);
  3356. return 0;
  3357. }
  3358. static int gfx_v8_0_set_powergating_state(void *handle,
  3359. enum amd_powergating_state state)
  3360. {
  3361. return 0;
  3362. }
  3363. static int gfx_v8_0_set_clockgating_state(void *handle,
  3364. enum amd_clockgating_state state)
  3365. {
  3366. return 0;
  3367. }
  3368. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3369. {
  3370. u32 rptr;
  3371. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3372. return rptr;
  3373. }
  3374. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3375. {
  3376. struct amdgpu_device *adev = ring->adev;
  3377. u32 wptr;
  3378. if (ring->use_doorbell)
  3379. /* XXX check if swapping is necessary on BE */
  3380. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3381. else
  3382. wptr = RREG32(mmCP_RB0_WPTR);
  3383. return wptr;
  3384. }
  3385. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3386. {
  3387. struct amdgpu_device *adev = ring->adev;
  3388. if (ring->use_doorbell) {
  3389. /* XXX check if swapping is necessary on BE */
  3390. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3391. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3392. } else {
  3393. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3394. (void)RREG32(mmCP_RB0_WPTR);
  3395. }
  3396. }
  3397. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3398. {
  3399. u32 ref_and_mask, reg_mem_engine;
  3400. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3401. switch (ring->me) {
  3402. case 1:
  3403. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3404. break;
  3405. case 2:
  3406. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3407. break;
  3408. default:
  3409. return;
  3410. }
  3411. reg_mem_engine = 0;
  3412. } else {
  3413. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3414. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3415. }
  3416. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3417. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3418. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3419. reg_mem_engine));
  3420. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3421. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3422. amdgpu_ring_write(ring, ref_and_mask);
  3423. amdgpu_ring_write(ring, ref_and_mask);
  3424. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3425. }
  3426. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3427. struct amdgpu_ib *ib)
  3428. {
  3429. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3430. u32 header, control = 0;
  3431. u32 next_rptr = ring->wptr + 5;
  3432. /* drop the CE preamble IB for the same context */
  3433. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3434. return;
  3435. if (need_ctx_switch)
  3436. next_rptr += 2;
  3437. next_rptr += 4;
  3438. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3439. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3440. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3441. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3442. amdgpu_ring_write(ring, next_rptr);
  3443. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3444. if (need_ctx_switch) {
  3445. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3446. amdgpu_ring_write(ring, 0);
  3447. }
  3448. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3449. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3450. else
  3451. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3452. control |= ib->length_dw |
  3453. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3454. amdgpu_ring_write(ring, header);
  3455. amdgpu_ring_write(ring,
  3456. #ifdef __BIG_ENDIAN
  3457. (2 << 0) |
  3458. #endif
  3459. (ib->gpu_addr & 0xFFFFFFFC));
  3460. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3461. amdgpu_ring_write(ring, control);
  3462. }
  3463. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3464. struct amdgpu_ib *ib)
  3465. {
  3466. u32 header, control = 0;
  3467. u32 next_rptr = ring->wptr + 5;
  3468. control |= INDIRECT_BUFFER_VALID;
  3469. next_rptr += 4;
  3470. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3471. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3472. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3473. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3474. amdgpu_ring_write(ring, next_rptr);
  3475. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3476. control |= ib->length_dw |
  3477. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3478. amdgpu_ring_write(ring, header);
  3479. amdgpu_ring_write(ring,
  3480. #ifdef __BIG_ENDIAN
  3481. (2 << 0) |
  3482. #endif
  3483. (ib->gpu_addr & 0xFFFFFFFC));
  3484. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3485. amdgpu_ring_write(ring, control);
  3486. }
  3487. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3488. u64 seq, unsigned flags)
  3489. {
  3490. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3491. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3492. /* EVENT_WRITE_EOP - flush caches, send int */
  3493. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3494. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3495. EOP_TC_ACTION_EN |
  3496. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3497. EVENT_INDEX(5)));
  3498. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3499. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3500. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3501. amdgpu_ring_write(ring, lower_32_bits(seq));
  3502. amdgpu_ring_write(ring, upper_32_bits(seq));
  3503. }
  3504. /**
  3505. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3506. *
  3507. * @ring: amdgpu ring buffer object
  3508. * @semaphore: amdgpu semaphore object
  3509. * @emit_wait: Is this a sempahore wait?
  3510. *
  3511. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3512. * from running ahead of semaphore waits.
  3513. */
  3514. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3515. struct amdgpu_semaphore *semaphore,
  3516. bool emit_wait)
  3517. {
  3518. uint64_t addr = semaphore->gpu_addr;
  3519. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3520. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3521. ring->adev->asic_type == CHIP_TONGA)
  3522. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3523. return false;
  3524. else {
  3525. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3526. amdgpu_ring_write(ring, lower_32_bits(addr));
  3527. amdgpu_ring_write(ring, upper_32_bits(addr));
  3528. amdgpu_ring_write(ring, sel);
  3529. }
  3530. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3531. /* Prevent the PFP from running ahead of the semaphore wait */
  3532. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3533. amdgpu_ring_write(ring, 0x0);
  3534. }
  3535. return true;
  3536. }
  3537. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3538. {
  3539. struct amdgpu_device *adev = ring->adev;
  3540. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3541. /* instruct DE to set a magic number */
  3542. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3543. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3544. WRITE_DATA_DST_SEL(5)));
  3545. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3546. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3547. amdgpu_ring_write(ring, 1);
  3548. /* let CE wait till condition satisfied */
  3549. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3550. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3551. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3552. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3553. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3554. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3555. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3556. amdgpu_ring_write(ring, 1);
  3557. amdgpu_ring_write(ring, 0xffffffff);
  3558. amdgpu_ring_write(ring, 4); /* poll interval */
  3559. /* instruct CE to reset wb of ce_sync to zero */
  3560. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3561. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3562. WRITE_DATA_DST_SEL(5) |
  3563. WR_CONFIRM));
  3564. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3565. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3566. amdgpu_ring_write(ring, 0);
  3567. }
  3568. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3569. unsigned vm_id, uint64_t pd_addr)
  3570. {
  3571. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3572. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3573. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3574. WRITE_DATA_DST_SEL(0)));
  3575. if (vm_id < 8) {
  3576. amdgpu_ring_write(ring,
  3577. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3578. } else {
  3579. amdgpu_ring_write(ring,
  3580. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3581. }
  3582. amdgpu_ring_write(ring, 0);
  3583. amdgpu_ring_write(ring, pd_addr >> 12);
  3584. /* bits 0-15 are the VM contexts0-15 */
  3585. /* invalidate the cache */
  3586. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3587. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3588. WRITE_DATA_DST_SEL(0)));
  3589. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3590. amdgpu_ring_write(ring, 0);
  3591. amdgpu_ring_write(ring, 1 << vm_id);
  3592. /* wait for the invalidate to complete */
  3593. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3594. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3595. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3596. WAIT_REG_MEM_ENGINE(0))); /* me */
  3597. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3598. amdgpu_ring_write(ring, 0);
  3599. amdgpu_ring_write(ring, 0); /* ref */
  3600. amdgpu_ring_write(ring, 0); /* mask */
  3601. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3602. /* compute doesn't have PFP */
  3603. if (usepfp) {
  3604. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3605. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3606. amdgpu_ring_write(ring, 0x0);
  3607. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3608. gfx_v8_0_ce_sync_me(ring);
  3609. }
  3610. }
  3611. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3612. {
  3613. if (gfx_v8_0_is_idle(ring->adev)) {
  3614. amdgpu_ring_lockup_update(ring);
  3615. return false;
  3616. }
  3617. return amdgpu_ring_test_lockup(ring);
  3618. }
  3619. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3620. {
  3621. return ring->adev->wb.wb[ring->rptr_offs];
  3622. }
  3623. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3624. {
  3625. return ring->adev->wb.wb[ring->wptr_offs];
  3626. }
  3627. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3628. {
  3629. struct amdgpu_device *adev = ring->adev;
  3630. /* XXX check if swapping is necessary on BE */
  3631. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3632. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3633. }
  3634. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3635. u64 addr, u64 seq,
  3636. unsigned flags)
  3637. {
  3638. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3639. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3640. /* RELEASE_MEM - flush caches, send int */
  3641. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3642. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3643. EOP_TC_ACTION_EN |
  3644. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3645. EVENT_INDEX(5)));
  3646. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3647. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3648. amdgpu_ring_write(ring, upper_32_bits(addr));
  3649. amdgpu_ring_write(ring, lower_32_bits(seq));
  3650. amdgpu_ring_write(ring, upper_32_bits(seq));
  3651. }
  3652. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3653. enum amdgpu_interrupt_state state)
  3654. {
  3655. u32 cp_int_cntl;
  3656. switch (state) {
  3657. case AMDGPU_IRQ_STATE_DISABLE:
  3658. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3659. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3660. TIME_STAMP_INT_ENABLE, 0);
  3661. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3662. break;
  3663. case AMDGPU_IRQ_STATE_ENABLE:
  3664. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3665. cp_int_cntl =
  3666. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3667. TIME_STAMP_INT_ENABLE, 1);
  3668. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3669. break;
  3670. default:
  3671. break;
  3672. }
  3673. }
  3674. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3675. int me, int pipe,
  3676. enum amdgpu_interrupt_state state)
  3677. {
  3678. u32 mec_int_cntl, mec_int_cntl_reg;
  3679. /*
  3680. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3681. * handles the setting of interrupts for this specific pipe. All other
  3682. * pipes' interrupts are set by amdkfd.
  3683. */
  3684. if (me == 1) {
  3685. switch (pipe) {
  3686. case 0:
  3687. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3688. break;
  3689. default:
  3690. DRM_DEBUG("invalid pipe %d\n", pipe);
  3691. return;
  3692. }
  3693. } else {
  3694. DRM_DEBUG("invalid me %d\n", me);
  3695. return;
  3696. }
  3697. switch (state) {
  3698. case AMDGPU_IRQ_STATE_DISABLE:
  3699. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3700. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3701. TIME_STAMP_INT_ENABLE, 0);
  3702. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3703. break;
  3704. case AMDGPU_IRQ_STATE_ENABLE:
  3705. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3706. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3707. TIME_STAMP_INT_ENABLE, 1);
  3708. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3709. break;
  3710. default:
  3711. break;
  3712. }
  3713. }
  3714. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3715. struct amdgpu_irq_src *source,
  3716. unsigned type,
  3717. enum amdgpu_interrupt_state state)
  3718. {
  3719. u32 cp_int_cntl;
  3720. switch (state) {
  3721. case AMDGPU_IRQ_STATE_DISABLE:
  3722. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3723. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3724. PRIV_REG_INT_ENABLE, 0);
  3725. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3726. break;
  3727. case AMDGPU_IRQ_STATE_ENABLE:
  3728. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3729. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3730. PRIV_REG_INT_ENABLE, 0);
  3731. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3732. break;
  3733. default:
  3734. break;
  3735. }
  3736. return 0;
  3737. }
  3738. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3739. struct amdgpu_irq_src *source,
  3740. unsigned type,
  3741. enum amdgpu_interrupt_state state)
  3742. {
  3743. u32 cp_int_cntl;
  3744. switch (state) {
  3745. case AMDGPU_IRQ_STATE_DISABLE:
  3746. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3747. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3748. PRIV_INSTR_INT_ENABLE, 0);
  3749. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3750. break;
  3751. case AMDGPU_IRQ_STATE_ENABLE:
  3752. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3753. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3754. PRIV_INSTR_INT_ENABLE, 1);
  3755. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3756. break;
  3757. default:
  3758. break;
  3759. }
  3760. return 0;
  3761. }
  3762. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3763. struct amdgpu_irq_src *src,
  3764. unsigned type,
  3765. enum amdgpu_interrupt_state state)
  3766. {
  3767. switch (type) {
  3768. case AMDGPU_CP_IRQ_GFX_EOP:
  3769. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3770. break;
  3771. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3772. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3773. break;
  3774. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3775. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3776. break;
  3777. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3778. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3779. break;
  3780. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3781. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3782. break;
  3783. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3784. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3785. break;
  3786. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3787. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3788. break;
  3789. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3790. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3791. break;
  3792. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3793. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3794. break;
  3795. default:
  3796. break;
  3797. }
  3798. return 0;
  3799. }
  3800. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3801. struct amdgpu_irq_src *source,
  3802. struct amdgpu_iv_entry *entry)
  3803. {
  3804. int i;
  3805. u8 me_id, pipe_id, queue_id;
  3806. struct amdgpu_ring *ring;
  3807. DRM_DEBUG("IH: CP EOP\n");
  3808. me_id = (entry->ring_id & 0x0c) >> 2;
  3809. pipe_id = (entry->ring_id & 0x03) >> 0;
  3810. queue_id = (entry->ring_id & 0x70) >> 4;
  3811. switch (me_id) {
  3812. case 0:
  3813. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3814. break;
  3815. case 1:
  3816. case 2:
  3817. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3818. ring = &adev->gfx.compute_ring[i];
  3819. /* Per-queue interrupt is supported for MEC starting from VI.
  3820. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3821. */
  3822. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3823. amdgpu_fence_process(ring);
  3824. }
  3825. break;
  3826. }
  3827. return 0;
  3828. }
  3829. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3830. struct amdgpu_irq_src *source,
  3831. struct amdgpu_iv_entry *entry)
  3832. {
  3833. DRM_ERROR("Illegal register access in command stream\n");
  3834. schedule_work(&adev->reset_work);
  3835. return 0;
  3836. }
  3837. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3838. struct amdgpu_irq_src *source,
  3839. struct amdgpu_iv_entry *entry)
  3840. {
  3841. DRM_ERROR("Illegal instruction in command stream\n");
  3842. schedule_work(&adev->reset_work);
  3843. return 0;
  3844. }
  3845. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3846. .early_init = gfx_v8_0_early_init,
  3847. .late_init = NULL,
  3848. .sw_init = gfx_v8_0_sw_init,
  3849. .sw_fini = gfx_v8_0_sw_fini,
  3850. .hw_init = gfx_v8_0_hw_init,
  3851. .hw_fini = gfx_v8_0_hw_fini,
  3852. .suspend = gfx_v8_0_suspend,
  3853. .resume = gfx_v8_0_resume,
  3854. .is_idle = gfx_v8_0_is_idle,
  3855. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3856. .soft_reset = gfx_v8_0_soft_reset,
  3857. .print_status = gfx_v8_0_print_status,
  3858. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3859. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3860. };
  3861. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3862. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3863. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3864. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3865. .parse_cs = NULL,
  3866. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  3867. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3868. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3869. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3870. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3871. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3872. .test_ring = gfx_v8_0_ring_test_ring,
  3873. .test_ib = gfx_v8_0_ring_test_ib,
  3874. .is_lockup = gfx_v8_0_ring_is_lockup,
  3875. };
  3876. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3877. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3878. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3879. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3880. .parse_cs = NULL,
  3881. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  3882. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3883. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3884. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3885. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3886. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3887. .test_ring = gfx_v8_0_ring_test_ring,
  3888. .test_ib = gfx_v8_0_ring_test_ib,
  3889. .is_lockup = gfx_v8_0_ring_is_lockup,
  3890. };
  3891. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3892. {
  3893. int i;
  3894. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3895. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3896. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3897. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3898. }
  3899. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3900. .set = gfx_v8_0_set_eop_interrupt_state,
  3901. .process = gfx_v8_0_eop_irq,
  3902. };
  3903. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3904. .set = gfx_v8_0_set_priv_reg_fault_state,
  3905. .process = gfx_v8_0_priv_reg_irq,
  3906. };
  3907. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3908. .set = gfx_v8_0_set_priv_inst_fault_state,
  3909. .process = gfx_v8_0_priv_inst_irq,
  3910. };
  3911. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3912. {
  3913. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3914. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3915. adev->gfx.priv_reg_irq.num_types = 1;
  3916. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3917. adev->gfx.priv_inst_irq.num_types = 1;
  3918. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3919. }
  3920. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3921. {
  3922. /* init asci gds info */
  3923. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3924. adev->gds.gws.total_size = 64;
  3925. adev->gds.oa.total_size = 16;
  3926. if (adev->gds.mem.total_size == 64 * 1024) {
  3927. adev->gds.mem.gfx_partition_size = 4096;
  3928. adev->gds.mem.cs_partition_size = 4096;
  3929. adev->gds.gws.gfx_partition_size = 4;
  3930. adev->gds.gws.cs_partition_size = 4;
  3931. adev->gds.oa.gfx_partition_size = 4;
  3932. adev->gds.oa.cs_partition_size = 1;
  3933. } else {
  3934. adev->gds.mem.gfx_partition_size = 1024;
  3935. adev->gds.mem.cs_partition_size = 1024;
  3936. adev->gds.gws.gfx_partition_size = 16;
  3937. adev->gds.gws.cs_partition_size = 16;
  3938. adev->gds.oa.gfx_partition_size = 4;
  3939. adev->gds.oa.cs_partition_size = 4;
  3940. }
  3941. }
  3942. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3943. u32 se, u32 sh)
  3944. {
  3945. u32 mask = 0, tmp, tmp1;
  3946. int i;
  3947. gfx_v8_0_select_se_sh(adev, se, sh);
  3948. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3949. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3950. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3951. tmp &= 0xffff0000;
  3952. tmp |= tmp1;
  3953. tmp >>= 16;
  3954. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3955. mask <<= 1;
  3956. mask |= 1;
  3957. }
  3958. return (~tmp) & mask;
  3959. }
  3960. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3961. struct amdgpu_cu_info *cu_info)
  3962. {
  3963. int i, j, k, counter, active_cu_number = 0;
  3964. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3965. if (!adev || !cu_info)
  3966. return -EINVAL;
  3967. mutex_lock(&adev->grbm_idx_mutex);
  3968. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3969. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3970. mask = 1;
  3971. ao_bitmap = 0;
  3972. counter = 0;
  3973. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3974. cu_info->bitmap[i][j] = bitmap;
  3975. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3976. if (bitmap & mask) {
  3977. if (counter < 2)
  3978. ao_bitmap |= mask;
  3979. counter ++;
  3980. }
  3981. mask <<= 1;
  3982. }
  3983. active_cu_number += counter;
  3984. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3985. }
  3986. }
  3987. cu_info->number = active_cu_number;
  3988. cu_info->ao_cu_mask = ao_cu_mask;
  3989. mutex_unlock(&adev->grbm_idx_mutex);
  3990. return 0;
  3991. }