amdgpu_object.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include "amdgpu.h"
  37. #include "amdgpu_trace.h"
  38. int amdgpu_ttm_init(struct amdgpu_device *adev);
  39. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  40. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  41. struct ttm_mem_reg *mem)
  42. {
  43. u64 ret = 0;
  44. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  45. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  46. adev->mc.visible_vram_size ?
  47. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  48. mem->size;
  49. }
  50. return ret;
  51. }
  52. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  53. struct ttm_mem_reg *old_mem,
  54. struct ttm_mem_reg *new_mem)
  55. {
  56. u64 vis_size;
  57. if (!adev)
  58. return;
  59. if (new_mem) {
  60. switch (new_mem->mem_type) {
  61. case TTM_PL_TT:
  62. atomic64_add(new_mem->size, &adev->gtt_usage);
  63. break;
  64. case TTM_PL_VRAM:
  65. atomic64_add(new_mem->size, &adev->vram_usage);
  66. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  67. atomic64_add(vis_size, &adev->vram_vis_usage);
  68. break;
  69. }
  70. }
  71. if (old_mem) {
  72. switch (old_mem->mem_type) {
  73. case TTM_PL_TT:
  74. atomic64_sub(old_mem->size, &adev->gtt_usage);
  75. break;
  76. case TTM_PL_VRAM:
  77. atomic64_sub(old_mem->size, &adev->vram_usage);
  78. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  79. atomic64_sub(vis_size, &adev->vram_vis_usage);
  80. break;
  81. }
  82. }
  83. }
  84. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  85. {
  86. struct amdgpu_bo *bo;
  87. bo = container_of(tbo, struct amdgpu_bo, tbo);
  88. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  89. mutex_lock(&bo->adev->gem.mutex);
  90. list_del_init(&bo->list);
  91. mutex_unlock(&bo->adev->gem.mutex);
  92. drm_gem_object_release(&bo->gem_base);
  93. kfree(bo->metadata);
  94. kfree(bo);
  95. }
  96. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  97. {
  98. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  99. return true;
  100. return false;
  101. }
  102. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  103. struct ttm_placement *placement,
  104. struct ttm_place *placements,
  105. u32 domain, u64 flags)
  106. {
  107. u32 c = 0, i;
  108. placement->placement = placements;
  109. placement->busy_placement = placements;
  110. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  111. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  112. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  113. placements[c].fpfn =
  114. adev->mc.visible_vram_size >> PAGE_SHIFT;
  115. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  116. TTM_PL_FLAG_VRAM;
  117. }
  118. placements[c].fpfn = 0;
  119. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  120. TTM_PL_FLAG_VRAM;
  121. }
  122. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  123. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  124. placements[c].fpfn = 0;
  125. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  126. TTM_PL_FLAG_UNCACHED;
  127. } else {
  128. placements[c].fpfn = 0;
  129. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  130. }
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  133. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  134. placements[c].fpfn = 0;
  135. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  136. TTM_PL_FLAG_UNCACHED;
  137. } else {
  138. placements[c].fpfn = 0;
  139. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  140. }
  141. }
  142. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  143. placements[c].fpfn = 0;
  144. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  145. AMDGPU_PL_FLAG_GDS;
  146. }
  147. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  148. placements[c].fpfn = 0;
  149. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  150. AMDGPU_PL_FLAG_GWS;
  151. }
  152. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  153. placements[c].fpfn = 0;
  154. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  155. AMDGPU_PL_FLAG_OA;
  156. }
  157. if (!c) {
  158. placements[c].fpfn = 0;
  159. placements[c++].flags = TTM_PL_MASK_CACHING |
  160. TTM_PL_FLAG_SYSTEM;
  161. }
  162. placement->num_placement = c;
  163. placement->num_busy_placement = c;
  164. for (i = 0; i < c; i++) {
  165. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  166. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  167. !placements[i].fpfn)
  168. placements[i].lpfn =
  169. adev->mc.visible_vram_size >> PAGE_SHIFT;
  170. else
  171. placements[i].lpfn = 0;
  172. }
  173. }
  174. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  175. {
  176. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  177. rbo->placements, domain, rbo->flags);
  178. }
  179. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  180. struct ttm_placement *placement)
  181. {
  182. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  183. memcpy(bo->placements, placement->placement,
  184. placement->num_placement * sizeof(struct ttm_place));
  185. bo->placement.num_placement = placement->num_placement;
  186. bo->placement.num_busy_placement = placement->num_busy_placement;
  187. bo->placement.placement = bo->placements;
  188. bo->placement.busy_placement = bo->placements;
  189. }
  190. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  191. unsigned long size, int byte_align,
  192. bool kernel, u32 domain, u64 flags,
  193. struct sg_table *sg,
  194. struct ttm_placement *placement,
  195. struct amdgpu_bo **bo_ptr)
  196. {
  197. struct amdgpu_bo *bo;
  198. enum ttm_bo_type type;
  199. unsigned long page_align;
  200. size_t acc_size;
  201. int r;
  202. /* VI has a hw bug where VM PTEs have to be allocated in groups of 8.
  203. * do this as a temporary workaround
  204. */
  205. if (!(domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  206. if (adev->asic_type >= CHIP_TOPAZ) {
  207. if (byte_align & 0x7fff)
  208. byte_align = ALIGN(byte_align, 0x8000);
  209. if (size & 0x7fff)
  210. size = ALIGN(size, 0x8000);
  211. }
  212. }
  213. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  214. size = ALIGN(size, PAGE_SIZE);
  215. if (kernel) {
  216. type = ttm_bo_type_kernel;
  217. } else if (sg) {
  218. type = ttm_bo_type_sg;
  219. } else {
  220. type = ttm_bo_type_device;
  221. }
  222. *bo_ptr = NULL;
  223. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  224. sizeof(struct amdgpu_bo));
  225. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  226. if (bo == NULL)
  227. return -ENOMEM;
  228. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  229. if (unlikely(r)) {
  230. kfree(bo);
  231. return r;
  232. }
  233. bo->adev = adev;
  234. INIT_LIST_HEAD(&bo->list);
  235. INIT_LIST_HEAD(&bo->va);
  236. bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  237. AMDGPU_GEM_DOMAIN_GTT |
  238. AMDGPU_GEM_DOMAIN_CPU |
  239. AMDGPU_GEM_DOMAIN_GDS |
  240. AMDGPU_GEM_DOMAIN_GWS |
  241. AMDGPU_GEM_DOMAIN_OA);
  242. bo->flags = flags;
  243. amdgpu_fill_placement_to_bo(bo, placement);
  244. /* Kernel allocation are uninterruptible */
  245. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  246. &bo->placement, page_align, !kernel, NULL,
  247. acc_size, sg, NULL, &amdgpu_ttm_bo_destroy);
  248. if (unlikely(r != 0)) {
  249. return r;
  250. }
  251. *bo_ptr = bo;
  252. trace_amdgpu_bo_create(bo);
  253. return 0;
  254. }
  255. int amdgpu_bo_create(struct amdgpu_device *adev,
  256. unsigned long size, int byte_align,
  257. bool kernel, u32 domain, u64 flags,
  258. struct sg_table *sg, struct amdgpu_bo **bo_ptr)
  259. {
  260. struct ttm_placement placement = {0};
  261. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  262. memset(&placements, 0,
  263. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  264. amdgpu_ttm_placement_init(adev, &placement,
  265. placements, domain, flags);
  266. return amdgpu_bo_create_restricted(adev, size, byte_align,
  267. kernel, domain, flags,
  268. sg,
  269. &placement,
  270. bo_ptr);
  271. }
  272. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  273. {
  274. bool is_iomem;
  275. int r;
  276. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  277. return -EPERM;
  278. if (bo->kptr) {
  279. if (ptr) {
  280. *ptr = bo->kptr;
  281. }
  282. return 0;
  283. }
  284. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  285. if (r) {
  286. return r;
  287. }
  288. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  289. if (ptr) {
  290. *ptr = bo->kptr;
  291. }
  292. return 0;
  293. }
  294. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  295. {
  296. if (bo->kptr == NULL)
  297. return;
  298. bo->kptr = NULL;
  299. ttm_bo_kunmap(&bo->kmap);
  300. }
  301. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  302. {
  303. if (bo == NULL)
  304. return NULL;
  305. ttm_bo_reference(&bo->tbo);
  306. return bo;
  307. }
  308. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  309. {
  310. struct ttm_buffer_object *tbo;
  311. if ((*bo) == NULL)
  312. return;
  313. tbo = &((*bo)->tbo);
  314. ttm_bo_unref(&tbo);
  315. if (tbo == NULL)
  316. *bo = NULL;
  317. }
  318. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  319. u64 min_offset, u64 max_offset,
  320. u64 *gpu_addr)
  321. {
  322. int r, i;
  323. unsigned fpfn, lpfn;
  324. if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
  325. return -EPERM;
  326. if (WARN_ON_ONCE(min_offset > max_offset))
  327. return -EINVAL;
  328. if (bo->pin_count) {
  329. bo->pin_count++;
  330. if (gpu_addr)
  331. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  332. if (max_offset != 0) {
  333. u64 domain_start;
  334. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  335. domain_start = bo->adev->mc.vram_start;
  336. else
  337. domain_start = bo->adev->mc.gtt_start;
  338. WARN_ON_ONCE(max_offset <
  339. (amdgpu_bo_gpu_offset(bo) - domain_start));
  340. }
  341. return 0;
  342. }
  343. amdgpu_ttm_placement_from_domain(bo, domain);
  344. for (i = 0; i < bo->placement.num_placement; i++) {
  345. /* force to pin into visible video ram */
  346. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  347. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  348. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  349. if (WARN_ON_ONCE(min_offset >
  350. bo->adev->mc.visible_vram_size))
  351. return -EINVAL;
  352. fpfn = min_offset >> PAGE_SHIFT;
  353. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  354. } else {
  355. fpfn = min_offset >> PAGE_SHIFT;
  356. lpfn = max_offset >> PAGE_SHIFT;
  357. }
  358. if (fpfn > bo->placements[i].fpfn)
  359. bo->placements[i].fpfn = fpfn;
  360. if (lpfn && lpfn < bo->placements[i].lpfn)
  361. bo->placements[i].lpfn = lpfn;
  362. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  363. }
  364. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  365. if (likely(r == 0)) {
  366. bo->pin_count = 1;
  367. if (gpu_addr != NULL)
  368. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  369. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  370. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  371. else
  372. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  373. } else {
  374. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  375. }
  376. return r;
  377. }
  378. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  379. {
  380. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  381. }
  382. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  383. {
  384. int r, i;
  385. if (!bo->pin_count) {
  386. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  387. return 0;
  388. }
  389. bo->pin_count--;
  390. if (bo->pin_count)
  391. return 0;
  392. for (i = 0; i < bo->placement.num_placement; i++) {
  393. bo->placements[i].lpfn = 0;
  394. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  395. }
  396. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  397. if (likely(r == 0)) {
  398. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  399. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  400. else
  401. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  402. } else {
  403. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  404. }
  405. return r;
  406. }
  407. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  408. {
  409. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  410. if (0 && (adev->flags & AMD_IS_APU)) {
  411. /* Useless to evict on IGP chips */
  412. return 0;
  413. }
  414. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  415. }
  416. void amdgpu_bo_force_delete(struct amdgpu_device *adev)
  417. {
  418. struct amdgpu_bo *bo, *n;
  419. if (list_empty(&adev->gem.objects)) {
  420. return;
  421. }
  422. dev_err(adev->dev, "Userspace still has active objects !\n");
  423. list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
  424. mutex_lock(&adev->ddev->struct_mutex);
  425. dev_err(adev->dev, "%p %p %lu %lu force free\n",
  426. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  427. *((unsigned long *)&bo->gem_base.refcount));
  428. mutex_lock(&bo->adev->gem.mutex);
  429. list_del_init(&bo->list);
  430. mutex_unlock(&bo->adev->gem.mutex);
  431. /* this should unref the ttm bo */
  432. drm_gem_object_unreference(&bo->gem_base);
  433. mutex_unlock(&adev->ddev->struct_mutex);
  434. }
  435. }
  436. int amdgpu_bo_init(struct amdgpu_device *adev)
  437. {
  438. /* Add an MTRR for the VRAM */
  439. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  440. adev->mc.aper_size);
  441. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  442. adev->mc.mc_vram_size >> 20,
  443. (unsigned long long)adev->mc.aper_size >> 20);
  444. DRM_INFO("RAM width %dbits DDR\n",
  445. adev->mc.vram_width);
  446. return amdgpu_ttm_init(adev);
  447. }
  448. void amdgpu_bo_fini(struct amdgpu_device *adev)
  449. {
  450. amdgpu_ttm_fini(adev);
  451. arch_phys_wc_del(adev->mc.vram_mtrr);
  452. }
  453. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  454. struct vm_area_struct *vma)
  455. {
  456. return ttm_fbdev_mmap(vma, &bo->tbo);
  457. }
  458. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  459. {
  460. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  461. return -EINVAL;
  462. bo->tiling_flags = tiling_flags;
  463. return 0;
  464. }
  465. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  466. {
  467. lockdep_assert_held(&bo->tbo.resv->lock.base);
  468. if (tiling_flags)
  469. *tiling_flags = bo->tiling_flags;
  470. }
  471. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  472. uint32_t metadata_size, uint64_t flags)
  473. {
  474. void *buffer;
  475. if (!metadata_size) {
  476. if (bo->metadata_size) {
  477. kfree(bo->metadata);
  478. bo->metadata_size = 0;
  479. }
  480. return 0;
  481. }
  482. if (metadata == NULL)
  483. return -EINVAL;
  484. buffer = kzalloc(metadata_size, GFP_KERNEL);
  485. if (buffer == NULL)
  486. return -ENOMEM;
  487. memcpy(buffer, metadata, metadata_size);
  488. kfree(bo->metadata);
  489. bo->metadata_flags = flags;
  490. bo->metadata = buffer;
  491. bo->metadata_size = metadata_size;
  492. return 0;
  493. }
  494. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  495. size_t buffer_size, uint32_t *metadata_size,
  496. uint64_t *flags)
  497. {
  498. if (!buffer && !metadata_size)
  499. return -EINVAL;
  500. if (buffer) {
  501. if (buffer_size < bo->metadata_size)
  502. return -EINVAL;
  503. if (bo->metadata_size)
  504. memcpy(buffer, bo->metadata, bo->metadata_size);
  505. }
  506. if (metadata_size)
  507. *metadata_size = bo->metadata_size;
  508. if (flags)
  509. *flags = bo->metadata_flags;
  510. return 0;
  511. }
  512. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  513. struct ttm_mem_reg *new_mem)
  514. {
  515. struct amdgpu_bo *rbo;
  516. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  517. return;
  518. rbo = container_of(bo, struct amdgpu_bo, tbo);
  519. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  520. /* update statistics */
  521. if (!new_mem)
  522. return;
  523. /* move_notify is called before move happens */
  524. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  525. }
  526. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  527. {
  528. struct amdgpu_device *adev;
  529. struct amdgpu_bo *abo;
  530. unsigned long offset, size, lpfn;
  531. int i, r;
  532. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  533. return 0;
  534. abo = container_of(bo, struct amdgpu_bo, tbo);
  535. adev = abo->adev;
  536. if (bo->mem.mem_type != TTM_PL_VRAM)
  537. return 0;
  538. size = bo->mem.num_pages << PAGE_SHIFT;
  539. offset = bo->mem.start << PAGE_SHIFT;
  540. if ((offset + size) <= adev->mc.visible_vram_size)
  541. return 0;
  542. /* hurrah the memory is not visible ! */
  543. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  544. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  545. for (i = 0; i < abo->placement.num_placement; i++) {
  546. /* Force into visible VRAM */
  547. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  548. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  549. abo->placements[i].lpfn = lpfn;
  550. }
  551. r = ttm_bo_validate(bo, &abo->placement, false, false);
  552. if (unlikely(r == -ENOMEM)) {
  553. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  554. return ttm_bo_validate(bo, &abo->placement, false, false);
  555. } else if (unlikely(r != 0)) {
  556. return r;
  557. }
  558. offset = bo->mem.start << PAGE_SHIFT;
  559. /* this should never happen */
  560. if ((offset + size) > adev->mc.visible_vram_size)
  561. return -EINVAL;
  562. return 0;
  563. }
  564. /**
  565. * amdgpu_bo_fence - add fence to buffer object
  566. *
  567. * @bo: buffer object in question
  568. * @fence: fence to add
  569. * @shared: true if fence should be added shared
  570. *
  571. */
  572. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence,
  573. bool shared)
  574. {
  575. struct reservation_object *resv = bo->tbo.resv;
  576. if (shared)
  577. reservation_object_add_shared_fence(resv, &fence->base);
  578. else
  579. reservation_object_add_excl_fence(resv, &fence->base);
  580. }