amdgpu_vm.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. #include "amdgpu_trace.h"
  34. /*
  35. * GPUVM
  36. * GPUVM is similar to the legacy gart on older asics, however
  37. * rather than there being a single global gart table
  38. * for the entire GPU, there are multiple VM page tables active
  39. * at any given time. The VM page tables can contain a mix
  40. * vram pages and system memory pages and system memory pages
  41. * can be mapped as snooped (cached system pages) or unsnooped
  42. * (uncached system pages).
  43. * Each VM has an ID associated with it and there is a page table
  44. * associated with each VMID. When execting a command buffer,
  45. * the kernel tells the the ring what VMID to use for that command
  46. * buffer. VMIDs are allocated dynamically as commands are submitted.
  47. * The userspace drivers maintain their own address space and the kernel
  48. * sets up their pages tables accordingly when they submit their
  49. * command buffers and a VMID is assigned.
  50. * Cayman/Trinity support up to 8 active VMs at any given time;
  51. * SI supports 16.
  52. */
  53. #define START(node) ((node)->start)
  54. #define LAST(node) ((node)->last)
  55. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  56. START, LAST, static, amdgpu_vm_it)
  57. #undef START
  58. #undef LAST
  59. /* Local structure. Encapsulate some VM table update parameters to reduce
  60. * the number of function parameters
  61. */
  62. struct amdgpu_pte_update_params {
  63. /* amdgpu device we do this update for */
  64. struct amdgpu_device *adev;
  65. /* optional amdgpu_vm we do this update for */
  66. struct amdgpu_vm *vm;
  67. /* address where to copy page table entries from */
  68. uint64_t src;
  69. /* indirect buffer to fill with commands */
  70. struct amdgpu_ib *ib;
  71. /* Function which actually does the update */
  72. void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
  73. uint64_t addr, unsigned count, uint32_t incr,
  74. uint64_t flags);
  75. /* indicate update pt or its shadow */
  76. bool shadow;
  77. };
  78. /* Helper to disable partial resident texture feature from a fence callback */
  79. struct amdgpu_prt_cb {
  80. struct amdgpu_device *adev;
  81. struct dma_fence_cb cb;
  82. };
  83. /**
  84. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  85. *
  86. * @adev: amdgpu_device pointer
  87. *
  88. * Calculate the number of entries in a page directory or page table.
  89. */
  90. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  91. unsigned level)
  92. {
  93. if (level == 0)
  94. /* For the root directory */
  95. return adev->vm_manager.max_pfn >>
  96. (adev->vm_manager.block_size *
  97. adev->vm_manager.num_level);
  98. else if (level == adev->vm_manager.num_level)
  99. /* For the page tables on the leaves */
  100. return AMDGPU_VM_PTE_COUNT(adev);
  101. else
  102. /* Everything in between */
  103. return 1 << adev->vm_manager.block_size;
  104. }
  105. /**
  106. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  107. *
  108. * @adev: amdgpu_device pointer
  109. *
  110. * Calculate the size of the BO for a page directory or page table in bytes.
  111. */
  112. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  113. {
  114. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  115. }
  116. /**
  117. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  118. *
  119. * @vm: vm providing the BOs
  120. * @validated: head of validation list
  121. * @entry: entry to add
  122. *
  123. * Add the page directory to the list of BOs to
  124. * validate for command submission.
  125. */
  126. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  127. struct list_head *validated,
  128. struct amdgpu_bo_list_entry *entry)
  129. {
  130. entry->robj = vm->root.bo;
  131. entry->priority = 0;
  132. entry->tv.bo = &entry->robj->tbo;
  133. entry->tv.shared = true;
  134. entry->user_pages = NULL;
  135. list_add(&entry->tv.head, validated);
  136. }
  137. /**
  138. * amdgpu_vm_validate_layer - validate a single page table level
  139. *
  140. * @parent: parent page table level
  141. * @validate: callback to do the validation
  142. * @param: parameter for the validation callback
  143. *
  144. * Validate the page table BOs on command submission if neccessary.
  145. */
  146. static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
  147. int (*validate)(void *, struct amdgpu_bo *),
  148. void *param)
  149. {
  150. unsigned i;
  151. int r;
  152. if (!parent->entries)
  153. return 0;
  154. for (i = 0; i <= parent->last_entry_used; ++i) {
  155. struct amdgpu_vm_pt *entry = &parent->entries[i];
  156. if (!entry->bo)
  157. continue;
  158. r = validate(param, entry->bo);
  159. if (r)
  160. return r;
  161. /*
  162. * Recurse into the sub directory. This is harmless because we
  163. * have only a maximum of 5 layers.
  164. */
  165. r = amdgpu_vm_validate_level(entry, validate, param);
  166. if (r)
  167. return r;
  168. }
  169. return r;
  170. }
  171. /**
  172. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  173. *
  174. * @adev: amdgpu device pointer
  175. * @vm: vm providing the BOs
  176. * @validate: callback to do the validation
  177. * @param: parameter for the validation callback
  178. *
  179. * Validate the page table BOs on command submission if neccessary.
  180. */
  181. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  182. int (*validate)(void *p, struct amdgpu_bo *bo),
  183. void *param)
  184. {
  185. uint64_t num_evictions;
  186. /* We only need to validate the page tables
  187. * if they aren't already valid.
  188. */
  189. num_evictions = atomic64_read(&adev->num_evictions);
  190. if (num_evictions == vm->last_eviction_counter)
  191. return 0;
  192. return amdgpu_vm_validate_level(&vm->root, validate, param);
  193. }
  194. /**
  195. * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
  196. *
  197. * @adev: amdgpu device instance
  198. * @vm: vm providing the BOs
  199. *
  200. * Move the PT BOs to the tail of the LRU.
  201. */
  202. static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
  203. {
  204. unsigned i;
  205. if (!parent->entries)
  206. return;
  207. for (i = 0; i <= parent->last_entry_used; ++i) {
  208. struct amdgpu_vm_pt *entry = &parent->entries[i];
  209. if (!entry->bo)
  210. continue;
  211. ttm_bo_move_to_lru_tail(&entry->bo->tbo);
  212. amdgpu_vm_move_level_in_lru(entry);
  213. }
  214. }
  215. /**
  216. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  217. *
  218. * @adev: amdgpu device instance
  219. * @vm: vm providing the BOs
  220. *
  221. * Move the PT BOs to the tail of the LRU.
  222. */
  223. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  224. struct amdgpu_vm *vm)
  225. {
  226. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  227. spin_lock(&glob->lru_lock);
  228. amdgpu_vm_move_level_in_lru(&vm->root);
  229. spin_unlock(&glob->lru_lock);
  230. }
  231. /**
  232. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  233. *
  234. * @adev: amdgpu_device pointer
  235. * @vm: requested vm
  236. * @saddr: start of the address range
  237. * @eaddr: end of the address range
  238. *
  239. * Make sure the page directories and page tables are allocated
  240. */
  241. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  242. struct amdgpu_vm *vm,
  243. struct amdgpu_vm_pt *parent,
  244. uint64_t saddr, uint64_t eaddr,
  245. unsigned level)
  246. {
  247. unsigned shift = (adev->vm_manager.num_level - level) *
  248. adev->vm_manager.block_size;
  249. unsigned pt_idx, from, to;
  250. int r;
  251. if (!parent->entries) {
  252. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  253. parent->entries = drm_calloc_large(num_entries,
  254. sizeof(struct amdgpu_vm_pt));
  255. if (!parent->entries)
  256. return -ENOMEM;
  257. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  258. }
  259. from = saddr >> shift;
  260. to = eaddr >> shift;
  261. if (from >= amdgpu_vm_num_entries(adev, level) ||
  262. to >= amdgpu_vm_num_entries(adev, level))
  263. return -EINVAL;
  264. if (to > parent->last_entry_used)
  265. parent->last_entry_used = to;
  266. ++level;
  267. saddr = saddr & ((1 << shift) - 1);
  268. eaddr = eaddr & ((1 << shift) - 1);
  269. /* walk over the address space and allocate the page tables */
  270. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  271. struct reservation_object *resv = vm->root.bo->tbo.resv;
  272. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  273. struct amdgpu_bo *pt;
  274. if (!entry->bo) {
  275. r = amdgpu_bo_create(adev,
  276. amdgpu_vm_bo_size(adev, level),
  277. AMDGPU_GPU_PAGE_SIZE, true,
  278. AMDGPU_GEM_DOMAIN_VRAM,
  279. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  280. AMDGPU_GEM_CREATE_SHADOW |
  281. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  282. AMDGPU_GEM_CREATE_VRAM_CLEARED,
  283. NULL, resv, &pt);
  284. if (r)
  285. return r;
  286. /* Keep a reference to the root directory to avoid
  287. * freeing them up in the wrong order.
  288. */
  289. pt->parent = amdgpu_bo_ref(vm->root.bo);
  290. entry->bo = pt;
  291. entry->addr = 0;
  292. }
  293. if (level < adev->vm_manager.num_level) {
  294. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  295. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  296. ((1 << shift) - 1);
  297. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  298. sub_eaddr, level);
  299. if (r)
  300. return r;
  301. }
  302. }
  303. return 0;
  304. }
  305. /**
  306. * amdgpu_vm_alloc_pts - Allocate page tables.
  307. *
  308. * @adev: amdgpu_device pointer
  309. * @vm: VM to allocate page tables for
  310. * @saddr: Start address which needs to be allocated
  311. * @size: Size from start address we need.
  312. *
  313. * Make sure the page tables are allocated.
  314. */
  315. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  316. struct amdgpu_vm *vm,
  317. uint64_t saddr, uint64_t size)
  318. {
  319. uint64_t last_pfn;
  320. uint64_t eaddr;
  321. /* validate the parameters */
  322. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  323. return -EINVAL;
  324. eaddr = saddr + size - 1;
  325. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  326. if (last_pfn >= adev->vm_manager.max_pfn) {
  327. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  328. last_pfn, adev->vm_manager.max_pfn);
  329. return -EINVAL;
  330. }
  331. saddr /= AMDGPU_GPU_PAGE_SIZE;
  332. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  333. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
  334. }
  335. /**
  336. * amdgpu_vm_had_gpu_reset - check if reset occured since last use
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @id: VMID structure
  340. *
  341. * Check if GPU reset occured since last use of the VMID.
  342. */
  343. static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
  344. struct amdgpu_vm_id *id)
  345. {
  346. return id->current_gpu_reset_count !=
  347. atomic_read(&adev->gpu_reset_counter);
  348. }
  349. /**
  350. * amdgpu_vm_grab_id - allocate the next free VMID
  351. *
  352. * @vm: vm to allocate id for
  353. * @ring: ring we want to submit job to
  354. * @sync: sync object where we add dependencies
  355. * @fence: fence protecting ID from reuse
  356. *
  357. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  358. */
  359. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  360. struct amdgpu_sync *sync, struct dma_fence *fence,
  361. struct amdgpu_job *job)
  362. {
  363. struct amdgpu_device *adev = ring->adev;
  364. uint64_t fence_context = adev->fence_context + ring->idx;
  365. struct dma_fence *updates = sync->last_vm_update;
  366. struct amdgpu_vm_id *id, *idle;
  367. struct dma_fence **fences;
  368. unsigned i;
  369. int r = 0;
  370. fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
  371. GFP_KERNEL);
  372. if (!fences)
  373. return -ENOMEM;
  374. mutex_lock(&adev->vm_manager.lock);
  375. /* Check if we have an idle VMID */
  376. i = 0;
  377. list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
  378. fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
  379. if (!fences[i])
  380. break;
  381. ++i;
  382. }
  383. /* If we can't find a idle VMID to use, wait till one becomes available */
  384. if (&idle->list == &adev->vm_manager.ids_lru) {
  385. u64 fence_context = adev->vm_manager.fence_context + ring->idx;
  386. unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
  387. struct dma_fence_array *array;
  388. unsigned j;
  389. for (j = 0; j < i; ++j)
  390. dma_fence_get(fences[j]);
  391. array = dma_fence_array_create(i, fences, fence_context,
  392. seqno, true);
  393. if (!array) {
  394. for (j = 0; j < i; ++j)
  395. dma_fence_put(fences[j]);
  396. kfree(fences);
  397. r = -ENOMEM;
  398. goto error;
  399. }
  400. r = amdgpu_sync_fence(ring->adev, sync, &array->base);
  401. dma_fence_put(&array->base);
  402. if (r)
  403. goto error;
  404. mutex_unlock(&adev->vm_manager.lock);
  405. return 0;
  406. }
  407. kfree(fences);
  408. job->vm_needs_flush = true;
  409. /* Check if we can use a VMID already assigned to this VM */
  410. i = ring->idx;
  411. do {
  412. struct dma_fence *flushed;
  413. id = vm->ids[i++];
  414. if (i == AMDGPU_MAX_RINGS)
  415. i = 0;
  416. /* Check all the prerequisites to using this VMID */
  417. if (!id)
  418. continue;
  419. if (amdgpu_vm_had_gpu_reset(adev, id))
  420. continue;
  421. if (atomic64_read(&id->owner) != vm->client_id)
  422. continue;
  423. if (job->vm_pd_addr != id->pd_gpu_addr)
  424. continue;
  425. if (!id->last_flush)
  426. continue;
  427. if (id->last_flush->context != fence_context &&
  428. !dma_fence_is_signaled(id->last_flush))
  429. continue;
  430. flushed = id->flushed_updates;
  431. if (updates &&
  432. (!flushed || dma_fence_is_later(updates, flushed)))
  433. continue;
  434. /* Good we can use this VMID. Remember this submission as
  435. * user of the VMID.
  436. */
  437. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  438. if (r)
  439. goto error;
  440. list_move_tail(&id->list, &adev->vm_manager.ids_lru);
  441. vm->ids[ring->idx] = id;
  442. job->vm_id = id - adev->vm_manager.ids;
  443. job->vm_needs_flush = false;
  444. trace_amdgpu_vm_grab_id(vm, ring->idx, job);
  445. mutex_unlock(&adev->vm_manager.lock);
  446. return 0;
  447. } while (i != ring->idx);
  448. /* Still no ID to use? Then use the idle one found earlier */
  449. id = idle;
  450. /* Remember this submission as user of the VMID */
  451. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  452. if (r)
  453. goto error;
  454. dma_fence_put(id->last_flush);
  455. id->last_flush = NULL;
  456. dma_fence_put(id->flushed_updates);
  457. id->flushed_updates = dma_fence_get(updates);
  458. id->pd_gpu_addr = job->vm_pd_addr;
  459. id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
  460. list_move_tail(&id->list, &adev->vm_manager.ids_lru);
  461. atomic64_set(&id->owner, vm->client_id);
  462. vm->ids[ring->idx] = id;
  463. job->vm_id = id - adev->vm_manager.ids;
  464. trace_amdgpu_vm_grab_id(vm, ring->idx, job);
  465. error:
  466. mutex_unlock(&adev->vm_manager.lock);
  467. return r;
  468. }
  469. static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
  470. {
  471. struct amdgpu_device *adev = ring->adev;
  472. const struct amdgpu_ip_block *ip_block;
  473. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  474. /* only compute rings */
  475. return false;
  476. ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  477. if (!ip_block)
  478. return false;
  479. if (ip_block->version->major <= 7) {
  480. /* gfx7 has no workaround */
  481. return true;
  482. } else if (ip_block->version->major == 8) {
  483. if (adev->gfx.mec_fw_version >= 673)
  484. /* gfx8 is fixed in MEC firmware 673 */
  485. return false;
  486. else
  487. return true;
  488. }
  489. return false;
  490. }
  491. static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
  492. {
  493. u64 addr = mc_addr;
  494. if (adev->gart.gart_funcs->adjust_mc_addr)
  495. addr = adev->gart.gart_funcs->adjust_mc_addr(adev, addr);
  496. return addr;
  497. }
  498. /**
  499. * amdgpu_vm_flush - hardware flush the vm
  500. *
  501. * @ring: ring to use for flush
  502. * @vm_id: vmid number to use
  503. * @pd_addr: address of the page directory
  504. *
  505. * Emit a VM flush when it is necessary.
  506. */
  507. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
  508. {
  509. struct amdgpu_device *adev = ring->adev;
  510. struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
  511. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  512. id->gds_base != job->gds_base ||
  513. id->gds_size != job->gds_size ||
  514. id->gws_base != job->gws_base ||
  515. id->gws_size != job->gws_size ||
  516. id->oa_base != job->oa_base ||
  517. id->oa_size != job->oa_size);
  518. bool vm_flush_needed = job->vm_needs_flush ||
  519. amdgpu_vm_ring_has_compute_vm_bug(ring);
  520. unsigned patch_offset = 0;
  521. int r;
  522. if (amdgpu_vm_had_gpu_reset(adev, id)) {
  523. gds_switch_needed = true;
  524. vm_flush_needed = true;
  525. }
  526. if (!vm_flush_needed && !gds_switch_needed)
  527. return 0;
  528. if (ring->funcs->init_cond_exec)
  529. patch_offset = amdgpu_ring_init_cond_exec(ring);
  530. if (ring->funcs->emit_pipeline_sync)
  531. amdgpu_ring_emit_pipeline_sync(ring);
  532. if (ring->funcs->emit_vm_flush && vm_flush_needed) {
  533. u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
  534. struct dma_fence *fence;
  535. trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
  536. amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
  537. r = amdgpu_fence_emit(ring, &fence);
  538. if (r)
  539. return r;
  540. mutex_lock(&adev->vm_manager.lock);
  541. dma_fence_put(id->last_flush);
  542. id->last_flush = fence;
  543. mutex_unlock(&adev->vm_manager.lock);
  544. }
  545. if (gds_switch_needed) {
  546. id->gds_base = job->gds_base;
  547. id->gds_size = job->gds_size;
  548. id->gws_base = job->gws_base;
  549. id->gws_size = job->gws_size;
  550. id->oa_base = job->oa_base;
  551. id->oa_size = job->oa_size;
  552. amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
  553. job->gds_size, job->gws_base,
  554. job->gws_size, job->oa_base,
  555. job->oa_size);
  556. }
  557. if (ring->funcs->patch_cond_exec)
  558. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  559. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  560. if (ring->funcs->emit_switch_buffer) {
  561. amdgpu_ring_emit_switch_buffer(ring);
  562. amdgpu_ring_emit_switch_buffer(ring);
  563. }
  564. return 0;
  565. }
  566. /**
  567. * amdgpu_vm_reset_id - reset VMID to zero
  568. *
  569. * @adev: amdgpu device structure
  570. * @vm_id: vmid number to use
  571. *
  572. * Reset saved GDW, GWS and OA to force switch on next flush.
  573. */
  574. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
  575. {
  576. struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
  577. id->gds_base = 0;
  578. id->gds_size = 0;
  579. id->gws_base = 0;
  580. id->gws_size = 0;
  581. id->oa_base = 0;
  582. id->oa_size = 0;
  583. }
  584. /**
  585. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  586. *
  587. * @vm: requested vm
  588. * @bo: requested buffer object
  589. *
  590. * Find @bo inside the requested vm.
  591. * Search inside the @bos vm list for the requested vm
  592. * Returns the found bo_va or NULL if none is found
  593. *
  594. * Object has to be reserved!
  595. */
  596. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  597. struct amdgpu_bo *bo)
  598. {
  599. struct amdgpu_bo_va *bo_va;
  600. list_for_each_entry(bo_va, &bo->va, bo_list) {
  601. if (bo_va->vm == vm) {
  602. return bo_va;
  603. }
  604. }
  605. return NULL;
  606. }
  607. /**
  608. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  609. *
  610. * @params: see amdgpu_pte_update_params definition
  611. * @pe: addr of the page entry
  612. * @addr: dst addr to write into pe
  613. * @count: number of page entries to update
  614. * @incr: increase next addr by incr bytes
  615. * @flags: hw access flags
  616. *
  617. * Traces the parameters and calls the right asic functions
  618. * to setup the page table using the DMA.
  619. */
  620. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  621. uint64_t pe, uint64_t addr,
  622. unsigned count, uint32_t incr,
  623. uint64_t flags)
  624. {
  625. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  626. if (count < 3) {
  627. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  628. addr | flags, count, incr);
  629. } else {
  630. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  631. count, incr, flags);
  632. }
  633. }
  634. /**
  635. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  636. *
  637. * @params: see amdgpu_pte_update_params definition
  638. * @pe: addr of the page entry
  639. * @addr: dst addr to write into pe
  640. * @count: number of page entries to update
  641. * @incr: increase next addr by incr bytes
  642. * @flags: hw access flags
  643. *
  644. * Traces the parameters and calls the DMA function to copy the PTEs.
  645. */
  646. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  647. uint64_t pe, uint64_t addr,
  648. unsigned count, uint32_t incr,
  649. uint64_t flags)
  650. {
  651. uint64_t src = (params->src + (addr >> 12) * 8);
  652. trace_amdgpu_vm_copy_ptes(pe, src, count);
  653. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  654. }
  655. /**
  656. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  657. *
  658. * @pages_addr: optional DMA address to use for lookup
  659. * @addr: the unmapped addr
  660. *
  661. * Look up the physical address of the page that the pte resolves
  662. * to and return the pointer for the page table entry.
  663. */
  664. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  665. {
  666. uint64_t result;
  667. /* page table offset */
  668. result = pages_addr[addr >> PAGE_SHIFT];
  669. /* in case cpu page size != gpu page size*/
  670. result |= addr & (~PAGE_MASK);
  671. result &= 0xFFFFFFFFFFFFF000ULL;
  672. return result;
  673. }
  674. /*
  675. * amdgpu_vm_update_level - update a single level in the hierarchy
  676. *
  677. * @adev: amdgpu_device pointer
  678. * @vm: requested vm
  679. * @parent: parent directory
  680. *
  681. * Makes sure all entries in @parent are up to date.
  682. * Returns 0 for success, error for failure.
  683. */
  684. static int amdgpu_vm_update_level(struct amdgpu_device *adev,
  685. struct amdgpu_vm *vm,
  686. struct amdgpu_vm_pt *parent,
  687. unsigned level)
  688. {
  689. struct amdgpu_bo *shadow;
  690. struct amdgpu_ring *ring;
  691. uint64_t pd_addr, shadow_addr;
  692. uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
  693. uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
  694. unsigned count = 0, pt_idx, ndw;
  695. struct amdgpu_job *job;
  696. struct amdgpu_pte_update_params params;
  697. struct dma_fence *fence = NULL;
  698. int r;
  699. if (!parent->entries)
  700. return 0;
  701. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  702. /* padding, etc. */
  703. ndw = 64;
  704. /* assume the worst case */
  705. ndw += parent->last_entry_used * 6;
  706. pd_addr = amdgpu_bo_gpu_offset(parent->bo);
  707. shadow = parent->bo->shadow;
  708. if (shadow) {
  709. r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
  710. if (r)
  711. return r;
  712. shadow_addr = amdgpu_bo_gpu_offset(shadow);
  713. ndw *= 2;
  714. } else {
  715. shadow_addr = 0;
  716. }
  717. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  718. if (r)
  719. return r;
  720. memset(&params, 0, sizeof(params));
  721. params.adev = adev;
  722. params.ib = &job->ibs[0];
  723. /* walk over the address space and update the directory */
  724. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  725. struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
  726. uint64_t pde, pt;
  727. if (bo == NULL)
  728. continue;
  729. if (bo->shadow) {
  730. struct amdgpu_bo *pt_shadow = bo->shadow;
  731. r = amdgpu_ttm_bind(&pt_shadow->tbo,
  732. &pt_shadow->tbo.mem);
  733. if (r)
  734. return r;
  735. }
  736. pt = amdgpu_bo_gpu_offset(bo);
  737. if (parent->entries[pt_idx].addr == pt)
  738. continue;
  739. parent->entries[pt_idx].addr = pt;
  740. pde = pd_addr + pt_idx * 8;
  741. if (((last_pde + 8 * count) != pde) ||
  742. ((last_pt + incr * count) != pt) ||
  743. (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
  744. if (count) {
  745. uint64_t pt_addr =
  746. amdgpu_vm_adjust_mc_addr(adev, last_pt);
  747. if (shadow)
  748. amdgpu_vm_do_set_ptes(&params,
  749. last_shadow,
  750. pt_addr, count,
  751. incr,
  752. AMDGPU_PTE_VALID);
  753. amdgpu_vm_do_set_ptes(&params, last_pde,
  754. pt_addr, count, incr,
  755. AMDGPU_PTE_VALID);
  756. }
  757. count = 1;
  758. last_pde = pde;
  759. last_shadow = shadow_addr + pt_idx * 8;
  760. last_pt = pt;
  761. } else {
  762. ++count;
  763. }
  764. }
  765. if (count) {
  766. uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);
  767. if (vm->root.bo->shadow)
  768. amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
  769. count, incr, AMDGPU_PTE_VALID);
  770. amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
  771. count, incr, AMDGPU_PTE_VALID);
  772. }
  773. if (params.ib->length_dw == 0) {
  774. amdgpu_job_free(job);
  775. } else {
  776. amdgpu_ring_pad_ib(ring, params.ib);
  777. amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
  778. AMDGPU_FENCE_OWNER_VM);
  779. if (shadow)
  780. amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
  781. AMDGPU_FENCE_OWNER_VM);
  782. WARN_ON(params.ib->length_dw > ndw);
  783. r = amdgpu_job_submit(job, ring, &vm->entity,
  784. AMDGPU_FENCE_OWNER_VM, &fence);
  785. if (r)
  786. goto error_free;
  787. amdgpu_bo_fence(parent->bo, fence, true);
  788. dma_fence_put(vm->last_dir_update);
  789. vm->last_dir_update = dma_fence_get(fence);
  790. dma_fence_put(fence);
  791. }
  792. /*
  793. * Recurse into the subdirectories. This recursion is harmless because
  794. * we only have a maximum of 5 layers.
  795. */
  796. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  797. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  798. if (!entry->bo)
  799. continue;
  800. r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
  801. if (r)
  802. return r;
  803. }
  804. return 0;
  805. error_free:
  806. amdgpu_job_free(job);
  807. return r;
  808. }
  809. /*
  810. * amdgpu_vm_update_directories - make sure that all directories are valid
  811. *
  812. * @adev: amdgpu_device pointer
  813. * @vm: requested vm
  814. *
  815. * Makes sure all directories are up to date.
  816. * Returns 0 for success, error for failure.
  817. */
  818. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  819. struct amdgpu_vm *vm)
  820. {
  821. return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
  822. }
  823. /**
  824. * amdgpu_vm_find_pt - find the page table for an address
  825. *
  826. * @p: see amdgpu_pte_update_params definition
  827. * @addr: virtual address in question
  828. *
  829. * Find the page table BO for a virtual address, return NULL when none found.
  830. */
  831. static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
  832. uint64_t addr)
  833. {
  834. struct amdgpu_vm_pt *entry = &p->vm->root;
  835. unsigned idx, level = p->adev->vm_manager.num_level;
  836. while (entry->entries) {
  837. idx = addr >> (p->adev->vm_manager.block_size * level--);
  838. idx %= amdgpu_bo_size(entry->bo) / 8;
  839. entry = &entry->entries[idx];
  840. }
  841. if (level)
  842. return NULL;
  843. return entry->bo;
  844. }
  845. /**
  846. * amdgpu_vm_update_ptes - make sure that page tables are valid
  847. *
  848. * @params: see amdgpu_pte_update_params definition
  849. * @vm: requested vm
  850. * @start: start of GPU address range
  851. * @end: end of GPU address range
  852. * @dst: destination address to map to, the next dst inside the function
  853. * @flags: mapping flags
  854. *
  855. * Update the page tables in the range @start - @end.
  856. */
  857. static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  858. uint64_t start, uint64_t end,
  859. uint64_t dst, uint64_t flags)
  860. {
  861. struct amdgpu_device *adev = params->adev;
  862. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  863. uint64_t cur_pe_start, cur_nptes, cur_dst;
  864. uint64_t addr; /* next GPU address to be updated */
  865. struct amdgpu_bo *pt;
  866. unsigned nptes; /* next number of ptes to be updated */
  867. uint64_t next_pe_start;
  868. /* initialize the variables */
  869. addr = start;
  870. pt = amdgpu_vm_get_pt(params, addr);
  871. if (!pt) {
  872. pr_err("PT not found, aborting update_ptes\n");
  873. return;
  874. }
  875. if (params->shadow) {
  876. if (!pt->shadow)
  877. return;
  878. pt = pt->shadow;
  879. }
  880. if ((addr & ~mask) == (end & ~mask))
  881. nptes = end - addr;
  882. else
  883. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  884. cur_pe_start = amdgpu_bo_gpu_offset(pt);
  885. cur_pe_start += (addr & mask) * 8;
  886. cur_nptes = nptes;
  887. cur_dst = dst;
  888. /* for next ptb*/
  889. addr += nptes;
  890. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  891. /* walk over the address space and update the page tables */
  892. while (addr < end) {
  893. pt = amdgpu_vm_get_pt(params, addr);
  894. if (!pt) {
  895. pr_err("PT not found, aborting update_ptes\n");
  896. return;
  897. }
  898. if (params->shadow) {
  899. if (!pt->shadow)
  900. return;
  901. pt = pt->shadow;
  902. }
  903. if ((addr & ~mask) == (end & ~mask))
  904. nptes = end - addr;
  905. else
  906. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  907. next_pe_start = amdgpu_bo_gpu_offset(pt);
  908. next_pe_start += (addr & mask) * 8;
  909. if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
  910. ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
  911. /* The next ptb is consecutive to current ptb.
  912. * Don't call the update function now.
  913. * Will update two ptbs together in future.
  914. */
  915. cur_nptes += nptes;
  916. } else {
  917. params->func(params, cur_pe_start, cur_dst, cur_nptes,
  918. AMDGPU_GPU_PAGE_SIZE, flags);
  919. cur_pe_start = next_pe_start;
  920. cur_nptes = nptes;
  921. cur_dst = dst;
  922. }
  923. /* for next ptb*/
  924. addr += nptes;
  925. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  926. }
  927. params->func(params, cur_pe_start, cur_dst, cur_nptes,
  928. AMDGPU_GPU_PAGE_SIZE, flags);
  929. }
  930. /*
  931. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  932. *
  933. * @params: see amdgpu_pte_update_params definition
  934. * @vm: requested vm
  935. * @start: first PTE to handle
  936. * @end: last PTE to handle
  937. * @dst: addr those PTEs should point to
  938. * @flags: hw mapping flags
  939. */
  940. static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  941. uint64_t start, uint64_t end,
  942. uint64_t dst, uint64_t flags)
  943. {
  944. /**
  945. * The MC L1 TLB supports variable sized pages, based on a fragment
  946. * field in the PTE. When this field is set to a non-zero value, page
  947. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  948. * flags are considered valid for all PTEs within the fragment range
  949. * and corresponding mappings are assumed to be physically contiguous.
  950. *
  951. * The L1 TLB can store a single PTE for the whole fragment,
  952. * significantly increasing the space available for translation
  953. * caching. This leads to large improvements in throughput when the
  954. * TLB is under pressure.
  955. *
  956. * The L2 TLB distributes small and large fragments into two
  957. * asymmetric partitions. The large fragment cache is significantly
  958. * larger. Thus, we try to use large fragments wherever possible.
  959. * Userspace can support this by aligning virtual base address and
  960. * allocation size to the fragment size.
  961. */
  962. /* SI and newer are optimized for 64KB */
  963. uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
  964. uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
  965. uint64_t frag_start = ALIGN(start, frag_align);
  966. uint64_t frag_end = end & ~(frag_align - 1);
  967. /* system pages are non continuously */
  968. if (params->src || !(flags & AMDGPU_PTE_VALID) ||
  969. (frag_start >= frag_end)) {
  970. amdgpu_vm_update_ptes(params, start, end, dst, flags);
  971. return;
  972. }
  973. /* handle the 4K area at the beginning */
  974. if (start != frag_start) {
  975. amdgpu_vm_update_ptes(params, start, frag_start,
  976. dst, flags);
  977. dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
  978. }
  979. /* handle the area in the middle */
  980. amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
  981. flags | frag_flags);
  982. /* handle the 4K area at the end */
  983. if (frag_end != end) {
  984. dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
  985. amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
  986. }
  987. }
  988. /**
  989. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  990. *
  991. * @adev: amdgpu_device pointer
  992. * @exclusive: fence we need to sync to
  993. * @src: address where to copy page table entries from
  994. * @pages_addr: DMA addresses to use for mapping
  995. * @vm: requested vm
  996. * @start: start of mapped range
  997. * @last: last mapped entry
  998. * @flags: flags for the entries
  999. * @addr: addr to set the area to
  1000. * @fence: optional resulting fence
  1001. *
  1002. * Fill in the page table entries between @start and @last.
  1003. * Returns 0 for success, -EINVAL for failure.
  1004. */
  1005. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1006. struct dma_fence *exclusive,
  1007. uint64_t src,
  1008. dma_addr_t *pages_addr,
  1009. struct amdgpu_vm *vm,
  1010. uint64_t start, uint64_t last,
  1011. uint64_t flags, uint64_t addr,
  1012. struct dma_fence **fence)
  1013. {
  1014. struct amdgpu_ring *ring;
  1015. void *owner = AMDGPU_FENCE_OWNER_VM;
  1016. unsigned nptes, ncmds, ndw;
  1017. struct amdgpu_job *job;
  1018. struct amdgpu_pte_update_params params;
  1019. struct dma_fence *f = NULL;
  1020. int r;
  1021. memset(&params, 0, sizeof(params));
  1022. params.adev = adev;
  1023. params.vm = vm;
  1024. params.src = src;
  1025. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1026. /* sync to everything on unmapping */
  1027. if (!(flags & AMDGPU_PTE_VALID))
  1028. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1029. nptes = last - start + 1;
  1030. /*
  1031. * reserve space for one command every (1 << BLOCK_SIZE)
  1032. * entries or 2k dwords (whatever is smaller)
  1033. */
  1034. ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
  1035. /* padding, etc. */
  1036. ndw = 64;
  1037. if (src) {
  1038. /* only copy commands needed */
  1039. ndw += ncmds * 7;
  1040. params.func = amdgpu_vm_do_copy_ptes;
  1041. } else if (pages_addr) {
  1042. /* copy commands needed */
  1043. ndw += ncmds * 7;
  1044. /* and also PTEs */
  1045. ndw += nptes * 2;
  1046. params.func = amdgpu_vm_do_copy_ptes;
  1047. } else {
  1048. /* set page commands needed */
  1049. ndw += ncmds * 10;
  1050. /* two extra commands for begin/end of fragment */
  1051. ndw += 2 * 10;
  1052. params.func = amdgpu_vm_do_set_ptes;
  1053. }
  1054. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1055. if (r)
  1056. return r;
  1057. params.ib = &job->ibs[0];
  1058. if (!src && pages_addr) {
  1059. uint64_t *pte;
  1060. unsigned i;
  1061. /* Put the PTEs at the end of the IB. */
  1062. i = ndw - nptes * 2;
  1063. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1064. params.src = job->ibs->gpu_addr + i * 4;
  1065. for (i = 0; i < nptes; ++i) {
  1066. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1067. AMDGPU_GPU_PAGE_SIZE);
  1068. pte[i] |= flags;
  1069. }
  1070. addr = 0;
  1071. }
  1072. r = amdgpu_sync_fence(adev, &job->sync, exclusive);
  1073. if (r)
  1074. goto error_free;
  1075. r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
  1076. owner);
  1077. if (r)
  1078. goto error_free;
  1079. r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
  1080. if (r)
  1081. goto error_free;
  1082. params.shadow = true;
  1083. amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1084. params.shadow = false;
  1085. amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1086. amdgpu_ring_pad_ib(ring, params.ib);
  1087. WARN_ON(params.ib->length_dw > ndw);
  1088. r = amdgpu_job_submit(job, ring, &vm->entity,
  1089. AMDGPU_FENCE_OWNER_VM, &f);
  1090. if (r)
  1091. goto error_free;
  1092. amdgpu_bo_fence(vm->root.bo, f, true);
  1093. dma_fence_put(*fence);
  1094. *fence = f;
  1095. return 0;
  1096. error_free:
  1097. amdgpu_job_free(job);
  1098. return r;
  1099. }
  1100. /**
  1101. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1102. *
  1103. * @adev: amdgpu_device pointer
  1104. * @exclusive: fence we need to sync to
  1105. * @gtt_flags: flags as they are used for GTT
  1106. * @pages_addr: DMA addresses to use for mapping
  1107. * @vm: requested vm
  1108. * @mapping: mapped range and flags to use for the update
  1109. * @flags: HW flags for the mapping
  1110. * @nodes: array of drm_mm_nodes with the MC addresses
  1111. * @fence: optional resulting fence
  1112. *
  1113. * Split the mapping into smaller chunks so that each update fits
  1114. * into a SDMA IB.
  1115. * Returns 0 for success, -EINVAL for failure.
  1116. */
  1117. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1118. struct dma_fence *exclusive,
  1119. uint64_t gtt_flags,
  1120. dma_addr_t *pages_addr,
  1121. struct amdgpu_vm *vm,
  1122. struct amdgpu_bo_va_mapping *mapping,
  1123. uint64_t flags,
  1124. struct drm_mm_node *nodes,
  1125. struct dma_fence **fence)
  1126. {
  1127. uint64_t pfn, src = 0, start = mapping->start;
  1128. int r;
  1129. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1130. * but in case of something, we filter the flags in first place
  1131. */
  1132. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1133. flags &= ~AMDGPU_PTE_READABLE;
  1134. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1135. flags &= ~AMDGPU_PTE_WRITEABLE;
  1136. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1137. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1138. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1139. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1140. trace_amdgpu_vm_bo_update(mapping);
  1141. pfn = mapping->offset >> PAGE_SHIFT;
  1142. if (nodes) {
  1143. while (pfn >= nodes->size) {
  1144. pfn -= nodes->size;
  1145. ++nodes;
  1146. }
  1147. }
  1148. do {
  1149. uint64_t max_entries;
  1150. uint64_t addr, last;
  1151. if (nodes) {
  1152. addr = nodes->start << PAGE_SHIFT;
  1153. max_entries = (nodes->size - pfn) *
  1154. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1155. } else {
  1156. addr = 0;
  1157. max_entries = S64_MAX;
  1158. }
  1159. if (pages_addr) {
  1160. if (flags == gtt_flags)
  1161. src = adev->gart.table_addr +
  1162. (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
  1163. else
  1164. max_entries = min(max_entries, 16ull * 1024ull);
  1165. addr = 0;
  1166. } else if (flags & AMDGPU_PTE_VALID) {
  1167. addr += adev->vm_manager.vram_base_offset;
  1168. }
  1169. addr += pfn << PAGE_SHIFT;
  1170. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1171. r = amdgpu_vm_bo_update_mapping(adev, exclusive,
  1172. src, pages_addr, vm,
  1173. start, last, flags, addr,
  1174. fence);
  1175. if (r)
  1176. return r;
  1177. pfn += last - start + 1;
  1178. if (nodes && nodes->size == pfn) {
  1179. pfn = 0;
  1180. ++nodes;
  1181. }
  1182. start = last + 1;
  1183. } while (unlikely(start != mapping->last + 1));
  1184. return 0;
  1185. }
  1186. /**
  1187. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1188. *
  1189. * @adev: amdgpu_device pointer
  1190. * @bo_va: requested BO and VM object
  1191. * @clear: if true clear the entries
  1192. *
  1193. * Fill in the page table entries for @bo_va.
  1194. * Returns 0 for success, -EINVAL for failure.
  1195. */
  1196. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1197. struct amdgpu_bo_va *bo_va,
  1198. bool clear)
  1199. {
  1200. struct amdgpu_vm *vm = bo_va->vm;
  1201. struct amdgpu_bo_va_mapping *mapping;
  1202. dma_addr_t *pages_addr = NULL;
  1203. uint64_t gtt_flags, flags;
  1204. struct ttm_mem_reg *mem;
  1205. struct drm_mm_node *nodes;
  1206. struct dma_fence *exclusive;
  1207. int r;
  1208. if (clear || !bo_va->bo) {
  1209. mem = NULL;
  1210. nodes = NULL;
  1211. exclusive = NULL;
  1212. } else {
  1213. struct ttm_dma_tt *ttm;
  1214. mem = &bo_va->bo->tbo.mem;
  1215. nodes = mem->mm_node;
  1216. if (mem->mem_type == TTM_PL_TT) {
  1217. ttm = container_of(bo_va->bo->tbo.ttm, struct
  1218. ttm_dma_tt, ttm);
  1219. pages_addr = ttm->dma_address;
  1220. }
  1221. exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
  1222. }
  1223. if (bo_va->bo) {
  1224. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  1225. gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
  1226. adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
  1227. flags : 0;
  1228. } else {
  1229. flags = 0x0;
  1230. gtt_flags = ~0x0;
  1231. }
  1232. spin_lock(&vm->status_lock);
  1233. if (!list_empty(&bo_va->vm_status))
  1234. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1235. spin_unlock(&vm->status_lock);
  1236. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1237. r = amdgpu_vm_bo_split_mapping(adev, exclusive,
  1238. gtt_flags, pages_addr, vm,
  1239. mapping, flags, nodes,
  1240. &bo_va->last_pt_update);
  1241. if (r)
  1242. return r;
  1243. }
  1244. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1245. list_for_each_entry(mapping, &bo_va->valids, list)
  1246. trace_amdgpu_vm_bo_mapping(mapping);
  1247. list_for_each_entry(mapping, &bo_va->invalids, list)
  1248. trace_amdgpu_vm_bo_mapping(mapping);
  1249. }
  1250. spin_lock(&vm->status_lock);
  1251. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1252. list_del_init(&bo_va->vm_status);
  1253. if (clear)
  1254. list_add(&bo_va->vm_status, &vm->cleared);
  1255. spin_unlock(&vm->status_lock);
  1256. return 0;
  1257. }
  1258. /**
  1259. * amdgpu_vm_update_prt_state - update the global PRT state
  1260. */
  1261. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1262. {
  1263. unsigned long flags;
  1264. bool enable;
  1265. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1266. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1267. adev->gart.gart_funcs->set_prt(adev, enable);
  1268. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1269. }
  1270. /**
  1271. * amdgpu_vm_prt_get - add a PRT user
  1272. */
  1273. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1274. {
  1275. if (!adev->gart.gart_funcs->set_prt)
  1276. return;
  1277. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1278. amdgpu_vm_update_prt_state(adev);
  1279. }
  1280. /**
  1281. * amdgpu_vm_prt_put - drop a PRT user
  1282. */
  1283. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1284. {
  1285. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1286. amdgpu_vm_update_prt_state(adev);
  1287. }
  1288. /**
  1289. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1290. */
  1291. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1292. {
  1293. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1294. amdgpu_vm_prt_put(cb->adev);
  1295. kfree(cb);
  1296. }
  1297. /**
  1298. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1299. */
  1300. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1301. struct dma_fence *fence)
  1302. {
  1303. struct amdgpu_prt_cb *cb;
  1304. if (!adev->gart.gart_funcs->set_prt)
  1305. return;
  1306. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1307. if (!cb) {
  1308. /* Last resort when we are OOM */
  1309. if (fence)
  1310. dma_fence_wait(fence, false);
  1311. amdgpu_vm_prt_put(adev);
  1312. } else {
  1313. cb->adev = adev;
  1314. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1315. amdgpu_vm_prt_cb))
  1316. amdgpu_vm_prt_cb(fence, &cb->cb);
  1317. }
  1318. }
  1319. /**
  1320. * amdgpu_vm_free_mapping - free a mapping
  1321. *
  1322. * @adev: amdgpu_device pointer
  1323. * @vm: requested vm
  1324. * @mapping: mapping to be freed
  1325. * @fence: fence of the unmap operation
  1326. *
  1327. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1328. */
  1329. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1330. struct amdgpu_vm *vm,
  1331. struct amdgpu_bo_va_mapping *mapping,
  1332. struct dma_fence *fence)
  1333. {
  1334. if (mapping->flags & AMDGPU_PTE_PRT)
  1335. amdgpu_vm_add_prt_cb(adev, fence);
  1336. kfree(mapping);
  1337. }
  1338. /**
  1339. * amdgpu_vm_prt_fini - finish all prt mappings
  1340. *
  1341. * @adev: amdgpu_device pointer
  1342. * @vm: requested vm
  1343. *
  1344. * Register a cleanup callback to disable PRT support after VM dies.
  1345. */
  1346. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1347. {
  1348. struct reservation_object *resv = vm->root.bo->tbo.resv;
  1349. struct dma_fence *excl, **shared;
  1350. unsigned i, shared_count;
  1351. int r;
  1352. r = reservation_object_get_fences_rcu(resv, &excl,
  1353. &shared_count, &shared);
  1354. if (r) {
  1355. /* Not enough memory to grab the fence list, as last resort
  1356. * block for all the fences to complete.
  1357. */
  1358. reservation_object_wait_timeout_rcu(resv, true, false,
  1359. MAX_SCHEDULE_TIMEOUT);
  1360. return;
  1361. }
  1362. /* Add a callback for each fence in the reservation object */
  1363. amdgpu_vm_prt_get(adev);
  1364. amdgpu_vm_add_prt_cb(adev, excl);
  1365. for (i = 0; i < shared_count; ++i) {
  1366. amdgpu_vm_prt_get(adev);
  1367. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1368. }
  1369. kfree(shared);
  1370. }
  1371. /**
  1372. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1373. *
  1374. * @adev: amdgpu_device pointer
  1375. * @vm: requested vm
  1376. * @fence: optional resulting fence (unchanged if no work needed to be done
  1377. * or if an error occurred)
  1378. *
  1379. * Make sure all freed BOs are cleared in the PT.
  1380. * Returns 0 for success.
  1381. *
  1382. * PTs have to be reserved and mutex must be locked!
  1383. */
  1384. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1385. struct amdgpu_vm *vm,
  1386. struct dma_fence **fence)
  1387. {
  1388. struct amdgpu_bo_va_mapping *mapping;
  1389. struct dma_fence *f = NULL;
  1390. int r;
  1391. while (!list_empty(&vm->freed)) {
  1392. mapping = list_first_entry(&vm->freed,
  1393. struct amdgpu_bo_va_mapping, list);
  1394. list_del(&mapping->list);
  1395. r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
  1396. 0, 0, &f);
  1397. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1398. if (r) {
  1399. dma_fence_put(f);
  1400. return r;
  1401. }
  1402. }
  1403. if (fence && f) {
  1404. dma_fence_put(*fence);
  1405. *fence = f;
  1406. } else {
  1407. dma_fence_put(f);
  1408. }
  1409. return 0;
  1410. }
  1411. /**
  1412. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  1413. *
  1414. * @adev: amdgpu_device pointer
  1415. * @vm: requested vm
  1416. *
  1417. * Make sure all invalidated BOs are cleared in the PT.
  1418. * Returns 0 for success.
  1419. *
  1420. * PTs have to be reserved and mutex must be locked!
  1421. */
  1422. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  1423. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  1424. {
  1425. struct amdgpu_bo_va *bo_va = NULL;
  1426. int r = 0;
  1427. spin_lock(&vm->status_lock);
  1428. while (!list_empty(&vm->invalidated)) {
  1429. bo_va = list_first_entry(&vm->invalidated,
  1430. struct amdgpu_bo_va, vm_status);
  1431. spin_unlock(&vm->status_lock);
  1432. r = amdgpu_vm_bo_update(adev, bo_va, true);
  1433. if (r)
  1434. return r;
  1435. spin_lock(&vm->status_lock);
  1436. }
  1437. spin_unlock(&vm->status_lock);
  1438. if (bo_va)
  1439. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  1440. return r;
  1441. }
  1442. /**
  1443. * amdgpu_vm_bo_add - add a bo to a specific vm
  1444. *
  1445. * @adev: amdgpu_device pointer
  1446. * @vm: requested vm
  1447. * @bo: amdgpu buffer object
  1448. *
  1449. * Add @bo into the requested vm.
  1450. * Add @bo to the list of bos associated with the vm
  1451. * Returns newly added bo_va or NULL for failure
  1452. *
  1453. * Object has to be reserved!
  1454. */
  1455. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1456. struct amdgpu_vm *vm,
  1457. struct amdgpu_bo *bo)
  1458. {
  1459. struct amdgpu_bo_va *bo_va;
  1460. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1461. if (bo_va == NULL) {
  1462. return NULL;
  1463. }
  1464. bo_va->vm = vm;
  1465. bo_va->bo = bo;
  1466. bo_va->ref_count = 1;
  1467. INIT_LIST_HEAD(&bo_va->bo_list);
  1468. INIT_LIST_HEAD(&bo_va->valids);
  1469. INIT_LIST_HEAD(&bo_va->invalids);
  1470. INIT_LIST_HEAD(&bo_va->vm_status);
  1471. if (bo)
  1472. list_add_tail(&bo_va->bo_list, &bo->va);
  1473. return bo_va;
  1474. }
  1475. /**
  1476. * amdgpu_vm_bo_map - map bo inside a vm
  1477. *
  1478. * @adev: amdgpu_device pointer
  1479. * @bo_va: bo_va to store the address
  1480. * @saddr: where to map the BO
  1481. * @offset: requested offset in the BO
  1482. * @flags: attributes of pages (read/write/valid/etc.)
  1483. *
  1484. * Add a mapping of the BO at the specefied addr into the VM.
  1485. * Returns 0 for success, error for failure.
  1486. *
  1487. * Object has to be reserved and unreserved outside!
  1488. */
  1489. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1490. struct amdgpu_bo_va *bo_va,
  1491. uint64_t saddr, uint64_t offset,
  1492. uint64_t size, uint64_t flags)
  1493. {
  1494. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1495. struct amdgpu_vm *vm = bo_va->vm;
  1496. uint64_t eaddr;
  1497. /* validate the parameters */
  1498. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1499. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1500. return -EINVAL;
  1501. /* make sure object fit at this offset */
  1502. eaddr = saddr + size - 1;
  1503. if (saddr >= eaddr ||
  1504. (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
  1505. return -EINVAL;
  1506. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1507. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1508. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1509. if (tmp) {
  1510. /* bo and tmp overlap, invalid addr */
  1511. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1512. "0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
  1513. tmp->start, tmp->last + 1);
  1514. return -EINVAL;
  1515. }
  1516. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1517. if (!mapping)
  1518. return -ENOMEM;
  1519. INIT_LIST_HEAD(&mapping->list);
  1520. mapping->start = saddr;
  1521. mapping->last = eaddr;
  1522. mapping->offset = offset;
  1523. mapping->flags = flags;
  1524. list_add(&mapping->list, &bo_va->invalids);
  1525. amdgpu_vm_it_insert(mapping, &vm->va);
  1526. if (flags & AMDGPU_PTE_PRT)
  1527. amdgpu_vm_prt_get(adev);
  1528. return 0;
  1529. }
  1530. /**
  1531. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1532. *
  1533. * @adev: amdgpu_device pointer
  1534. * @bo_va: bo_va to store the address
  1535. * @saddr: where to map the BO
  1536. * @offset: requested offset in the BO
  1537. * @flags: attributes of pages (read/write/valid/etc.)
  1538. *
  1539. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1540. * mappings as we do so.
  1541. * Returns 0 for success, error for failure.
  1542. *
  1543. * Object has to be reserved and unreserved outside!
  1544. */
  1545. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1546. struct amdgpu_bo_va *bo_va,
  1547. uint64_t saddr, uint64_t offset,
  1548. uint64_t size, uint64_t flags)
  1549. {
  1550. struct amdgpu_bo_va_mapping *mapping;
  1551. struct amdgpu_vm *vm = bo_va->vm;
  1552. uint64_t eaddr;
  1553. int r;
  1554. /* validate the parameters */
  1555. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1556. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1557. return -EINVAL;
  1558. /* make sure object fit at this offset */
  1559. eaddr = saddr + size - 1;
  1560. if (saddr >= eaddr ||
  1561. (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
  1562. return -EINVAL;
  1563. /* Allocate all the needed memory */
  1564. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1565. if (!mapping)
  1566. return -ENOMEM;
  1567. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
  1568. if (r) {
  1569. kfree(mapping);
  1570. return r;
  1571. }
  1572. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1573. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1574. mapping->start = saddr;
  1575. mapping->last = eaddr;
  1576. mapping->offset = offset;
  1577. mapping->flags = flags;
  1578. list_add(&mapping->list, &bo_va->invalids);
  1579. amdgpu_vm_it_insert(mapping, &vm->va);
  1580. if (flags & AMDGPU_PTE_PRT)
  1581. amdgpu_vm_prt_get(adev);
  1582. return 0;
  1583. }
  1584. /**
  1585. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1586. *
  1587. * @adev: amdgpu_device pointer
  1588. * @bo_va: bo_va to remove the address from
  1589. * @saddr: where to the BO is mapped
  1590. *
  1591. * Remove a mapping of the BO at the specefied addr from the VM.
  1592. * Returns 0 for success, error for failure.
  1593. *
  1594. * Object has to be reserved and unreserved outside!
  1595. */
  1596. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1597. struct amdgpu_bo_va *bo_va,
  1598. uint64_t saddr)
  1599. {
  1600. struct amdgpu_bo_va_mapping *mapping;
  1601. struct amdgpu_vm *vm = bo_va->vm;
  1602. bool valid = true;
  1603. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1604. list_for_each_entry(mapping, &bo_va->valids, list) {
  1605. if (mapping->start == saddr)
  1606. break;
  1607. }
  1608. if (&mapping->list == &bo_va->valids) {
  1609. valid = false;
  1610. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1611. if (mapping->start == saddr)
  1612. break;
  1613. }
  1614. if (&mapping->list == &bo_va->invalids)
  1615. return -ENOENT;
  1616. }
  1617. list_del(&mapping->list);
  1618. amdgpu_vm_it_remove(mapping, &vm->va);
  1619. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1620. if (valid)
  1621. list_add(&mapping->list, &vm->freed);
  1622. else
  1623. amdgpu_vm_free_mapping(adev, vm, mapping,
  1624. bo_va->last_pt_update);
  1625. return 0;
  1626. }
  1627. /**
  1628. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1629. *
  1630. * @adev: amdgpu_device pointer
  1631. * @vm: VM structure to use
  1632. * @saddr: start of the range
  1633. * @size: size of the range
  1634. *
  1635. * Remove all mappings in a range, split them as appropriate.
  1636. * Returns 0 for success, error for failure.
  1637. */
  1638. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1639. struct amdgpu_vm *vm,
  1640. uint64_t saddr, uint64_t size)
  1641. {
  1642. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1643. LIST_HEAD(removed);
  1644. uint64_t eaddr;
  1645. eaddr = saddr + size - 1;
  1646. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1647. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1648. /* Allocate all the needed memory */
  1649. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1650. if (!before)
  1651. return -ENOMEM;
  1652. INIT_LIST_HEAD(&before->list);
  1653. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1654. if (!after) {
  1655. kfree(before);
  1656. return -ENOMEM;
  1657. }
  1658. INIT_LIST_HEAD(&after->list);
  1659. /* Now gather all removed mappings */
  1660. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1661. while (tmp) {
  1662. /* Remember mapping split at the start */
  1663. if (tmp->start < saddr) {
  1664. before->start = tmp->start;
  1665. before->last = saddr - 1;
  1666. before->offset = tmp->offset;
  1667. before->flags = tmp->flags;
  1668. list_add(&before->list, &tmp->list);
  1669. }
  1670. /* Remember mapping split at the end */
  1671. if (tmp->last > eaddr) {
  1672. after->start = eaddr + 1;
  1673. after->last = tmp->last;
  1674. after->offset = tmp->offset;
  1675. after->offset += after->start - tmp->start;
  1676. after->flags = tmp->flags;
  1677. list_add(&after->list, &tmp->list);
  1678. }
  1679. list_del(&tmp->list);
  1680. list_add(&tmp->list, &removed);
  1681. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1682. }
  1683. /* And free them up */
  1684. list_for_each_entry_safe(tmp, next, &removed, list) {
  1685. amdgpu_vm_it_remove(tmp, &vm->va);
  1686. list_del(&tmp->list);
  1687. if (tmp->start < saddr)
  1688. tmp->start = saddr;
  1689. if (tmp->last > eaddr)
  1690. tmp->last = eaddr;
  1691. list_add(&tmp->list, &vm->freed);
  1692. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1693. }
  1694. /* Insert partial mapping before the range */
  1695. if (!list_empty(&before->list)) {
  1696. amdgpu_vm_it_insert(before, &vm->va);
  1697. if (before->flags & AMDGPU_PTE_PRT)
  1698. amdgpu_vm_prt_get(adev);
  1699. } else {
  1700. kfree(before);
  1701. }
  1702. /* Insert partial mapping after the range */
  1703. if (!list_empty(&after->list)) {
  1704. amdgpu_vm_it_insert(after, &vm->va);
  1705. if (after->flags & AMDGPU_PTE_PRT)
  1706. amdgpu_vm_prt_get(adev);
  1707. } else {
  1708. kfree(after);
  1709. }
  1710. return 0;
  1711. }
  1712. /**
  1713. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1714. *
  1715. * @adev: amdgpu_device pointer
  1716. * @bo_va: requested bo_va
  1717. *
  1718. * Remove @bo_va->bo from the requested vm.
  1719. *
  1720. * Object have to be reserved!
  1721. */
  1722. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1723. struct amdgpu_bo_va *bo_va)
  1724. {
  1725. struct amdgpu_bo_va_mapping *mapping, *next;
  1726. struct amdgpu_vm *vm = bo_va->vm;
  1727. list_del(&bo_va->bo_list);
  1728. spin_lock(&vm->status_lock);
  1729. list_del(&bo_va->vm_status);
  1730. spin_unlock(&vm->status_lock);
  1731. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1732. list_del(&mapping->list);
  1733. amdgpu_vm_it_remove(mapping, &vm->va);
  1734. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1735. list_add(&mapping->list, &vm->freed);
  1736. }
  1737. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1738. list_del(&mapping->list);
  1739. amdgpu_vm_it_remove(mapping, &vm->va);
  1740. amdgpu_vm_free_mapping(adev, vm, mapping,
  1741. bo_va->last_pt_update);
  1742. }
  1743. dma_fence_put(bo_va->last_pt_update);
  1744. kfree(bo_va);
  1745. }
  1746. /**
  1747. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1748. *
  1749. * @adev: amdgpu_device pointer
  1750. * @vm: requested vm
  1751. * @bo: amdgpu buffer object
  1752. *
  1753. * Mark @bo as invalid.
  1754. */
  1755. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1756. struct amdgpu_bo *bo)
  1757. {
  1758. struct amdgpu_bo_va *bo_va;
  1759. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1760. spin_lock(&bo_va->vm->status_lock);
  1761. if (list_empty(&bo_va->vm_status))
  1762. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1763. spin_unlock(&bo_va->vm->status_lock);
  1764. }
  1765. }
  1766. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1767. {
  1768. /* Total bits covered by PD + PTs */
  1769. unsigned bits = ilog2(vm_size) + 18;
  1770. /* Make sure the PD is 4K in size up to 8GB address space.
  1771. Above that split equal between PD and PTs */
  1772. if (vm_size <= 8)
  1773. return (bits - 9);
  1774. else
  1775. return ((bits + 3) / 2);
  1776. }
  1777. /**
  1778. * amdgpu_vm_adjust_size - adjust vm size and block size
  1779. *
  1780. * @adev: amdgpu_device pointer
  1781. * @vm_size: the default vm size if it's set auto
  1782. */
  1783. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
  1784. {
  1785. /* adjust vm size firstly */
  1786. if (amdgpu_vm_size == -1)
  1787. adev->vm_manager.vm_size = vm_size;
  1788. else
  1789. adev->vm_manager.vm_size = amdgpu_vm_size;
  1790. /* block size depends on vm size */
  1791. if (amdgpu_vm_block_size == -1)
  1792. adev->vm_manager.block_size =
  1793. amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
  1794. else
  1795. adev->vm_manager.block_size = amdgpu_vm_block_size;
  1796. DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
  1797. adev->vm_manager.vm_size, adev->vm_manager.block_size);
  1798. }
  1799. /**
  1800. * amdgpu_vm_init - initialize a vm instance
  1801. *
  1802. * @adev: amdgpu_device pointer
  1803. * @vm: requested vm
  1804. *
  1805. * Init @vm fields.
  1806. */
  1807. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1808. {
  1809. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1810. AMDGPU_VM_PTE_COUNT(adev) * 8);
  1811. unsigned ring_instance;
  1812. struct amdgpu_ring *ring;
  1813. struct amd_sched_rq *rq;
  1814. int i, r;
  1815. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  1816. vm->ids[i] = NULL;
  1817. vm->va = RB_ROOT;
  1818. vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
  1819. spin_lock_init(&vm->status_lock);
  1820. INIT_LIST_HEAD(&vm->invalidated);
  1821. INIT_LIST_HEAD(&vm->cleared);
  1822. INIT_LIST_HEAD(&vm->freed);
  1823. /* create scheduler entity for page table updates */
  1824. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1825. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1826. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1827. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1828. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1829. rq, amdgpu_sched_jobs);
  1830. if (r)
  1831. return r;
  1832. vm->last_dir_update = NULL;
  1833. r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
  1834. AMDGPU_GEM_DOMAIN_VRAM,
  1835. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  1836. AMDGPU_GEM_CREATE_SHADOW |
  1837. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  1838. AMDGPU_GEM_CREATE_VRAM_CLEARED,
  1839. NULL, NULL, &vm->root.bo);
  1840. if (r)
  1841. goto error_free_sched_entity;
  1842. r = amdgpu_bo_reserve(vm->root.bo, false);
  1843. if (r)
  1844. goto error_free_root;
  1845. vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
  1846. amdgpu_bo_unreserve(vm->root.bo);
  1847. return 0;
  1848. error_free_root:
  1849. amdgpu_bo_unref(&vm->root.bo->shadow);
  1850. amdgpu_bo_unref(&vm->root.bo);
  1851. vm->root.bo = NULL;
  1852. error_free_sched_entity:
  1853. amd_sched_entity_fini(&ring->sched, &vm->entity);
  1854. return r;
  1855. }
  1856. /**
  1857. * amdgpu_vm_free_levels - free PD/PT levels
  1858. *
  1859. * @level: PD/PT starting level to free
  1860. *
  1861. * Free the page directory or page table level and all sub levels.
  1862. */
  1863. static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
  1864. {
  1865. unsigned i;
  1866. if (level->bo) {
  1867. amdgpu_bo_unref(&level->bo->shadow);
  1868. amdgpu_bo_unref(&level->bo);
  1869. }
  1870. if (level->entries)
  1871. for (i = 0; i <= level->last_entry_used; i++)
  1872. amdgpu_vm_free_levels(&level->entries[i]);
  1873. drm_free_large(level->entries);
  1874. }
  1875. /**
  1876. * amdgpu_vm_fini - tear down a vm instance
  1877. *
  1878. * @adev: amdgpu_device pointer
  1879. * @vm: requested vm
  1880. *
  1881. * Tear down @vm.
  1882. * Unbind the VM and remove all bos from the vm bo list
  1883. */
  1884. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1885. {
  1886. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1887. bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
  1888. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  1889. if (!RB_EMPTY_ROOT(&vm->va)) {
  1890. dev_err(adev->dev, "still active bo inside vm\n");
  1891. }
  1892. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
  1893. list_del(&mapping->list);
  1894. amdgpu_vm_it_remove(mapping, &vm->va);
  1895. kfree(mapping);
  1896. }
  1897. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1898. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  1899. amdgpu_vm_prt_fini(adev, vm);
  1900. prt_fini_needed = false;
  1901. }
  1902. list_del(&mapping->list);
  1903. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  1904. }
  1905. amdgpu_vm_free_levels(&vm->root);
  1906. dma_fence_put(vm->last_dir_update);
  1907. }
  1908. /**
  1909. * amdgpu_vm_manager_init - init the VM manager
  1910. *
  1911. * @adev: amdgpu_device pointer
  1912. *
  1913. * Initialize the VM manager structures
  1914. */
  1915. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  1916. {
  1917. unsigned i;
  1918. INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
  1919. /* skip over VMID 0, since it is the system VM */
  1920. for (i = 1; i < adev->vm_manager.num_ids; ++i) {
  1921. amdgpu_vm_reset_id(adev, i);
  1922. amdgpu_sync_create(&adev->vm_manager.ids[i].active);
  1923. list_add_tail(&adev->vm_manager.ids[i].list,
  1924. &adev->vm_manager.ids_lru);
  1925. }
  1926. adev->vm_manager.fence_context =
  1927. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1928. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  1929. adev->vm_manager.seqno[i] = 0;
  1930. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  1931. atomic64_set(&adev->vm_manager.client_counter, 0);
  1932. spin_lock_init(&adev->vm_manager.prt_lock);
  1933. atomic_set(&adev->vm_manager.num_prt_users, 0);
  1934. }
  1935. /**
  1936. * amdgpu_vm_manager_fini - cleanup VM manager
  1937. *
  1938. * @adev: amdgpu_device pointer
  1939. *
  1940. * Cleanup the VM manager and free resources.
  1941. */
  1942. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  1943. {
  1944. unsigned i;
  1945. for (i = 0; i < AMDGPU_NUM_VM; ++i) {
  1946. struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];
  1947. amdgpu_sync_free(&adev->vm_manager.ids[i].active);
  1948. dma_fence_put(id->flushed_updates);
  1949. dma_fence_put(id->last_flush);
  1950. }
  1951. }