amdgpu_powerplay.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "si_dpm.h"
  34. #include "cik_dpm.h"
  35. #include "vi_dpm.h"
  36. static int amdgpu_create_pp_handle(struct amdgpu_device *adev)
  37. {
  38. struct amd_pp_init pp_init;
  39. struct amd_powerplay *amd_pp;
  40. int ret;
  41. amd_pp = &(adev->powerplay);
  42. pp_init.chip_family = adev->family;
  43. pp_init.chip_id = adev->asic_type;
  44. pp_init.pm_en = (amdgpu_dpm != 0 && !amdgpu_sriov_vf(adev)) ? true : false;
  45. pp_init.feature_mask = amdgpu_pp_feature_mask;
  46. pp_init.device = amdgpu_cgs_create_device(adev);
  47. ret = amd_powerplay_create(&pp_init, &(amd_pp->pp_handle));
  48. if (ret)
  49. return -EINVAL;
  50. return 0;
  51. }
  52. static int amdgpu_pp_early_init(void *handle)
  53. {
  54. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  55. struct amd_powerplay *amd_pp;
  56. int ret = 0;
  57. amd_pp = &(adev->powerplay);
  58. adev->pp_enabled = false;
  59. amd_pp->pp_handle = (void *)adev;
  60. switch (adev->asic_type) {
  61. case CHIP_POLARIS11:
  62. case CHIP_POLARIS10:
  63. case CHIP_POLARIS12:
  64. case CHIP_TONGA:
  65. case CHIP_FIJI:
  66. case CHIP_TOPAZ:
  67. case CHIP_CARRIZO:
  68. case CHIP_STONEY:
  69. case CHIP_VEGA10:
  70. adev->pp_enabled = true;
  71. if (amdgpu_create_pp_handle(adev))
  72. return -EINVAL;
  73. amd_pp->ip_funcs = &pp_ip_funcs;
  74. amd_pp->pp_funcs = &pp_dpm_funcs;
  75. break;
  76. /* These chips don't have powerplay implemenations */
  77. #ifdef CONFIG_DRM_AMDGPU_SI
  78. case CHIP_TAHITI:
  79. case CHIP_PITCAIRN:
  80. case CHIP_VERDE:
  81. case CHIP_OLAND:
  82. case CHIP_HAINAN:
  83. amd_pp->ip_funcs = &si_dpm_ip_funcs;
  84. break;
  85. #endif
  86. #ifdef CONFIG_DRM_AMDGPU_CIK
  87. case CHIP_BONAIRE:
  88. case CHIP_HAWAII:
  89. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  90. break;
  91. case CHIP_KABINI:
  92. case CHIP_MULLINS:
  93. case CHIP_KAVERI:
  94. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  95. break;
  96. #endif
  97. default:
  98. ret = -EINVAL;
  99. break;
  100. }
  101. if (adev->powerplay.ip_funcs->early_init)
  102. ret = adev->powerplay.ip_funcs->early_init(
  103. adev->powerplay.pp_handle);
  104. if (ret == PP_DPM_DISABLED) {
  105. adev->pm.dpm_enabled = false;
  106. return 0;
  107. }
  108. return ret;
  109. }
  110. static int amdgpu_pp_late_init(void *handle)
  111. {
  112. int ret = 0;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. if (adev->powerplay.ip_funcs->late_init)
  115. ret = adev->powerplay.ip_funcs->late_init(
  116. adev->powerplay.pp_handle);
  117. if (adev->pp_enabled && adev->pm.dpm_enabled) {
  118. amdgpu_pm_sysfs_init(adev);
  119. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_COMPLETE_INIT, NULL, NULL);
  120. }
  121. return ret;
  122. }
  123. static int amdgpu_pp_sw_init(void *handle)
  124. {
  125. int ret = 0;
  126. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  127. if (adev->powerplay.ip_funcs->sw_init)
  128. ret = adev->powerplay.ip_funcs->sw_init(
  129. adev->powerplay.pp_handle);
  130. return ret;
  131. }
  132. static int amdgpu_pp_sw_fini(void *handle)
  133. {
  134. int ret = 0;
  135. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  136. if (adev->powerplay.ip_funcs->sw_fini)
  137. ret = adev->powerplay.ip_funcs->sw_fini(
  138. adev->powerplay.pp_handle);
  139. if (ret)
  140. return ret;
  141. return ret;
  142. }
  143. static int amdgpu_pp_hw_init(void *handle)
  144. {
  145. int ret = 0;
  146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  147. if (adev->pp_enabled && adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
  148. amdgpu_ucode_init_bo(adev);
  149. if (adev->powerplay.ip_funcs->hw_init)
  150. ret = adev->powerplay.ip_funcs->hw_init(
  151. adev->powerplay.pp_handle);
  152. if (ret == PP_DPM_DISABLED) {
  153. adev->pm.dpm_enabled = false;
  154. return 0;
  155. }
  156. if ((amdgpu_dpm != 0) && !amdgpu_sriov_vf(adev))
  157. adev->pm.dpm_enabled = true;
  158. return ret;
  159. }
  160. static int amdgpu_pp_hw_fini(void *handle)
  161. {
  162. int ret = 0;
  163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  164. if (adev->powerplay.ip_funcs->hw_fini)
  165. ret = adev->powerplay.ip_funcs->hw_fini(
  166. adev->powerplay.pp_handle);
  167. if (adev->pp_enabled && adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
  168. amdgpu_ucode_fini_bo(adev);
  169. return ret;
  170. }
  171. static void amdgpu_pp_late_fini(void *handle)
  172. {
  173. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  174. if (adev->powerplay.ip_funcs->late_fini)
  175. adev->powerplay.ip_funcs->late_fini(
  176. adev->powerplay.pp_handle);
  177. if (adev->pp_enabled && adev->pm.dpm_enabled)
  178. amdgpu_pm_sysfs_fini(adev);
  179. amd_powerplay_destroy(adev->powerplay.pp_handle);
  180. }
  181. static int amdgpu_pp_suspend(void *handle)
  182. {
  183. int ret = 0;
  184. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  185. if (adev->powerplay.ip_funcs->suspend)
  186. ret = adev->powerplay.ip_funcs->suspend(
  187. adev->powerplay.pp_handle);
  188. return ret;
  189. }
  190. static int amdgpu_pp_resume(void *handle)
  191. {
  192. int ret = 0;
  193. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  194. if (adev->powerplay.ip_funcs->resume)
  195. ret = adev->powerplay.ip_funcs->resume(
  196. adev->powerplay.pp_handle);
  197. return ret;
  198. }
  199. static int amdgpu_pp_set_clockgating_state(void *handle,
  200. enum amd_clockgating_state state)
  201. {
  202. int ret = 0;
  203. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  204. if (adev->powerplay.ip_funcs->set_clockgating_state)
  205. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  206. adev->powerplay.pp_handle, state);
  207. return ret;
  208. }
  209. static int amdgpu_pp_set_powergating_state(void *handle,
  210. enum amd_powergating_state state)
  211. {
  212. int ret = 0;
  213. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  214. if (adev->powerplay.ip_funcs->set_powergating_state)
  215. ret = adev->powerplay.ip_funcs->set_powergating_state(
  216. adev->powerplay.pp_handle, state);
  217. return ret;
  218. }
  219. static bool amdgpu_pp_is_idle(void *handle)
  220. {
  221. bool ret = true;
  222. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  223. if (adev->powerplay.ip_funcs->is_idle)
  224. ret = adev->powerplay.ip_funcs->is_idle(
  225. adev->powerplay.pp_handle);
  226. return ret;
  227. }
  228. static int amdgpu_pp_wait_for_idle(void *handle)
  229. {
  230. int ret = 0;
  231. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  232. if (adev->powerplay.ip_funcs->wait_for_idle)
  233. ret = adev->powerplay.ip_funcs->wait_for_idle(
  234. adev->powerplay.pp_handle);
  235. return ret;
  236. }
  237. static int amdgpu_pp_soft_reset(void *handle)
  238. {
  239. int ret = 0;
  240. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  241. if (adev->powerplay.ip_funcs->soft_reset)
  242. ret = adev->powerplay.ip_funcs->soft_reset(
  243. adev->powerplay.pp_handle);
  244. return ret;
  245. }
  246. static const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  247. .name = "amdgpu_powerplay",
  248. .early_init = amdgpu_pp_early_init,
  249. .late_init = amdgpu_pp_late_init,
  250. .sw_init = amdgpu_pp_sw_init,
  251. .sw_fini = amdgpu_pp_sw_fini,
  252. .hw_init = amdgpu_pp_hw_init,
  253. .hw_fini = amdgpu_pp_hw_fini,
  254. .late_fini = amdgpu_pp_late_fini,
  255. .suspend = amdgpu_pp_suspend,
  256. .resume = amdgpu_pp_resume,
  257. .is_idle = amdgpu_pp_is_idle,
  258. .wait_for_idle = amdgpu_pp_wait_for_idle,
  259. .soft_reset = amdgpu_pp_soft_reset,
  260. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  261. .set_powergating_state = amdgpu_pp_set_powergating_state,
  262. };
  263. const struct amdgpu_ip_block_version amdgpu_pp_ip_block =
  264. {
  265. .type = AMD_IP_BLOCK_TYPE_SMC,
  266. .major = 1,
  267. .minor = 0,
  268. .rev = 0,
  269. .funcs = &amdgpu_pp_ip_funcs,
  270. };