tilcdc_drv.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. /* LCDC DRM driver, based on da8xx-fb */
  18. #include <linux/component.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/suspend.h>
  21. #include "tilcdc_drv.h"
  22. #include "tilcdc_regs.h"
  23. #include "tilcdc_tfp410.h"
  24. #include "tilcdc_panel.h"
  25. #include "tilcdc_external.h"
  26. #include "drm_fb_helper.h"
  27. static LIST_HEAD(module_list);
  28. void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
  29. const struct tilcdc_module_ops *funcs)
  30. {
  31. mod->name = name;
  32. mod->funcs = funcs;
  33. INIT_LIST_HEAD(&mod->list);
  34. list_add(&mod->list, &module_list);
  35. }
  36. void tilcdc_module_cleanup(struct tilcdc_module *mod)
  37. {
  38. list_del(&mod->list);
  39. }
  40. static struct of_device_id tilcdc_of_match[];
  41. static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
  42. struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
  43. {
  44. return drm_fb_cma_create(dev, file_priv, mode_cmd);
  45. }
  46. static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
  47. {
  48. struct tilcdc_drm_private *priv = dev->dev_private;
  49. drm_fbdev_cma_hotplug_event(priv->fbdev);
  50. }
  51. static const struct drm_mode_config_funcs mode_config_funcs = {
  52. .fb_create = tilcdc_fb_create,
  53. .output_poll_changed = tilcdc_fb_output_poll_changed,
  54. };
  55. static int modeset_init(struct drm_device *dev)
  56. {
  57. struct tilcdc_drm_private *priv = dev->dev_private;
  58. struct tilcdc_module *mod;
  59. drm_mode_config_init(dev);
  60. priv->crtc = tilcdc_crtc_create(dev);
  61. list_for_each_entry(mod, &module_list, list) {
  62. DBG("loading module: %s", mod->name);
  63. mod->funcs->modeset_init(mod, dev);
  64. }
  65. dev->mode_config.min_width = 0;
  66. dev->mode_config.min_height = 0;
  67. dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
  68. dev->mode_config.max_height = 2048;
  69. dev->mode_config.funcs = &mode_config_funcs;
  70. return 0;
  71. }
  72. #ifdef CONFIG_CPU_FREQ
  73. static int cpufreq_transition(struct notifier_block *nb,
  74. unsigned long val, void *data)
  75. {
  76. struct tilcdc_drm_private *priv = container_of(nb,
  77. struct tilcdc_drm_private, freq_transition);
  78. if (val == CPUFREQ_POSTCHANGE) {
  79. if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
  80. priv->lcd_fck_rate = clk_get_rate(priv->clk);
  81. tilcdc_crtc_update_clk(priv->crtc);
  82. }
  83. }
  84. return 0;
  85. }
  86. #endif
  87. /*
  88. * DRM operations:
  89. */
  90. static int tilcdc_unload(struct drm_device *dev)
  91. {
  92. struct tilcdc_drm_private *priv = dev->dev_private;
  93. tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
  94. tilcdc_remove_external_encoders(dev);
  95. drm_fbdev_cma_fini(priv->fbdev);
  96. drm_kms_helper_poll_fini(dev);
  97. drm_mode_config_cleanup(dev);
  98. drm_vblank_cleanup(dev);
  99. pm_runtime_get_sync(dev->dev);
  100. drm_irq_uninstall(dev);
  101. pm_runtime_put_sync(dev->dev);
  102. #ifdef CONFIG_CPU_FREQ
  103. cpufreq_unregister_notifier(&priv->freq_transition,
  104. CPUFREQ_TRANSITION_NOTIFIER);
  105. #endif
  106. if (priv->clk)
  107. clk_put(priv->clk);
  108. if (priv->mmio)
  109. iounmap(priv->mmio);
  110. flush_workqueue(priv->wq);
  111. destroy_workqueue(priv->wq);
  112. dev->dev_private = NULL;
  113. pm_runtime_disable(dev->dev);
  114. kfree(priv->saved_register);
  115. kfree(priv);
  116. return 0;
  117. }
  118. static size_t tilcdc_num_regs(void);
  119. static int tilcdc_load(struct drm_device *dev, unsigned long flags)
  120. {
  121. struct platform_device *pdev = dev->platformdev;
  122. struct device_node *node = pdev->dev.of_node;
  123. struct tilcdc_drm_private *priv;
  124. struct tilcdc_module *mod;
  125. struct resource *res;
  126. u32 bpp = 0;
  127. int ret;
  128. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  129. if (priv)
  130. priv->saved_register = kcalloc(tilcdc_num_regs(),
  131. sizeof(*priv->saved_register),
  132. GFP_KERNEL);
  133. if (!priv || !priv->saved_register) {
  134. kfree(priv);
  135. dev_err(dev->dev, "failed to allocate private data\n");
  136. return -ENOMEM;
  137. }
  138. dev->dev_private = priv;
  139. priv->is_componentized =
  140. tilcdc_get_external_components(dev->dev, NULL) > 0;
  141. priv->wq = alloc_ordered_workqueue("tilcdc", 0);
  142. if (!priv->wq) {
  143. ret = -ENOMEM;
  144. goto fail_free_priv;
  145. }
  146. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  147. if (!res) {
  148. dev_err(dev->dev, "failed to get memory resource\n");
  149. ret = -EINVAL;
  150. goto fail_free_wq;
  151. }
  152. priv->mmio = ioremap_nocache(res->start, resource_size(res));
  153. if (!priv->mmio) {
  154. dev_err(dev->dev, "failed to ioremap\n");
  155. ret = -ENOMEM;
  156. goto fail_free_wq;
  157. }
  158. priv->clk = clk_get(dev->dev, "fck");
  159. if (IS_ERR(priv->clk)) {
  160. dev_err(dev->dev, "failed to get functional clock\n");
  161. ret = -ENODEV;
  162. goto fail_iounmap;
  163. }
  164. #ifdef CONFIG_CPU_FREQ
  165. priv->lcd_fck_rate = clk_get_rate(priv->clk);
  166. priv->freq_transition.notifier_call = cpufreq_transition;
  167. ret = cpufreq_register_notifier(&priv->freq_transition,
  168. CPUFREQ_TRANSITION_NOTIFIER);
  169. if (ret) {
  170. dev_err(dev->dev, "failed to register cpufreq notifier\n");
  171. goto fail_put_clk;
  172. }
  173. #endif
  174. if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
  175. priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
  176. DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
  177. if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
  178. priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
  179. DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
  180. if (of_property_read_u32(node, "ti,max-pixelclock",
  181. &priv->max_pixelclock))
  182. priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
  183. DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
  184. pm_runtime_enable(dev->dev);
  185. /* Determine LCD IP Version */
  186. pm_runtime_get_sync(dev->dev);
  187. switch (tilcdc_read(dev, LCDC_PID_REG)) {
  188. case 0x4c100102:
  189. priv->rev = 1;
  190. break;
  191. case 0x4f200800:
  192. case 0x4f201000:
  193. priv->rev = 2;
  194. break;
  195. default:
  196. dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
  197. "defaulting to LCD revision 1\n",
  198. tilcdc_read(dev, LCDC_PID_REG));
  199. priv->rev = 1;
  200. break;
  201. }
  202. pm_runtime_put_sync(dev->dev);
  203. ret = modeset_init(dev);
  204. if (ret < 0) {
  205. dev_err(dev->dev, "failed to initialize mode setting\n");
  206. goto fail_cpufreq_unregister;
  207. }
  208. platform_set_drvdata(pdev, dev);
  209. if (priv->is_componentized) {
  210. ret = component_bind_all(dev->dev, dev);
  211. if (ret < 0)
  212. goto fail_mode_config_cleanup;
  213. ret = tilcdc_add_external_encoders(dev, &bpp);
  214. if (ret < 0)
  215. goto fail_component_cleanup;
  216. }
  217. if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
  218. dev_err(dev->dev, "no encoders/connectors found\n");
  219. ret = -ENXIO;
  220. goto fail_external_cleanup;
  221. }
  222. ret = drm_vblank_init(dev, 1);
  223. if (ret < 0) {
  224. dev_err(dev->dev, "failed to initialize vblank\n");
  225. goto fail_external_cleanup;
  226. }
  227. pm_runtime_get_sync(dev->dev);
  228. ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
  229. pm_runtime_put_sync(dev->dev);
  230. if (ret < 0) {
  231. dev_err(dev->dev, "failed to install IRQ handler\n");
  232. goto fail_vblank_cleanup;
  233. }
  234. list_for_each_entry(mod, &module_list, list) {
  235. DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
  236. bpp = mod->preferred_bpp;
  237. if (bpp > 0)
  238. break;
  239. }
  240. drm_helper_disable_unused_functions(dev);
  241. priv->fbdev = drm_fbdev_cma_init(dev, bpp,
  242. dev->mode_config.num_crtc,
  243. dev->mode_config.num_connector);
  244. if (IS_ERR(priv->fbdev)) {
  245. ret = PTR_ERR(priv->fbdev);
  246. goto fail_irq_uninstall;
  247. }
  248. drm_kms_helper_poll_init(dev);
  249. return 0;
  250. fail_irq_uninstall:
  251. pm_runtime_get_sync(dev->dev);
  252. drm_irq_uninstall(dev);
  253. pm_runtime_put_sync(dev->dev);
  254. fail_vblank_cleanup:
  255. drm_vblank_cleanup(dev);
  256. fail_mode_config_cleanup:
  257. drm_mode_config_cleanup(dev);
  258. fail_component_cleanup:
  259. if (priv->is_componentized)
  260. component_unbind_all(dev->dev, dev);
  261. fail_external_cleanup:
  262. tilcdc_remove_external_encoders(dev);
  263. fail_cpufreq_unregister:
  264. pm_runtime_disable(dev->dev);
  265. #ifdef CONFIG_CPU_FREQ
  266. cpufreq_unregister_notifier(&priv->freq_transition,
  267. CPUFREQ_TRANSITION_NOTIFIER);
  268. fail_put_clk:
  269. #endif
  270. clk_put(priv->clk);
  271. fail_iounmap:
  272. iounmap(priv->mmio);
  273. fail_free_wq:
  274. flush_workqueue(priv->wq);
  275. destroy_workqueue(priv->wq);
  276. fail_free_priv:
  277. dev->dev_private = NULL;
  278. kfree(priv->saved_register);
  279. kfree(priv);
  280. return ret;
  281. }
  282. static void tilcdc_lastclose(struct drm_device *dev)
  283. {
  284. struct tilcdc_drm_private *priv = dev->dev_private;
  285. drm_fbdev_cma_restore_mode(priv->fbdev);
  286. }
  287. static irqreturn_t tilcdc_irq(int irq, void *arg)
  288. {
  289. struct drm_device *dev = arg;
  290. struct tilcdc_drm_private *priv = dev->dev_private;
  291. return tilcdc_crtc_irq(priv->crtc);
  292. }
  293. static void tilcdc_irq_preinstall(struct drm_device *dev)
  294. {
  295. tilcdc_clear_irqstatus(dev, 0xffffffff);
  296. }
  297. static int tilcdc_irq_postinstall(struct drm_device *dev)
  298. {
  299. struct tilcdc_drm_private *priv = dev->dev_private;
  300. /* enable FIFO underflow irq: */
  301. if (priv->rev == 1)
  302. tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
  303. else
  304. tilcdc_set(dev, LCDC_INT_ENABLE_SET_REG,
  305. LCDC_V2_UNDERFLOW_INT_ENA |
  306. LCDC_FRAME_DONE);
  307. return 0;
  308. }
  309. static void tilcdc_irq_uninstall(struct drm_device *dev)
  310. {
  311. struct tilcdc_drm_private *priv = dev->dev_private;
  312. /* disable irqs that we might have enabled: */
  313. if (priv->rev == 1) {
  314. tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
  315. LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
  316. tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
  317. } else {
  318. tilcdc_clear(dev, LCDC_INT_ENABLE_SET_REG,
  319. LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
  320. LCDC_V2_END_OF_FRAME0_INT_ENA | LCDC_V2_END_OF_FRAME1_INT_ENA |
  321. LCDC_FRAME_DONE);
  322. }
  323. }
  324. static void enable_vblank(struct drm_device *dev, bool enable)
  325. {
  326. struct tilcdc_drm_private *priv = dev->dev_private;
  327. u32 reg, mask;
  328. if (priv->rev == 1) {
  329. reg = LCDC_DMA_CTRL_REG;
  330. mask = LCDC_V1_END_OF_FRAME_INT_ENA;
  331. } else {
  332. reg = LCDC_INT_ENABLE_SET_REG;
  333. mask = LCDC_V2_END_OF_FRAME0_INT_ENA |
  334. LCDC_V2_END_OF_FRAME1_INT_ENA;
  335. }
  336. if (enable)
  337. tilcdc_set(dev, reg, mask);
  338. else
  339. tilcdc_clear(dev, reg, mask);
  340. }
  341. static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
  342. {
  343. enable_vblank(dev, true);
  344. return 0;
  345. }
  346. static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
  347. {
  348. enable_vblank(dev, false);
  349. }
  350. #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
  351. static const struct {
  352. const char *name;
  353. uint8_t rev;
  354. uint8_t save;
  355. uint32_t reg;
  356. } registers[] = {
  357. #define REG(rev, save, reg) { #reg, rev, save, reg }
  358. /* exists in revision 1: */
  359. REG(1, false, LCDC_PID_REG),
  360. REG(1, true, LCDC_CTRL_REG),
  361. REG(1, false, LCDC_STAT_REG),
  362. REG(1, true, LCDC_RASTER_CTRL_REG),
  363. REG(1, true, LCDC_RASTER_TIMING_0_REG),
  364. REG(1, true, LCDC_RASTER_TIMING_1_REG),
  365. REG(1, true, LCDC_RASTER_TIMING_2_REG),
  366. REG(1, true, LCDC_DMA_CTRL_REG),
  367. REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
  368. REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
  369. REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
  370. REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
  371. /* new in revision 2: */
  372. REG(2, false, LCDC_RAW_STAT_REG),
  373. REG(2, false, LCDC_MASKED_STAT_REG),
  374. REG(2, false, LCDC_INT_ENABLE_SET_REG),
  375. REG(2, false, LCDC_INT_ENABLE_CLR_REG),
  376. REG(2, false, LCDC_END_OF_INT_IND_REG),
  377. REG(2, true, LCDC_CLK_ENABLE_REG),
  378. REG(2, true, LCDC_INT_ENABLE_SET_REG),
  379. #undef REG
  380. };
  381. static size_t tilcdc_num_regs(void)
  382. {
  383. return ARRAY_SIZE(registers);
  384. }
  385. #else
  386. static size_t tilcdc_num_regs(void)
  387. {
  388. return 0;
  389. }
  390. #endif
  391. #ifdef CONFIG_DEBUG_FS
  392. static int tilcdc_regs_show(struct seq_file *m, void *arg)
  393. {
  394. struct drm_info_node *node = (struct drm_info_node *) m->private;
  395. struct drm_device *dev = node->minor->dev;
  396. struct tilcdc_drm_private *priv = dev->dev_private;
  397. unsigned i;
  398. pm_runtime_get_sync(dev->dev);
  399. seq_printf(m, "revision: %d\n", priv->rev);
  400. for (i = 0; i < ARRAY_SIZE(registers); i++)
  401. if (priv->rev >= registers[i].rev)
  402. seq_printf(m, "%s:\t %08x\n", registers[i].name,
  403. tilcdc_read(dev, registers[i].reg));
  404. pm_runtime_put_sync(dev->dev);
  405. return 0;
  406. }
  407. static int tilcdc_mm_show(struct seq_file *m, void *arg)
  408. {
  409. struct drm_info_node *node = (struct drm_info_node *) m->private;
  410. struct drm_device *dev = node->minor->dev;
  411. return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
  412. }
  413. static struct drm_info_list tilcdc_debugfs_list[] = {
  414. { "regs", tilcdc_regs_show, 0 },
  415. { "mm", tilcdc_mm_show, 0 },
  416. { "fb", drm_fb_cma_debugfs_show, 0 },
  417. };
  418. static int tilcdc_debugfs_init(struct drm_minor *minor)
  419. {
  420. struct drm_device *dev = minor->dev;
  421. struct tilcdc_module *mod;
  422. int ret;
  423. ret = drm_debugfs_create_files(tilcdc_debugfs_list,
  424. ARRAY_SIZE(tilcdc_debugfs_list),
  425. minor->debugfs_root, minor);
  426. list_for_each_entry(mod, &module_list, list)
  427. if (mod->funcs->debugfs_init)
  428. mod->funcs->debugfs_init(mod, minor);
  429. if (ret) {
  430. dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
  431. return ret;
  432. }
  433. return ret;
  434. }
  435. static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
  436. {
  437. struct tilcdc_module *mod;
  438. drm_debugfs_remove_files(tilcdc_debugfs_list,
  439. ARRAY_SIZE(tilcdc_debugfs_list), minor);
  440. list_for_each_entry(mod, &module_list, list)
  441. if (mod->funcs->debugfs_cleanup)
  442. mod->funcs->debugfs_cleanup(mod, minor);
  443. }
  444. #endif
  445. static const struct file_operations fops = {
  446. .owner = THIS_MODULE,
  447. .open = drm_open,
  448. .release = drm_release,
  449. .unlocked_ioctl = drm_ioctl,
  450. #ifdef CONFIG_COMPAT
  451. .compat_ioctl = drm_compat_ioctl,
  452. #endif
  453. .poll = drm_poll,
  454. .read = drm_read,
  455. .llseek = no_llseek,
  456. .mmap = drm_gem_cma_mmap,
  457. };
  458. static struct drm_driver tilcdc_driver = {
  459. .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
  460. DRIVER_PRIME),
  461. .load = tilcdc_load,
  462. .unload = tilcdc_unload,
  463. .lastclose = tilcdc_lastclose,
  464. .set_busid = drm_platform_set_busid,
  465. .irq_handler = tilcdc_irq,
  466. .irq_preinstall = tilcdc_irq_preinstall,
  467. .irq_postinstall = tilcdc_irq_postinstall,
  468. .irq_uninstall = tilcdc_irq_uninstall,
  469. .get_vblank_counter = drm_vblank_no_hw_counter,
  470. .enable_vblank = tilcdc_enable_vblank,
  471. .disable_vblank = tilcdc_disable_vblank,
  472. .gem_free_object = drm_gem_cma_free_object,
  473. .gem_vm_ops = &drm_gem_cma_vm_ops,
  474. .dumb_create = drm_gem_cma_dumb_create,
  475. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  476. .dumb_destroy = drm_gem_dumb_destroy,
  477. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  478. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  479. .gem_prime_import = drm_gem_prime_import,
  480. .gem_prime_export = drm_gem_prime_export,
  481. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  482. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  483. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  484. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  485. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  486. #ifdef CONFIG_DEBUG_FS
  487. .debugfs_init = tilcdc_debugfs_init,
  488. .debugfs_cleanup = tilcdc_debugfs_cleanup,
  489. #endif
  490. .fops = &fops,
  491. .name = "tilcdc",
  492. .desc = "TI LCD Controller DRM",
  493. .date = "20121205",
  494. .major = 1,
  495. .minor = 0,
  496. };
  497. /*
  498. * Power management:
  499. */
  500. #ifdef CONFIG_PM_SLEEP
  501. static int tilcdc_pm_suspend(struct device *dev)
  502. {
  503. struct drm_device *ddev = dev_get_drvdata(dev);
  504. struct tilcdc_drm_private *priv = ddev->dev_private;
  505. unsigned i, n = 0;
  506. drm_kms_helper_poll_disable(ddev);
  507. /* Select sleep pin state */
  508. pinctrl_pm_select_sleep_state(dev);
  509. if (pm_runtime_suspended(dev)) {
  510. priv->ctx_valid = false;
  511. return 0;
  512. }
  513. /* Disable the LCDC controller, to avoid locking up the PRCM */
  514. tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
  515. /* Save register state: */
  516. for (i = 0; i < ARRAY_SIZE(registers); i++)
  517. if (registers[i].save && (priv->rev >= registers[i].rev))
  518. priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
  519. priv->ctx_valid = true;
  520. return 0;
  521. }
  522. static int tilcdc_pm_resume(struct device *dev)
  523. {
  524. struct drm_device *ddev = dev_get_drvdata(dev);
  525. struct tilcdc_drm_private *priv = ddev->dev_private;
  526. unsigned i, n = 0;
  527. /* Select default pin state */
  528. pinctrl_pm_select_default_state(dev);
  529. if (priv->ctx_valid == true) {
  530. /* Restore register state: */
  531. for (i = 0; i < ARRAY_SIZE(registers); i++)
  532. if (registers[i].save &&
  533. (priv->rev >= registers[i].rev))
  534. tilcdc_write(ddev, registers[i].reg,
  535. priv->saved_register[n++]);
  536. }
  537. drm_kms_helper_poll_enable(ddev);
  538. return 0;
  539. }
  540. #endif
  541. static const struct dev_pm_ops tilcdc_pm_ops = {
  542. SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
  543. };
  544. /*
  545. * Platform driver:
  546. */
  547. static int tilcdc_bind(struct device *dev)
  548. {
  549. return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
  550. }
  551. static void tilcdc_unbind(struct device *dev)
  552. {
  553. drm_put_dev(dev_get_drvdata(dev));
  554. }
  555. static const struct component_master_ops tilcdc_comp_ops = {
  556. .bind = tilcdc_bind,
  557. .unbind = tilcdc_unbind,
  558. };
  559. static int tilcdc_pdev_probe(struct platform_device *pdev)
  560. {
  561. struct component_match *match = NULL;
  562. int ret;
  563. /* bail out early if no DT data: */
  564. if (!pdev->dev.of_node) {
  565. dev_err(&pdev->dev, "device-tree data is missing\n");
  566. return -ENXIO;
  567. }
  568. ret = tilcdc_get_external_components(&pdev->dev, &match);
  569. if (ret < 0)
  570. return ret;
  571. else if (ret == 0)
  572. return drm_platform_init(&tilcdc_driver, pdev);
  573. else
  574. return component_master_add_with_match(&pdev->dev,
  575. &tilcdc_comp_ops,
  576. match);
  577. }
  578. static int tilcdc_pdev_remove(struct platform_device *pdev)
  579. {
  580. struct drm_device *ddev = dev_get_drvdata(&pdev->dev);
  581. struct tilcdc_drm_private *priv = ddev->dev_private;
  582. /* Check if a subcomponent has already triggered the unloading. */
  583. if (!priv)
  584. return 0;
  585. if (priv->is_componentized)
  586. component_master_del(&pdev->dev, &tilcdc_comp_ops);
  587. else
  588. drm_put_dev(platform_get_drvdata(pdev));
  589. return 0;
  590. }
  591. static struct of_device_id tilcdc_of_match[] = {
  592. { .compatible = "ti,am33xx-tilcdc", },
  593. { },
  594. };
  595. MODULE_DEVICE_TABLE(of, tilcdc_of_match);
  596. static struct platform_driver tilcdc_platform_driver = {
  597. .probe = tilcdc_pdev_probe,
  598. .remove = tilcdc_pdev_remove,
  599. .driver = {
  600. .name = "tilcdc",
  601. .pm = &tilcdc_pm_ops,
  602. .of_match_table = tilcdc_of_match,
  603. },
  604. };
  605. static int __init tilcdc_drm_init(void)
  606. {
  607. DBG("init");
  608. tilcdc_tfp410_init();
  609. tilcdc_panel_init();
  610. return platform_driver_register(&tilcdc_platform_driver);
  611. }
  612. static void __exit tilcdc_drm_fini(void)
  613. {
  614. DBG("fini");
  615. platform_driver_unregister(&tilcdc_platform_driver);
  616. tilcdc_panel_fini();
  617. tilcdc_tfp410_fini();
  618. }
  619. module_init(tilcdc_drm_init);
  620. module_exit(tilcdc_drm_fini);
  621. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  622. MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
  623. MODULE_LICENSE("GPL");