cik_sdma.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. static int cik_sdma_soft_reset(void *handle);
  50. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  53. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  55. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  57. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  59. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  60. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  61. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  62. {
  63. int i;
  64. for (i = 0; i < adev->sdma.num_instances; i++) {
  65. release_firmware(adev->sdma.instance[i].fw);
  66. adev->sdma.instance[i].fw = NULL;
  67. }
  68. }
  69. /*
  70. * sDMA - System DMA
  71. * Starting with CIK, the GPU has new asynchronous
  72. * DMA engines. These engines are used for compute
  73. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  74. * and each one supports 1 ring buffer used for gfx
  75. * and 2 queues used for compute.
  76. *
  77. * The programming model is very similar to the CP
  78. * (ring buffer, IBs, etc.), but sDMA has it's own
  79. * packet format that is different from the PM4 format
  80. * used by the CP. sDMA supports copying data, writing
  81. * embedded data, solid fills, and a number of other
  82. * things. It also has support for tiling/detiling of
  83. * buffers.
  84. */
  85. /**
  86. * cik_sdma_init_microcode - load ucode images from disk
  87. *
  88. * @adev: amdgpu_device pointer
  89. *
  90. * Use the firmware interface to load the ucode images into
  91. * the driver (not loaded into hw).
  92. * Returns 0 on success, error on failure.
  93. */
  94. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  95. {
  96. const char *chip_name;
  97. char fw_name[30];
  98. int err = 0, i;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_BONAIRE:
  102. chip_name = "bonaire";
  103. break;
  104. case CHIP_HAWAII:
  105. chip_name = "hawaii";
  106. break;
  107. case CHIP_KAVERI:
  108. chip_name = "kaveri";
  109. break;
  110. case CHIP_KABINI:
  111. chip_name = "kabini";
  112. break;
  113. case CHIP_MULLINS:
  114. chip_name = "mullins";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < adev->sdma.num_instances; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  127. }
  128. out:
  129. if (err) {
  130. pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
  131. for (i = 0; i < adev->sdma.num_instances; i++) {
  132. release_firmware(adev->sdma.instance[i].fw);
  133. adev->sdma.instance[i].fw = NULL;
  134. }
  135. }
  136. return err;
  137. }
  138. /**
  139. * cik_sdma_ring_get_rptr - get the current read pointer
  140. *
  141. * @ring: amdgpu ring pointer
  142. *
  143. * Get the current rptr from the hardware (CIK+).
  144. */
  145. static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  146. {
  147. u32 rptr;
  148. rptr = ring->adev->wb.wb[ring->rptr_offs];
  149. return (rptr & 0x3fffc) >> 2;
  150. }
  151. /**
  152. * cik_sdma_ring_get_wptr - get the current write pointer
  153. *
  154. * @ring: amdgpu ring pointer
  155. *
  156. * Get the current wptr from the hardware (CIK+).
  157. */
  158. static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  159. {
  160. struct amdgpu_device *adev = ring->adev;
  161. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  162. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  163. }
  164. /**
  165. * cik_sdma_ring_set_wptr - commit the write pointer
  166. *
  167. * @ring: amdgpu ring pointer
  168. *
  169. * Write the wptr back to the hardware (CIK+).
  170. */
  171. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  172. {
  173. struct amdgpu_device *adev = ring->adev;
  174. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  175. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me],
  176. (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
  177. }
  178. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  179. {
  180. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  181. int i;
  182. for (i = 0; i < count; i++)
  183. if (sdma && sdma->burst_nop && (i == 0))
  184. amdgpu_ring_write(ring, ring->funcs->nop |
  185. SDMA_NOP_COUNT(count - 1));
  186. else
  187. amdgpu_ring_write(ring, ring->funcs->nop);
  188. }
  189. /**
  190. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  191. *
  192. * @ring: amdgpu ring pointer
  193. * @ib: IB object to schedule
  194. *
  195. * Schedule an IB in the DMA ring (CIK).
  196. */
  197. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  198. struct amdgpu_ib *ib,
  199. unsigned vmid, bool ctx_switch)
  200. {
  201. u32 extra_bits = vmid & 0xf;
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (lower_32_bits(ring->wptr) & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. /**
  233. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  234. *
  235. * @ring: amdgpu ring pointer
  236. * @fence: amdgpu fence object
  237. *
  238. * Add a DMA fence packet to the ring to write
  239. * the fence seq number and DMA trap packet to generate
  240. * an interrupt if needed (CIK).
  241. */
  242. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  243. unsigned flags)
  244. {
  245. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  246. /* write the fence */
  247. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  248. amdgpu_ring_write(ring, lower_32_bits(addr));
  249. amdgpu_ring_write(ring, upper_32_bits(addr));
  250. amdgpu_ring_write(ring, lower_32_bits(seq));
  251. /* optionally write high bits as well */
  252. if (write64bit) {
  253. addr += 4;
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, upper_32_bits(seq));
  258. }
  259. /* generate an interrupt */
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  261. }
  262. /**
  263. * cik_sdma_gfx_stop - stop the gfx async dma engines
  264. *
  265. * @adev: amdgpu_device pointer
  266. *
  267. * Stop the gfx async dma ring buffers (CIK).
  268. */
  269. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  270. {
  271. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  272. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  273. u32 rb_cntl;
  274. int i;
  275. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  276. (adev->mman.buffer_funcs_ring == sdma1))
  277. amdgpu_ttm_set_active_vram_size(adev, adev->gmc.visible_vram_size);
  278. for (i = 0; i < adev->sdma.num_instances; i++) {
  279. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  280. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  281. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  282. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  283. }
  284. sdma0->ready = false;
  285. sdma1->ready = false;
  286. }
  287. /**
  288. * cik_sdma_rlc_stop - stop the compute async dma engines
  289. *
  290. * @adev: amdgpu_device pointer
  291. *
  292. * Stop the compute async dma queues (CIK).
  293. */
  294. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  295. {
  296. /* XXX todo */
  297. }
  298. /**
  299. * cik_ctx_switch_enable - stop the async dma engines context switch
  300. *
  301. * @adev: amdgpu_device pointer
  302. * @enable: enable/disable the DMA MEs context switch.
  303. *
  304. * Halt or unhalt the async dma engines context switch (VI).
  305. */
  306. static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  307. {
  308. u32 f32_cntl, phase_quantum = 0;
  309. int i;
  310. if (amdgpu_sdma_phase_quantum) {
  311. unsigned value = amdgpu_sdma_phase_quantum;
  312. unsigned unit = 0;
  313. while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  314. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
  315. value = (value + 1) >> 1;
  316. unit++;
  317. }
  318. if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  319. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
  320. value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  321. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
  322. unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  323. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
  324. WARN_ONCE(1,
  325. "clamping sdma_phase_quantum to %uK clock cycles\n",
  326. value << unit);
  327. }
  328. phase_quantum =
  329. value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
  330. unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
  331. }
  332. for (i = 0; i < adev->sdma.num_instances; i++) {
  333. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  334. if (enable) {
  335. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  336. AUTO_CTXSW_ENABLE, 1);
  337. if (amdgpu_sdma_phase_quantum) {
  338. WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
  339. phase_quantum);
  340. WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
  341. phase_quantum);
  342. }
  343. } else {
  344. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  345. AUTO_CTXSW_ENABLE, 0);
  346. }
  347. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  348. }
  349. }
  350. /**
  351. * cik_sdma_enable - stop the async dma engines
  352. *
  353. * @adev: amdgpu_device pointer
  354. * @enable: enable/disable the DMA MEs.
  355. *
  356. * Halt or unhalt the async dma engines (CIK).
  357. */
  358. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  359. {
  360. u32 me_cntl;
  361. int i;
  362. if (!enable) {
  363. cik_sdma_gfx_stop(adev);
  364. cik_sdma_rlc_stop(adev);
  365. }
  366. for (i = 0; i < adev->sdma.num_instances; i++) {
  367. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  368. if (enable)
  369. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  370. else
  371. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  372. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  373. }
  374. }
  375. /**
  376. * cik_sdma_gfx_resume - setup and start the async dma engines
  377. *
  378. * @adev: amdgpu_device pointer
  379. *
  380. * Set up the gfx DMA ring buffers and enable them (CIK).
  381. * Returns 0 for success, error for failure.
  382. */
  383. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  384. {
  385. struct amdgpu_ring *ring;
  386. u32 rb_cntl, ib_cntl;
  387. u32 rb_bufsz;
  388. u32 wb_offset;
  389. int i, j, r;
  390. for (i = 0; i < adev->sdma.num_instances; i++) {
  391. ring = &adev->sdma.instance[i].ring;
  392. wb_offset = (ring->rptr_offs * 4);
  393. mutex_lock(&adev->srbm_mutex);
  394. for (j = 0; j < 16; j++) {
  395. cik_srbm_select(adev, 0, 0, 0, j);
  396. /* SDMA GFX */
  397. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  398. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  399. /* XXX SDMA RLC - todo */
  400. }
  401. cik_srbm_select(adev, 0, 0, 0, 0);
  402. mutex_unlock(&adev->srbm_mutex);
  403. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  404. adev->gfx.config.gb_addr_config & 0x70);
  405. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  406. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  407. /* Set ring buffer size in dwords */
  408. rb_bufsz = order_base_2(ring->ring_size / 4);
  409. rb_cntl = rb_bufsz << 1;
  410. #ifdef __BIG_ENDIAN
  411. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  412. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  413. #endif
  414. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  415. /* Initialize the ring buffer's read and write pointers */
  416. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  417. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  418. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  419. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  420. /* set the wb address whether it's enabled or not */
  421. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  422. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  423. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  424. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  425. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  426. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  427. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  428. ring->wptr = 0;
  429. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  430. /* enable DMA RB */
  431. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  432. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  433. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  434. #ifdef __BIG_ENDIAN
  435. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  436. #endif
  437. /* enable DMA IBs */
  438. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  439. ring->ready = true;
  440. }
  441. cik_sdma_enable(adev, true);
  442. for (i = 0; i < adev->sdma.num_instances; i++) {
  443. ring = &adev->sdma.instance[i].ring;
  444. r = amdgpu_ring_test_ring(ring);
  445. if (r) {
  446. ring->ready = false;
  447. return r;
  448. }
  449. if (adev->mman.buffer_funcs_ring == ring)
  450. amdgpu_ttm_set_active_vram_size(adev, adev->gmc.real_vram_size);
  451. }
  452. return 0;
  453. }
  454. /**
  455. * cik_sdma_rlc_resume - setup and start the async dma engines
  456. *
  457. * @adev: amdgpu_device pointer
  458. *
  459. * Set up the compute DMA queues and enable them (CIK).
  460. * Returns 0 for success, error for failure.
  461. */
  462. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  463. {
  464. /* XXX todo */
  465. return 0;
  466. }
  467. /**
  468. * cik_sdma_load_microcode - load the sDMA ME ucode
  469. *
  470. * @adev: amdgpu_device pointer
  471. *
  472. * Loads the sDMA0/1 ucode.
  473. * Returns 0 for success, -EINVAL if the ucode is not available.
  474. */
  475. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  476. {
  477. const struct sdma_firmware_header_v1_0 *hdr;
  478. const __le32 *fw_data;
  479. u32 fw_size;
  480. int i, j;
  481. /* halt the MEs */
  482. cik_sdma_enable(adev, false);
  483. for (i = 0; i < adev->sdma.num_instances; i++) {
  484. if (!adev->sdma.instance[i].fw)
  485. return -EINVAL;
  486. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  487. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  488. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  489. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  490. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  491. if (adev->sdma.instance[i].feature_version >= 20)
  492. adev->sdma.instance[i].burst_nop = true;
  493. fw_data = (const __le32 *)
  494. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  495. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  496. for (j = 0; j < fw_size; j++)
  497. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  498. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  499. }
  500. return 0;
  501. }
  502. /**
  503. * cik_sdma_start - setup and start the async dma engines
  504. *
  505. * @adev: amdgpu_device pointer
  506. *
  507. * Set up the DMA engines and enable them (CIK).
  508. * Returns 0 for success, error for failure.
  509. */
  510. static int cik_sdma_start(struct amdgpu_device *adev)
  511. {
  512. int r;
  513. r = cik_sdma_load_microcode(adev);
  514. if (r)
  515. return r;
  516. /* halt the engine before programing */
  517. cik_sdma_enable(adev, false);
  518. /* enable sdma ring preemption */
  519. cik_ctx_switch_enable(adev, true);
  520. /* start the gfx rings and rlc compute queues */
  521. r = cik_sdma_gfx_resume(adev);
  522. if (r)
  523. return r;
  524. r = cik_sdma_rlc_resume(adev);
  525. if (r)
  526. return r;
  527. return 0;
  528. }
  529. /**
  530. * cik_sdma_ring_test_ring - simple async dma engine test
  531. *
  532. * @ring: amdgpu_ring structure holding ring information
  533. *
  534. * Test the DMA engine by writing using it to write an
  535. * value to memory. (CIK).
  536. * Returns 0 for success, error for failure.
  537. */
  538. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  539. {
  540. struct amdgpu_device *adev = ring->adev;
  541. unsigned i;
  542. unsigned index;
  543. int r;
  544. u32 tmp;
  545. u64 gpu_addr;
  546. r = amdgpu_device_wb_get(adev, &index);
  547. if (r) {
  548. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  549. return r;
  550. }
  551. gpu_addr = adev->wb.gpu_addr + (index * 4);
  552. tmp = 0xCAFEDEAD;
  553. adev->wb.wb[index] = cpu_to_le32(tmp);
  554. r = amdgpu_ring_alloc(ring, 5);
  555. if (r) {
  556. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  557. amdgpu_device_wb_free(adev, index);
  558. return r;
  559. }
  560. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  561. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  562. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  563. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  564. amdgpu_ring_write(ring, 0xDEADBEEF);
  565. amdgpu_ring_commit(ring);
  566. for (i = 0; i < adev->usec_timeout; i++) {
  567. tmp = le32_to_cpu(adev->wb.wb[index]);
  568. if (tmp == 0xDEADBEEF)
  569. break;
  570. DRM_UDELAY(1);
  571. }
  572. if (i < adev->usec_timeout) {
  573. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  574. } else {
  575. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  576. ring->idx, tmp);
  577. r = -EINVAL;
  578. }
  579. amdgpu_device_wb_free(adev, index);
  580. return r;
  581. }
  582. /**
  583. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  584. *
  585. * @ring: amdgpu_ring structure holding ring information
  586. *
  587. * Test a simple IB in the DMA ring (CIK).
  588. * Returns 0 on success, error on failure.
  589. */
  590. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  591. {
  592. struct amdgpu_device *adev = ring->adev;
  593. struct amdgpu_ib ib;
  594. struct dma_fence *f = NULL;
  595. unsigned index;
  596. u32 tmp = 0;
  597. u64 gpu_addr;
  598. long r;
  599. r = amdgpu_device_wb_get(adev, &index);
  600. if (r) {
  601. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  602. return r;
  603. }
  604. gpu_addr = adev->wb.gpu_addr + (index * 4);
  605. tmp = 0xCAFEDEAD;
  606. adev->wb.wb[index] = cpu_to_le32(tmp);
  607. memset(&ib, 0, sizeof(ib));
  608. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  609. if (r) {
  610. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  611. goto err0;
  612. }
  613. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  614. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  615. ib.ptr[1] = lower_32_bits(gpu_addr);
  616. ib.ptr[2] = upper_32_bits(gpu_addr);
  617. ib.ptr[3] = 1;
  618. ib.ptr[4] = 0xDEADBEEF;
  619. ib.length_dw = 5;
  620. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  621. if (r)
  622. goto err1;
  623. r = dma_fence_wait_timeout(f, false, timeout);
  624. if (r == 0) {
  625. DRM_ERROR("amdgpu: IB test timed out\n");
  626. r = -ETIMEDOUT;
  627. goto err1;
  628. } else if (r < 0) {
  629. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  630. goto err1;
  631. }
  632. tmp = le32_to_cpu(adev->wb.wb[index]);
  633. if (tmp == 0xDEADBEEF) {
  634. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  635. r = 0;
  636. } else {
  637. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  638. r = -EINVAL;
  639. }
  640. err1:
  641. amdgpu_ib_free(adev, &ib, NULL);
  642. dma_fence_put(f);
  643. err0:
  644. amdgpu_device_wb_free(adev, index);
  645. return r;
  646. }
  647. /**
  648. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  649. *
  650. * @ib: indirect buffer to fill with commands
  651. * @pe: addr of the page entry
  652. * @src: src addr to copy from
  653. * @count: number of page entries to update
  654. *
  655. * Update PTEs by copying them from the GART using sDMA (CIK).
  656. */
  657. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  658. uint64_t pe, uint64_t src,
  659. unsigned count)
  660. {
  661. unsigned bytes = count * 8;
  662. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  663. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  664. ib->ptr[ib->length_dw++] = bytes;
  665. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  666. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  667. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  668. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  669. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  670. }
  671. /**
  672. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  673. *
  674. * @ib: indirect buffer to fill with commands
  675. * @pe: addr of the page entry
  676. * @value: dst addr to write into pe
  677. * @count: number of page entries to update
  678. * @incr: increase next addr by incr bytes
  679. *
  680. * Update PTEs by writing them manually using sDMA (CIK).
  681. */
  682. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  683. uint64_t value, unsigned count,
  684. uint32_t incr)
  685. {
  686. unsigned ndw = count * 2;
  687. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  688. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  689. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  690. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  691. ib->ptr[ib->length_dw++] = ndw;
  692. for (; ndw > 0; ndw -= 2) {
  693. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  694. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  695. value += incr;
  696. }
  697. }
  698. /**
  699. * cik_sdma_vm_set_pages - update the page tables using sDMA
  700. *
  701. * @ib: indirect buffer to fill with commands
  702. * @pe: addr of the page entry
  703. * @addr: dst addr to write into pe
  704. * @count: number of page entries to update
  705. * @incr: increase next addr by incr bytes
  706. * @flags: access flags
  707. *
  708. * Update the page tables using sDMA (CIK).
  709. */
  710. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  711. uint64_t addr, unsigned count,
  712. uint32_t incr, uint64_t flags)
  713. {
  714. /* for physically contiguous pages (vram) */
  715. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  716. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  717. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  718. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  719. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  720. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  721. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  722. ib->ptr[ib->length_dw++] = incr; /* increment size */
  723. ib->ptr[ib->length_dw++] = 0;
  724. ib->ptr[ib->length_dw++] = count; /* number of entries */
  725. }
  726. /**
  727. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  728. *
  729. * @ib: indirect buffer to fill with padding
  730. *
  731. */
  732. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  733. {
  734. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  735. u32 pad_count;
  736. int i;
  737. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  738. for (i = 0; i < pad_count; i++)
  739. if (sdma && sdma->burst_nop && (i == 0))
  740. ib->ptr[ib->length_dw++] =
  741. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  742. SDMA_NOP_COUNT(pad_count - 1);
  743. else
  744. ib->ptr[ib->length_dw++] =
  745. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  746. }
  747. /**
  748. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  749. *
  750. * @ring: amdgpu_ring pointer
  751. *
  752. * Make sure all previous operations are completed (CIK).
  753. */
  754. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  755. {
  756. uint32_t seq = ring->fence_drv.sync_seq;
  757. uint64_t addr = ring->fence_drv.gpu_addr;
  758. /* wait for idle */
  759. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  760. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  761. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  762. SDMA_POLL_REG_MEM_EXTRA_M));
  763. amdgpu_ring_write(ring, addr & 0xfffffffc);
  764. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  765. amdgpu_ring_write(ring, seq); /* reference */
  766. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  767. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  768. }
  769. /**
  770. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  771. *
  772. * @ring: amdgpu_ring pointer
  773. * @vm: amdgpu_vm pointer
  774. *
  775. * Update the page table base and flush the VM TLB
  776. * using sDMA (CIK).
  777. */
  778. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  779. unsigned vmid, unsigned pasid,
  780. uint64_t pd_addr)
  781. {
  782. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  783. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  784. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pasid, pd_addr);
  785. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  786. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  787. amdgpu_ring_write(ring, 0);
  788. amdgpu_ring_write(ring, 0); /* reference */
  789. amdgpu_ring_write(ring, 0); /* mask */
  790. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  791. }
  792. static void cik_sdma_ring_emit_wreg(struct amdgpu_ring *ring,
  793. uint32_t reg, uint32_t val)
  794. {
  795. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  796. amdgpu_ring_write(ring, reg);
  797. amdgpu_ring_write(ring, val);
  798. }
  799. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  800. bool enable)
  801. {
  802. u32 orig, data;
  803. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  804. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  805. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  806. } else {
  807. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  808. data |= 0xff000000;
  809. if (data != orig)
  810. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  811. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  812. data |= 0xff000000;
  813. if (data != orig)
  814. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  815. }
  816. }
  817. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  818. bool enable)
  819. {
  820. u32 orig, data;
  821. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  822. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  823. data |= 0x100;
  824. if (orig != data)
  825. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  826. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  827. data |= 0x100;
  828. if (orig != data)
  829. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  830. } else {
  831. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  832. data &= ~0x100;
  833. if (orig != data)
  834. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  835. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  836. data &= ~0x100;
  837. if (orig != data)
  838. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  839. }
  840. }
  841. static int cik_sdma_early_init(void *handle)
  842. {
  843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  844. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  845. cik_sdma_set_ring_funcs(adev);
  846. cik_sdma_set_irq_funcs(adev);
  847. cik_sdma_set_buffer_funcs(adev);
  848. cik_sdma_set_vm_pte_funcs(adev);
  849. return 0;
  850. }
  851. static int cik_sdma_sw_init(void *handle)
  852. {
  853. struct amdgpu_ring *ring;
  854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  855. int r, i;
  856. r = cik_sdma_init_microcode(adev);
  857. if (r) {
  858. DRM_ERROR("Failed to load sdma firmware!\n");
  859. return r;
  860. }
  861. /* SDMA trap event */
  862. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  863. &adev->sdma.trap_irq);
  864. if (r)
  865. return r;
  866. /* SDMA Privileged inst */
  867. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  868. &adev->sdma.illegal_inst_irq);
  869. if (r)
  870. return r;
  871. /* SDMA Privileged inst */
  872. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  873. &adev->sdma.illegal_inst_irq);
  874. if (r)
  875. return r;
  876. for (i = 0; i < adev->sdma.num_instances; i++) {
  877. ring = &adev->sdma.instance[i].ring;
  878. ring->ring_obj = NULL;
  879. sprintf(ring->name, "sdma%d", i);
  880. r = amdgpu_ring_init(adev, ring, 1024,
  881. &adev->sdma.trap_irq,
  882. (i == 0) ?
  883. AMDGPU_SDMA_IRQ_TRAP0 :
  884. AMDGPU_SDMA_IRQ_TRAP1);
  885. if (r)
  886. return r;
  887. }
  888. return r;
  889. }
  890. static int cik_sdma_sw_fini(void *handle)
  891. {
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. int i;
  894. for (i = 0; i < adev->sdma.num_instances; i++)
  895. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  896. cik_sdma_free_microcode(adev);
  897. return 0;
  898. }
  899. static int cik_sdma_hw_init(void *handle)
  900. {
  901. int r;
  902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  903. r = cik_sdma_start(adev);
  904. if (r)
  905. return r;
  906. return r;
  907. }
  908. static int cik_sdma_hw_fini(void *handle)
  909. {
  910. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  911. cik_ctx_switch_enable(adev, false);
  912. cik_sdma_enable(adev, false);
  913. return 0;
  914. }
  915. static int cik_sdma_suspend(void *handle)
  916. {
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. return cik_sdma_hw_fini(adev);
  919. }
  920. static int cik_sdma_resume(void *handle)
  921. {
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. cik_sdma_soft_reset(handle);
  924. return cik_sdma_hw_init(adev);
  925. }
  926. static bool cik_sdma_is_idle(void *handle)
  927. {
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. u32 tmp = RREG32(mmSRBM_STATUS2);
  930. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  931. SRBM_STATUS2__SDMA1_BUSY_MASK))
  932. return false;
  933. return true;
  934. }
  935. static int cik_sdma_wait_for_idle(void *handle)
  936. {
  937. unsigned i;
  938. u32 tmp;
  939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  940. for (i = 0; i < adev->usec_timeout; i++) {
  941. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  942. SRBM_STATUS2__SDMA1_BUSY_MASK);
  943. if (!tmp)
  944. return 0;
  945. udelay(1);
  946. }
  947. return -ETIMEDOUT;
  948. }
  949. static int cik_sdma_soft_reset(void *handle)
  950. {
  951. u32 srbm_soft_reset = 0;
  952. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  953. u32 tmp = RREG32(mmSRBM_STATUS2);
  954. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  955. /* sdma0 */
  956. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  957. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  958. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  959. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  960. }
  961. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  962. /* sdma1 */
  963. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  964. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  965. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  966. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  967. }
  968. if (srbm_soft_reset) {
  969. tmp = RREG32(mmSRBM_SOFT_RESET);
  970. tmp |= srbm_soft_reset;
  971. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  972. WREG32(mmSRBM_SOFT_RESET, tmp);
  973. tmp = RREG32(mmSRBM_SOFT_RESET);
  974. udelay(50);
  975. tmp &= ~srbm_soft_reset;
  976. WREG32(mmSRBM_SOFT_RESET, tmp);
  977. tmp = RREG32(mmSRBM_SOFT_RESET);
  978. /* Wait a little for things to settle down */
  979. udelay(50);
  980. }
  981. return 0;
  982. }
  983. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  984. struct amdgpu_irq_src *src,
  985. unsigned type,
  986. enum amdgpu_interrupt_state state)
  987. {
  988. u32 sdma_cntl;
  989. switch (type) {
  990. case AMDGPU_SDMA_IRQ_TRAP0:
  991. switch (state) {
  992. case AMDGPU_IRQ_STATE_DISABLE:
  993. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  994. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  995. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  996. break;
  997. case AMDGPU_IRQ_STATE_ENABLE:
  998. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  999. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1000. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1001. break;
  1002. default:
  1003. break;
  1004. }
  1005. break;
  1006. case AMDGPU_SDMA_IRQ_TRAP1:
  1007. switch (state) {
  1008. case AMDGPU_IRQ_STATE_DISABLE:
  1009. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1010. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1011. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1012. break;
  1013. case AMDGPU_IRQ_STATE_ENABLE:
  1014. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1015. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1016. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1017. break;
  1018. default:
  1019. break;
  1020. }
  1021. break;
  1022. default:
  1023. break;
  1024. }
  1025. return 0;
  1026. }
  1027. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1028. struct amdgpu_irq_src *source,
  1029. struct amdgpu_iv_entry *entry)
  1030. {
  1031. u8 instance_id, queue_id;
  1032. instance_id = (entry->ring_id & 0x3) >> 0;
  1033. queue_id = (entry->ring_id & 0xc) >> 2;
  1034. DRM_DEBUG("IH: SDMA trap\n");
  1035. switch (instance_id) {
  1036. case 0:
  1037. switch (queue_id) {
  1038. case 0:
  1039. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1040. break;
  1041. case 1:
  1042. /* XXX compute */
  1043. break;
  1044. case 2:
  1045. /* XXX compute */
  1046. break;
  1047. }
  1048. break;
  1049. case 1:
  1050. switch (queue_id) {
  1051. case 0:
  1052. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1053. break;
  1054. case 1:
  1055. /* XXX compute */
  1056. break;
  1057. case 2:
  1058. /* XXX compute */
  1059. break;
  1060. }
  1061. break;
  1062. }
  1063. return 0;
  1064. }
  1065. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1066. struct amdgpu_irq_src *source,
  1067. struct amdgpu_iv_entry *entry)
  1068. {
  1069. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1070. schedule_work(&adev->reset_work);
  1071. return 0;
  1072. }
  1073. static int cik_sdma_set_clockgating_state(void *handle,
  1074. enum amd_clockgating_state state)
  1075. {
  1076. bool gate = false;
  1077. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1078. if (state == AMD_CG_STATE_GATE)
  1079. gate = true;
  1080. cik_enable_sdma_mgcg(adev, gate);
  1081. cik_enable_sdma_mgls(adev, gate);
  1082. return 0;
  1083. }
  1084. static int cik_sdma_set_powergating_state(void *handle,
  1085. enum amd_powergating_state state)
  1086. {
  1087. return 0;
  1088. }
  1089. static const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1090. .name = "cik_sdma",
  1091. .early_init = cik_sdma_early_init,
  1092. .late_init = NULL,
  1093. .sw_init = cik_sdma_sw_init,
  1094. .sw_fini = cik_sdma_sw_fini,
  1095. .hw_init = cik_sdma_hw_init,
  1096. .hw_fini = cik_sdma_hw_fini,
  1097. .suspend = cik_sdma_suspend,
  1098. .resume = cik_sdma_resume,
  1099. .is_idle = cik_sdma_is_idle,
  1100. .wait_for_idle = cik_sdma_wait_for_idle,
  1101. .soft_reset = cik_sdma_soft_reset,
  1102. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1103. .set_powergating_state = cik_sdma_set_powergating_state,
  1104. };
  1105. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1106. .type = AMDGPU_RING_TYPE_SDMA,
  1107. .align_mask = 0xf,
  1108. .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
  1109. .support_64bit_ptrs = false,
  1110. .get_rptr = cik_sdma_ring_get_rptr,
  1111. .get_wptr = cik_sdma_ring_get_wptr,
  1112. .set_wptr = cik_sdma_ring_set_wptr,
  1113. .emit_frame_size =
  1114. 6 + /* cik_sdma_ring_emit_hdp_flush */
  1115. 3 + /* hdp invalidate */
  1116. 6 + /* cik_sdma_ring_emit_pipeline_sync */
  1117. CIK_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* cik_sdma_ring_emit_vm_flush */
  1118. 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
  1119. .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
  1120. .emit_ib = cik_sdma_ring_emit_ib,
  1121. .emit_fence = cik_sdma_ring_emit_fence,
  1122. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1123. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1124. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1125. .test_ring = cik_sdma_ring_test_ring,
  1126. .test_ib = cik_sdma_ring_test_ib,
  1127. .insert_nop = cik_sdma_ring_insert_nop,
  1128. .pad_ib = cik_sdma_ring_pad_ib,
  1129. .emit_wreg = cik_sdma_ring_emit_wreg,
  1130. };
  1131. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1132. {
  1133. int i;
  1134. for (i = 0; i < adev->sdma.num_instances; i++)
  1135. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1136. }
  1137. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1138. .set = cik_sdma_set_trap_irq_state,
  1139. .process = cik_sdma_process_trap_irq,
  1140. };
  1141. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1142. .process = cik_sdma_process_illegal_inst_irq,
  1143. };
  1144. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1145. {
  1146. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1147. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1148. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1149. }
  1150. /**
  1151. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1152. *
  1153. * @ring: amdgpu_ring structure holding ring information
  1154. * @src_offset: src GPU address
  1155. * @dst_offset: dst GPU address
  1156. * @byte_count: number of bytes to xfer
  1157. *
  1158. * Copy GPU buffers using the DMA engine (CIK).
  1159. * Used by the amdgpu ttm implementation to move pages if
  1160. * registered as the asic copy callback.
  1161. */
  1162. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1163. uint64_t src_offset,
  1164. uint64_t dst_offset,
  1165. uint32_t byte_count)
  1166. {
  1167. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1168. ib->ptr[ib->length_dw++] = byte_count;
  1169. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1170. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1171. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1172. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1173. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1174. }
  1175. /**
  1176. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1177. *
  1178. * @ring: amdgpu_ring structure holding ring information
  1179. * @src_data: value to write to buffer
  1180. * @dst_offset: dst GPU address
  1181. * @byte_count: number of bytes to xfer
  1182. *
  1183. * Fill GPU buffers using the DMA engine (CIK).
  1184. */
  1185. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1186. uint32_t src_data,
  1187. uint64_t dst_offset,
  1188. uint32_t byte_count)
  1189. {
  1190. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1191. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1192. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1193. ib->ptr[ib->length_dw++] = src_data;
  1194. ib->ptr[ib->length_dw++] = byte_count;
  1195. }
  1196. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1197. .copy_max_bytes = 0x1fffff,
  1198. .copy_num_dw = 7,
  1199. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1200. .fill_max_bytes = 0x1fffff,
  1201. .fill_num_dw = 5,
  1202. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1203. };
  1204. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1205. {
  1206. if (adev->mman.buffer_funcs == NULL) {
  1207. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1208. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1209. }
  1210. }
  1211. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1212. .copy_pte_num_dw = 7,
  1213. .copy_pte = cik_sdma_vm_copy_pte,
  1214. .write_pte = cik_sdma_vm_write_pte,
  1215. .set_max_nums_pte_pde = 0x1fffff >> 3,
  1216. .set_pte_pde_num_dw = 10,
  1217. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1218. };
  1219. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1220. {
  1221. unsigned i;
  1222. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1223. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1224. for (i = 0; i < adev->sdma.num_instances; i++)
  1225. adev->vm_manager.vm_pte_rings[i] =
  1226. &adev->sdma.instance[i].ring;
  1227. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1228. }
  1229. }
  1230. const struct amdgpu_ip_block_version cik_sdma_ip_block =
  1231. {
  1232. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1233. .major = 2,
  1234. .minor = 0,
  1235. .rev = 0,
  1236. .funcs = &cik_sdma_ip_funcs,
  1237. };