gpio-stmpe.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License, version 2
  5. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  6. */
  7. #include <linux/init.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/slab.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/of.h>
  13. #include <linux/mfd/stmpe.h>
  14. #include <linux/seq_file.h>
  15. /*
  16. * These registers are modified under the irq bus lock and cached to avoid
  17. * unnecessary writes in bus_sync_unlock.
  18. */
  19. enum { REG_RE, REG_FE, REG_IE };
  20. #define CACHE_NR_REGS 3
  21. /* No variant has more than 24 GPIOs */
  22. #define CACHE_NR_BANKS (24 / 8)
  23. struct stmpe_gpio {
  24. struct gpio_chip chip;
  25. struct stmpe *stmpe;
  26. struct device *dev;
  27. struct mutex irq_lock;
  28. u32 norequest_mask;
  29. /* Caches of interrupt control registers for bus_lock */
  30. u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
  31. u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
  32. };
  33. static int stmpe_gpio_get(struct gpio_chip *chip, unsigned offset)
  34. {
  35. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  36. struct stmpe *stmpe = stmpe_gpio->stmpe;
  37. u8 reg = stmpe->regs[STMPE_IDX_GPMR_LSB] - (offset / 8);
  38. u8 mask = 1 << (offset % 8);
  39. int ret;
  40. ret = stmpe_reg_read(stmpe, reg);
  41. if (ret < 0)
  42. return ret;
  43. return !!(ret & mask);
  44. }
  45. static void stmpe_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
  46. {
  47. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  48. struct stmpe *stmpe = stmpe_gpio->stmpe;
  49. int which = val ? STMPE_IDX_GPSR_LSB : STMPE_IDX_GPCR_LSB;
  50. u8 reg = stmpe->regs[which] - (offset / 8);
  51. u8 mask = 1 << (offset % 8);
  52. /*
  53. * Some variants have single register for gpio set/clear functionality.
  54. * For them we need to write 0 to clear and 1 to set.
  55. */
  56. if (stmpe->regs[STMPE_IDX_GPSR_LSB] == stmpe->regs[STMPE_IDX_GPCR_LSB])
  57. stmpe_set_bits(stmpe, reg, mask, val ? mask : 0);
  58. else
  59. stmpe_reg_write(stmpe, reg, mask);
  60. }
  61. static int stmpe_gpio_get_direction(struct gpio_chip *chip,
  62. unsigned offset)
  63. {
  64. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  65. struct stmpe *stmpe = stmpe_gpio->stmpe;
  66. u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  67. u8 mask = 1 << (offset % 8);
  68. int ret;
  69. ret = stmpe_reg_read(stmpe, reg);
  70. if (ret < 0)
  71. return ret;
  72. return !(ret & mask);
  73. }
  74. static int stmpe_gpio_direction_output(struct gpio_chip *chip,
  75. unsigned offset, int val)
  76. {
  77. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  78. struct stmpe *stmpe = stmpe_gpio->stmpe;
  79. u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  80. u8 mask = 1 << (offset % 8);
  81. stmpe_gpio_set(chip, offset, val);
  82. return stmpe_set_bits(stmpe, reg, mask, mask);
  83. }
  84. static int stmpe_gpio_direction_input(struct gpio_chip *chip,
  85. unsigned offset)
  86. {
  87. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  88. struct stmpe *stmpe = stmpe_gpio->stmpe;
  89. u8 reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  90. u8 mask = 1 << (offset % 8);
  91. return stmpe_set_bits(stmpe, reg, mask, 0);
  92. }
  93. static int stmpe_gpio_request(struct gpio_chip *chip, unsigned offset)
  94. {
  95. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(chip);
  96. struct stmpe *stmpe = stmpe_gpio->stmpe;
  97. if (stmpe_gpio->norequest_mask & (1 << offset))
  98. return -EINVAL;
  99. return stmpe_set_altfunc(stmpe, 1 << offset, STMPE_BLOCK_GPIO);
  100. }
  101. static struct gpio_chip template_chip = {
  102. .label = "stmpe",
  103. .owner = THIS_MODULE,
  104. .get_direction = stmpe_gpio_get_direction,
  105. .direction_input = stmpe_gpio_direction_input,
  106. .get = stmpe_gpio_get,
  107. .direction_output = stmpe_gpio_direction_output,
  108. .set = stmpe_gpio_set,
  109. .request = stmpe_gpio_request,
  110. .can_sleep = true,
  111. };
  112. static int stmpe_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  113. {
  114. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  115. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  116. int offset = d->hwirq;
  117. int regoffset = offset / 8;
  118. int mask = 1 << (offset % 8);
  119. if (type & IRQ_TYPE_LEVEL_LOW || type & IRQ_TYPE_LEVEL_HIGH)
  120. return -EINVAL;
  121. /* STMPE801 doesn't have RE and FE registers */
  122. if (stmpe_gpio->stmpe->partnum == STMPE801)
  123. return 0;
  124. if (type & IRQ_TYPE_EDGE_RISING)
  125. stmpe_gpio->regs[REG_RE][regoffset] |= mask;
  126. else
  127. stmpe_gpio->regs[REG_RE][regoffset] &= ~mask;
  128. if (type & IRQ_TYPE_EDGE_FALLING)
  129. stmpe_gpio->regs[REG_FE][regoffset] |= mask;
  130. else
  131. stmpe_gpio->regs[REG_FE][regoffset] &= ~mask;
  132. return 0;
  133. }
  134. static void stmpe_gpio_irq_lock(struct irq_data *d)
  135. {
  136. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  137. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  138. mutex_lock(&stmpe_gpio->irq_lock);
  139. }
  140. static void stmpe_gpio_irq_sync_unlock(struct irq_data *d)
  141. {
  142. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  143. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  144. struct stmpe *stmpe = stmpe_gpio->stmpe;
  145. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  146. static const u8 regmap[] = {
  147. [REG_RE] = STMPE_IDX_GPRER_LSB,
  148. [REG_FE] = STMPE_IDX_GPFER_LSB,
  149. [REG_IE] = STMPE_IDX_IEGPIOR_LSB,
  150. };
  151. int i, j;
  152. for (i = 0; i < CACHE_NR_REGS; i++) {
  153. /* STMPE801 doesn't have RE and FE registers */
  154. if ((stmpe->partnum == STMPE801) &&
  155. (i != REG_IE))
  156. continue;
  157. for (j = 0; j < num_banks; j++) {
  158. u8 old = stmpe_gpio->oldregs[i][j];
  159. u8 new = stmpe_gpio->regs[i][j];
  160. if (new == old)
  161. continue;
  162. stmpe_gpio->oldregs[i][j] = new;
  163. stmpe_reg_write(stmpe, stmpe->regs[regmap[i]] - j, new);
  164. }
  165. }
  166. mutex_unlock(&stmpe_gpio->irq_lock);
  167. }
  168. static void stmpe_gpio_irq_mask(struct irq_data *d)
  169. {
  170. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  171. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  172. int offset = d->hwirq;
  173. int regoffset = offset / 8;
  174. int mask = 1 << (offset % 8);
  175. stmpe_gpio->regs[REG_IE][regoffset] &= ~mask;
  176. }
  177. static void stmpe_gpio_irq_unmask(struct irq_data *d)
  178. {
  179. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  180. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  181. int offset = d->hwirq;
  182. int regoffset = offset / 8;
  183. int mask = 1 << (offset % 8);
  184. stmpe_gpio->regs[REG_IE][regoffset] |= mask;
  185. }
  186. static void stmpe_dbg_show_one(struct seq_file *s,
  187. struct gpio_chip *gc,
  188. unsigned offset, unsigned gpio)
  189. {
  190. struct stmpe_gpio *stmpe_gpio = gpiochip_get_data(gc);
  191. struct stmpe *stmpe = stmpe_gpio->stmpe;
  192. const char *label = gpiochip_is_requested(gc, offset);
  193. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  194. bool val = !!stmpe_gpio_get(gc, offset);
  195. u8 dir_reg = stmpe->regs[STMPE_IDX_GPDR_LSB] - (offset / 8);
  196. u8 mask = 1 << (offset % 8);
  197. int ret;
  198. u8 dir;
  199. ret = stmpe_reg_read(stmpe, dir_reg);
  200. if (ret < 0)
  201. return;
  202. dir = !!(ret & mask);
  203. if (dir) {
  204. seq_printf(s, " gpio-%-3d (%-20.20s) out %s",
  205. gpio, label ?: "(none)",
  206. val ? "hi" : "lo");
  207. } else {
  208. u8 edge_det_reg = stmpe->regs[STMPE_IDX_GPEDR_MSB] + num_banks - 1 - (offset / 8);
  209. u8 rise_reg = stmpe->regs[STMPE_IDX_GPRER_LSB] - (offset / 8);
  210. u8 fall_reg = stmpe->regs[STMPE_IDX_GPFER_LSB] - (offset / 8);
  211. u8 irqen_reg = stmpe->regs[STMPE_IDX_IEGPIOR_LSB] - (offset / 8);
  212. bool edge_det;
  213. bool rise;
  214. bool fall;
  215. bool irqen;
  216. ret = stmpe_reg_read(stmpe, edge_det_reg);
  217. if (ret < 0)
  218. return;
  219. edge_det = !!(ret & mask);
  220. ret = stmpe_reg_read(stmpe, rise_reg);
  221. if (ret < 0)
  222. return;
  223. rise = !!(ret & mask);
  224. ret = stmpe_reg_read(stmpe, fall_reg);
  225. if (ret < 0)
  226. return;
  227. fall = !!(ret & mask);
  228. ret = stmpe_reg_read(stmpe, irqen_reg);
  229. if (ret < 0)
  230. return;
  231. irqen = !!(ret & mask);
  232. seq_printf(s, " gpio-%-3d (%-20.20s) in %s %s %s%s%s",
  233. gpio, label ?: "(none)",
  234. val ? "hi" : "lo",
  235. edge_det ? "edge-asserted" : "edge-inactive",
  236. irqen ? "IRQ-enabled" : "",
  237. rise ? " rising-edge-detection" : "",
  238. fall ? " falling-edge-detection" : "");
  239. }
  240. }
  241. static void stmpe_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  242. {
  243. unsigned i;
  244. unsigned gpio = gc->base;
  245. for (i = 0; i < gc->ngpio; i++, gpio++) {
  246. stmpe_dbg_show_one(s, gc, i, gpio);
  247. seq_printf(s, "\n");
  248. }
  249. }
  250. static struct irq_chip stmpe_gpio_irq_chip = {
  251. .name = "stmpe-gpio",
  252. .irq_bus_lock = stmpe_gpio_irq_lock,
  253. .irq_bus_sync_unlock = stmpe_gpio_irq_sync_unlock,
  254. .irq_mask = stmpe_gpio_irq_mask,
  255. .irq_unmask = stmpe_gpio_irq_unmask,
  256. .irq_set_type = stmpe_gpio_irq_set_type,
  257. };
  258. static irqreturn_t stmpe_gpio_irq(int irq, void *dev)
  259. {
  260. struct stmpe_gpio *stmpe_gpio = dev;
  261. struct stmpe *stmpe = stmpe_gpio->stmpe;
  262. u8 statmsbreg = stmpe->regs[STMPE_IDX_ISGPIOR_MSB];
  263. int num_banks = DIV_ROUND_UP(stmpe->num_gpios, 8);
  264. u8 status[num_banks];
  265. int ret;
  266. int i;
  267. ret = stmpe_block_read(stmpe, statmsbreg, num_banks, status);
  268. if (ret < 0)
  269. return IRQ_NONE;
  270. for (i = 0; i < num_banks; i++) {
  271. int bank = num_banks - i - 1;
  272. unsigned int enabled = stmpe_gpio->regs[REG_IE][bank];
  273. unsigned int stat = status[i];
  274. stat &= enabled;
  275. if (!stat)
  276. continue;
  277. while (stat) {
  278. int bit = __ffs(stat);
  279. int line = bank * 8 + bit;
  280. int child_irq = irq_find_mapping(stmpe_gpio->chip.irqdomain,
  281. line);
  282. handle_nested_irq(child_irq);
  283. stat &= ~(1 << bit);
  284. }
  285. stmpe_reg_write(stmpe, statmsbreg + i, status[i]);
  286. /* Edge detect register is not present on 801 */
  287. if (stmpe->partnum != STMPE801)
  288. stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_GPEDR_MSB]
  289. + i, status[i]);
  290. }
  291. return IRQ_HANDLED;
  292. }
  293. static int stmpe_gpio_probe(struct platform_device *pdev)
  294. {
  295. struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
  296. struct device_node *np = pdev->dev.of_node;
  297. struct stmpe_gpio *stmpe_gpio;
  298. int ret;
  299. int irq = 0;
  300. irq = platform_get_irq(pdev, 0);
  301. stmpe_gpio = kzalloc(sizeof(struct stmpe_gpio), GFP_KERNEL);
  302. if (!stmpe_gpio)
  303. return -ENOMEM;
  304. mutex_init(&stmpe_gpio->irq_lock);
  305. stmpe_gpio->dev = &pdev->dev;
  306. stmpe_gpio->stmpe = stmpe;
  307. stmpe_gpio->chip = template_chip;
  308. stmpe_gpio->chip.ngpio = stmpe->num_gpios;
  309. stmpe_gpio->chip.parent = &pdev->dev;
  310. stmpe_gpio->chip.of_node = np;
  311. stmpe_gpio->chip.base = -1;
  312. if (IS_ENABLED(CONFIG_DEBUG_FS))
  313. stmpe_gpio->chip.dbg_show = stmpe_dbg_show;
  314. of_property_read_u32(np, "st,norequest-mask",
  315. &stmpe_gpio->norequest_mask);
  316. if (irq < 0)
  317. dev_info(&pdev->dev,
  318. "device configured in no-irq mode: "
  319. "irqs are not available\n");
  320. ret = stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
  321. if (ret)
  322. goto out_free;
  323. ret = gpiochip_add_data(&stmpe_gpio->chip, stmpe_gpio);
  324. if (ret) {
  325. dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
  326. goto out_disable;
  327. }
  328. if (irq > 0) {
  329. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  330. stmpe_gpio_irq, IRQF_ONESHOT,
  331. "stmpe-gpio", stmpe_gpio);
  332. if (ret) {
  333. dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
  334. goto out_disable;
  335. }
  336. ret = gpiochip_irqchip_add(&stmpe_gpio->chip,
  337. &stmpe_gpio_irq_chip,
  338. 0,
  339. handle_simple_irq,
  340. IRQ_TYPE_NONE);
  341. if (ret) {
  342. dev_err(&pdev->dev,
  343. "could not connect irqchip to gpiochip\n");
  344. goto out_disable;
  345. }
  346. gpiochip_set_chained_irqchip(&stmpe_gpio->chip,
  347. &stmpe_gpio_irq_chip,
  348. irq,
  349. NULL);
  350. }
  351. platform_set_drvdata(pdev, stmpe_gpio);
  352. return 0;
  353. out_disable:
  354. stmpe_disable(stmpe, STMPE_BLOCK_GPIO);
  355. gpiochip_remove(&stmpe_gpio->chip);
  356. out_free:
  357. kfree(stmpe_gpio);
  358. return ret;
  359. }
  360. static struct platform_driver stmpe_gpio_driver = {
  361. .driver = {
  362. .suppress_bind_attrs = true,
  363. .name = "stmpe-gpio",
  364. },
  365. .probe = stmpe_gpio_probe,
  366. };
  367. static int __init stmpe_gpio_init(void)
  368. {
  369. return platform_driver_register(&stmpe_gpio_driver);
  370. }
  371. subsys_initcall(stmpe_gpio_init);