amdgpu.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. /*
  66. * Modules parameters.
  67. */
  68. extern int amdgpu_modeset;
  69. extern int amdgpu_vram_limit;
  70. extern int amdgpu_gart_size;
  71. extern int amdgpu_moverate;
  72. extern int amdgpu_benchmarking;
  73. extern int amdgpu_testing;
  74. extern int amdgpu_audio;
  75. extern int amdgpu_disp_priority;
  76. extern int amdgpu_hw_i2c;
  77. extern int amdgpu_pcie_gen2;
  78. extern int amdgpu_msi;
  79. extern int amdgpu_lockup_timeout;
  80. extern int amdgpu_dpm;
  81. extern int amdgpu_fw_load_type;
  82. extern int amdgpu_aspm;
  83. extern int amdgpu_runtime_pm;
  84. extern unsigned amdgpu_ip_block_mask;
  85. extern int amdgpu_bapm;
  86. extern int amdgpu_deep_color;
  87. extern int amdgpu_vm_size;
  88. extern int amdgpu_vm_block_size;
  89. extern int amdgpu_vm_fault_stop;
  90. extern int amdgpu_vm_debug;
  91. extern int amdgpu_sched_jobs;
  92. extern int amdgpu_sched_hw_submission;
  93. extern int amdgpu_no_evict;
  94. extern int amdgpu_direct_gma_size;
  95. extern unsigned amdgpu_pcie_gen_cap;
  96. extern unsigned amdgpu_pcie_lane_cap;
  97. extern unsigned amdgpu_cg_mask;
  98. extern unsigned amdgpu_pg_mask;
  99. extern char *amdgpu_disable_cu;
  100. extern char *amdgpu_virtual_display;
  101. extern unsigned amdgpu_pp_feature_mask;
  102. extern int amdgpu_vram_page_split;
  103. extern int amdgpu_ngg;
  104. extern int amdgpu_prim_buf_per_se;
  105. extern int amdgpu_pos_buf_per_se;
  106. extern int amdgpu_cntl_sb_buf_per_se;
  107. extern int amdgpu_param_buf_per_se;
  108. extern int amdgpu_job_hang_limit;
  109. extern int amdgpu_lbpw;
  110. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  111. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  112. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  113. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  114. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  115. #define AMDGPU_IB_POOL_SIZE 16
  116. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  117. #define AMDGPUFB_CONN_LIMIT 4
  118. #define AMDGPU_BIOS_NUM_SCRATCH 16
  119. /* max number of IP instances */
  120. #define AMDGPU_MAX_SDMA_INSTANCES 2
  121. /* hard reset data */
  122. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  123. /* reset flags */
  124. #define AMDGPU_RESET_GFX (1 << 0)
  125. #define AMDGPU_RESET_COMPUTE (1 << 1)
  126. #define AMDGPU_RESET_DMA (1 << 2)
  127. #define AMDGPU_RESET_CP (1 << 3)
  128. #define AMDGPU_RESET_GRBM (1 << 4)
  129. #define AMDGPU_RESET_DMA1 (1 << 5)
  130. #define AMDGPU_RESET_RLC (1 << 6)
  131. #define AMDGPU_RESET_SEM (1 << 7)
  132. #define AMDGPU_RESET_IH (1 << 8)
  133. #define AMDGPU_RESET_VMC (1 << 9)
  134. #define AMDGPU_RESET_MC (1 << 10)
  135. #define AMDGPU_RESET_DISPLAY (1 << 11)
  136. #define AMDGPU_RESET_UVD (1 << 12)
  137. #define AMDGPU_RESET_VCE (1 << 13)
  138. #define AMDGPU_RESET_VCE1 (1 << 14)
  139. /* GFX current status */
  140. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  141. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  142. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  143. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  144. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  145. /* max cursor sizes (in pixels) */
  146. #define CIK_CURSOR_WIDTH 128
  147. #define CIK_CURSOR_HEIGHT 128
  148. struct amdgpu_device;
  149. struct amdgpu_ib;
  150. struct amdgpu_cs_parser;
  151. struct amdgpu_job;
  152. struct amdgpu_irq_src;
  153. struct amdgpu_fpriv;
  154. enum amdgpu_cp_irq {
  155. AMDGPU_CP_IRQ_GFX_EOP = 0,
  156. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  157. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  158. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  159. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  160. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  161. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  162. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  163. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  164. AMDGPU_CP_IRQ_LAST
  165. };
  166. enum amdgpu_sdma_irq {
  167. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  168. AMDGPU_SDMA_IRQ_TRAP1,
  169. AMDGPU_SDMA_IRQ_LAST
  170. };
  171. enum amdgpu_thermal_irq {
  172. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  173. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  174. AMDGPU_THERMAL_IRQ_LAST
  175. };
  176. enum amdgpu_kiq_irq {
  177. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  178. AMDGPU_CP_KIQ_IRQ_LAST
  179. };
  180. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  181. enum amd_ip_block_type block_type,
  182. enum amd_clockgating_state state);
  183. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  184. enum amd_ip_block_type block_type,
  185. enum amd_powergating_state state);
  186. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  187. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  188. enum amd_ip_block_type block_type);
  189. bool amdgpu_is_idle(struct amdgpu_device *adev,
  190. enum amd_ip_block_type block_type);
  191. #define AMDGPU_MAX_IP_NUM 16
  192. struct amdgpu_ip_block_status {
  193. bool valid;
  194. bool sw;
  195. bool hw;
  196. bool late_initialized;
  197. bool hang;
  198. };
  199. struct amdgpu_ip_block_version {
  200. const enum amd_ip_block_type type;
  201. const u32 major;
  202. const u32 minor;
  203. const u32 rev;
  204. const struct amd_ip_funcs *funcs;
  205. };
  206. struct amdgpu_ip_block {
  207. struct amdgpu_ip_block_status status;
  208. const struct amdgpu_ip_block_version *version;
  209. };
  210. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  211. enum amd_ip_block_type type,
  212. u32 major, u32 minor);
  213. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  214. enum amd_ip_block_type type);
  215. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  216. const struct amdgpu_ip_block_version *ip_block_version);
  217. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  218. struct amdgpu_buffer_funcs {
  219. /* maximum bytes in a single operation */
  220. uint32_t copy_max_bytes;
  221. /* number of dw to reserve per operation */
  222. unsigned copy_num_dw;
  223. /* used for buffer migration */
  224. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  225. /* src addr in bytes */
  226. uint64_t src_offset,
  227. /* dst addr in bytes */
  228. uint64_t dst_offset,
  229. /* number of byte to transfer */
  230. uint32_t byte_count);
  231. /* maximum bytes in a single operation */
  232. uint32_t fill_max_bytes;
  233. /* number of dw to reserve per operation */
  234. unsigned fill_num_dw;
  235. /* used for buffer clearing */
  236. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  237. /* value to write to memory */
  238. uint32_t src_data,
  239. /* dst addr in bytes */
  240. uint64_t dst_offset,
  241. /* number of byte to fill */
  242. uint32_t byte_count);
  243. };
  244. /* provided by hw blocks that can write ptes, e.g., sdma */
  245. struct amdgpu_vm_pte_funcs {
  246. /* copy pte entries from GART */
  247. void (*copy_pte)(struct amdgpu_ib *ib,
  248. uint64_t pe, uint64_t src,
  249. unsigned count);
  250. /* write pte one entry at a time with addr mapping */
  251. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  252. uint64_t value, unsigned count,
  253. uint32_t incr);
  254. /* for linear pte/pde updates without addr mapping */
  255. void (*set_pte_pde)(struct amdgpu_ib *ib,
  256. uint64_t pe,
  257. uint64_t addr, unsigned count,
  258. uint32_t incr, uint64_t flags);
  259. };
  260. /* provided by the gmc block */
  261. struct amdgpu_gart_funcs {
  262. /* flush the vm tlb via mmio */
  263. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  264. uint32_t vmid);
  265. /* write pte/pde updates using the cpu */
  266. int (*set_pte_pde)(struct amdgpu_device *adev,
  267. void *cpu_pt_addr, /* cpu addr of page table */
  268. uint32_t gpu_page_idx, /* pte/pde to update */
  269. uint64_t addr, /* addr to write into pte/pde */
  270. uint64_t flags); /* access flags */
  271. /* enable/disable PRT support */
  272. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  273. /* set pte flags based per asic */
  274. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  275. uint32_t flags);
  276. /* get the pde for a given mc addr */
  277. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  278. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  279. };
  280. /* provided by the ih block */
  281. struct amdgpu_ih_funcs {
  282. /* ring read/write ptr handling, called from interrupt context */
  283. u32 (*get_wptr)(struct amdgpu_device *adev);
  284. void (*decode_iv)(struct amdgpu_device *adev,
  285. struct amdgpu_iv_entry *entry);
  286. void (*set_rptr)(struct amdgpu_device *adev);
  287. };
  288. /*
  289. * BIOS.
  290. */
  291. bool amdgpu_get_bios(struct amdgpu_device *adev);
  292. bool amdgpu_read_bios(struct amdgpu_device *adev);
  293. /*
  294. * Dummy page
  295. */
  296. struct amdgpu_dummy_page {
  297. struct page *page;
  298. dma_addr_t addr;
  299. };
  300. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  301. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  302. /*
  303. * Clocks
  304. */
  305. #define AMDGPU_MAX_PPLL 3
  306. struct amdgpu_clock {
  307. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  308. struct amdgpu_pll spll;
  309. struct amdgpu_pll mpll;
  310. /* 10 Khz units */
  311. uint32_t default_mclk;
  312. uint32_t default_sclk;
  313. uint32_t default_dispclk;
  314. uint32_t current_dispclk;
  315. uint32_t dp_extclk;
  316. uint32_t max_pixel_clock;
  317. };
  318. /*
  319. * BO.
  320. */
  321. struct amdgpu_bo_list_entry {
  322. struct amdgpu_bo *robj;
  323. struct ttm_validate_buffer tv;
  324. struct amdgpu_bo_va *bo_va;
  325. uint32_t priority;
  326. struct page **user_pages;
  327. int user_invalidated;
  328. };
  329. struct amdgpu_bo_va_mapping {
  330. struct list_head list;
  331. struct rb_node rb;
  332. uint64_t start;
  333. uint64_t last;
  334. uint64_t __subtree_last;
  335. uint64_t offset;
  336. uint64_t flags;
  337. };
  338. /* bo virtual addresses in a specific vm */
  339. struct amdgpu_bo_va {
  340. /* protected by bo being reserved */
  341. struct list_head bo_list;
  342. struct dma_fence *last_pt_update;
  343. unsigned ref_count;
  344. /* protected by vm mutex and spinlock */
  345. struct list_head vm_status;
  346. /* mappings for this bo_va */
  347. struct list_head invalids;
  348. struct list_head valids;
  349. /* constant after initialization */
  350. struct amdgpu_vm *vm;
  351. struct amdgpu_bo *bo;
  352. };
  353. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  354. struct amdgpu_bo {
  355. /* Protected by tbo.reserved */
  356. u32 prefered_domains;
  357. u32 allowed_domains;
  358. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  359. struct ttm_placement placement;
  360. struct ttm_buffer_object tbo;
  361. struct ttm_bo_kmap_obj kmap;
  362. u64 flags;
  363. unsigned pin_count;
  364. void *kptr;
  365. u64 tiling_flags;
  366. u64 metadata_flags;
  367. void *metadata;
  368. u32 metadata_size;
  369. unsigned prime_shared_count;
  370. /* list of all virtual address to which this bo
  371. * is associated to
  372. */
  373. struct list_head va;
  374. /* Constant after initialization */
  375. struct drm_gem_object gem_base;
  376. struct amdgpu_bo *parent;
  377. struct amdgpu_bo *shadow;
  378. struct ttm_bo_kmap_obj dma_buf_vmap;
  379. struct amdgpu_mn *mn;
  380. struct list_head mn_list;
  381. struct list_head shadow_list;
  382. };
  383. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  384. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  385. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  386. struct drm_file *file_priv);
  387. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  388. struct drm_file *file_priv);
  389. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  390. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  391. struct drm_gem_object *
  392. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  393. struct dma_buf_attachment *attach,
  394. struct sg_table *sg);
  395. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  396. struct drm_gem_object *gobj,
  397. int flags);
  398. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  399. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  400. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  401. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  402. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  403. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  404. /* sub-allocation manager, it has to be protected by another lock.
  405. * By conception this is an helper for other part of the driver
  406. * like the indirect buffer or semaphore, which both have their
  407. * locking.
  408. *
  409. * Principe is simple, we keep a list of sub allocation in offset
  410. * order (first entry has offset == 0, last entry has the highest
  411. * offset).
  412. *
  413. * When allocating new object we first check if there is room at
  414. * the end total_size - (last_object_offset + last_object_size) >=
  415. * alloc_size. If so we allocate new object there.
  416. *
  417. * When there is not enough room at the end, we start waiting for
  418. * each sub object until we reach object_offset+object_size >=
  419. * alloc_size, this object then become the sub object we return.
  420. *
  421. * Alignment can't be bigger than page size.
  422. *
  423. * Hole are not considered for allocation to keep things simple.
  424. * Assumption is that there won't be hole (all object on same
  425. * alignment).
  426. */
  427. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  428. struct amdgpu_sa_manager {
  429. wait_queue_head_t wq;
  430. struct amdgpu_bo *bo;
  431. struct list_head *hole;
  432. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  433. struct list_head olist;
  434. unsigned size;
  435. uint64_t gpu_addr;
  436. void *cpu_ptr;
  437. uint32_t domain;
  438. uint32_t align;
  439. };
  440. /* sub-allocation buffer */
  441. struct amdgpu_sa_bo {
  442. struct list_head olist;
  443. struct list_head flist;
  444. struct amdgpu_sa_manager *manager;
  445. unsigned soffset;
  446. unsigned eoffset;
  447. struct dma_fence *fence;
  448. };
  449. /*
  450. * GEM objects.
  451. */
  452. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  453. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  454. int alignment, u32 initial_domain,
  455. u64 flags, bool kernel,
  456. struct drm_gem_object **obj);
  457. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  458. struct drm_device *dev,
  459. struct drm_mode_create_dumb *args);
  460. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  461. struct drm_device *dev,
  462. uint32_t handle, uint64_t *offset_p);
  463. int amdgpu_fence_slab_init(void);
  464. void amdgpu_fence_slab_fini(void);
  465. /*
  466. * GART structures, functions & helpers
  467. */
  468. struct amdgpu_mc;
  469. #define AMDGPU_GPU_PAGE_SIZE 4096
  470. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  471. #define AMDGPU_GPU_PAGE_SHIFT 12
  472. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  473. struct amdgpu_gart {
  474. dma_addr_t table_addr;
  475. struct amdgpu_bo *robj;
  476. void *ptr;
  477. unsigned num_gpu_pages;
  478. unsigned num_cpu_pages;
  479. unsigned table_size;
  480. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  481. struct page **pages;
  482. #endif
  483. bool ready;
  484. /* Asic default pte flags */
  485. uint64_t gart_pte_flags;
  486. const struct amdgpu_gart_funcs *gart_funcs;
  487. };
  488. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  489. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  490. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  491. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  492. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  493. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  494. int amdgpu_gart_init(struct amdgpu_device *adev);
  495. void amdgpu_gart_fini(struct amdgpu_device *adev);
  496. int amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  497. int pages);
  498. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  499. int pages, struct page **pagelist,
  500. dma_addr_t *dma_addr, uint64_t flags);
  501. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  502. /*
  503. * VMHUB structures, functions & helpers
  504. */
  505. struct amdgpu_vmhub {
  506. uint32_t ctx0_ptb_addr_lo32;
  507. uint32_t ctx0_ptb_addr_hi32;
  508. uint32_t vm_inv_eng0_req;
  509. uint32_t vm_inv_eng0_ack;
  510. uint32_t vm_context0_cntl;
  511. uint32_t vm_l2_pro_fault_status;
  512. uint32_t vm_l2_pro_fault_cntl;
  513. };
  514. /*
  515. * GPU MC structures, functions & helpers
  516. */
  517. struct amdgpu_mc {
  518. resource_size_t aper_size;
  519. resource_size_t aper_base;
  520. resource_size_t agp_base;
  521. /* for some chips with <= 32MB we need to lie
  522. * about vram size near mc fb location */
  523. u64 mc_vram_size;
  524. u64 visible_vram_size;
  525. u64 gtt_size;
  526. u64 gtt_start;
  527. u64 gtt_end;
  528. u64 vram_start;
  529. u64 vram_end;
  530. unsigned vram_width;
  531. u64 real_vram_size;
  532. int vram_mtrr;
  533. u64 gtt_base_align;
  534. u64 mc_mask;
  535. const struct firmware *fw; /* MC firmware */
  536. uint32_t fw_version;
  537. struct amdgpu_irq_src vm_fault;
  538. uint32_t vram_type;
  539. uint32_t srbm_soft_reset;
  540. struct amdgpu_mode_mc_save save;
  541. bool prt_warning;
  542. uint64_t stolen_size;
  543. /* apertures */
  544. u64 shared_aperture_start;
  545. u64 shared_aperture_end;
  546. u64 private_aperture_start;
  547. u64 private_aperture_end;
  548. /* protects concurrent invalidation */
  549. spinlock_t invalidate_lock;
  550. };
  551. /*
  552. * GPU doorbell structures, functions & helpers
  553. */
  554. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  555. {
  556. AMDGPU_DOORBELL_KIQ = 0x000,
  557. AMDGPU_DOORBELL_HIQ = 0x001,
  558. AMDGPU_DOORBELL_DIQ = 0x002,
  559. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  560. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  561. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  562. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  563. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  564. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  565. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  566. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  567. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  568. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  569. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  570. AMDGPU_DOORBELL_IH = 0x1E8,
  571. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  572. AMDGPU_DOORBELL_INVALID = 0xFFFF
  573. } AMDGPU_DOORBELL_ASSIGNMENT;
  574. struct amdgpu_doorbell {
  575. /* doorbell mmio */
  576. resource_size_t base;
  577. resource_size_t size;
  578. u32 __iomem *ptr;
  579. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  580. };
  581. /*
  582. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  583. */
  584. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  585. {
  586. /*
  587. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  588. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  589. * Compute related doorbells are allocated from 0x00 to 0x8a
  590. */
  591. /* kernel scheduling */
  592. AMDGPU_DOORBELL64_KIQ = 0x00,
  593. /* HSA interface queue and debug queue */
  594. AMDGPU_DOORBELL64_HIQ = 0x01,
  595. AMDGPU_DOORBELL64_DIQ = 0x02,
  596. /* Compute engines */
  597. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  598. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  599. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  600. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  601. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  602. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  603. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  604. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  605. /* User queue doorbell range (128 doorbells) */
  606. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  607. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  608. /* Graphics engine */
  609. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  610. /*
  611. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  612. * Graphics voltage island aperture 1
  613. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  614. */
  615. /* sDMA engines */
  616. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  617. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  618. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  619. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  620. /* Interrupt handler */
  621. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  622. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  623. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  624. /* VCN engine use 32 bits doorbell */
  625. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  626. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  627. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  628. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  629. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  630. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  631. */
  632. AMDGPU_DOORBELL64_RING0_1 = 0xF8,
  633. AMDGPU_DOORBELL64_RING2_3 = 0xF9,
  634. AMDGPU_DOORBELL64_RING4_5 = 0xFA,
  635. AMDGPU_DOORBELL64_RING6_7 = 0xFB,
  636. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
  637. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
  638. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
  639. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
  640. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  641. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  642. } AMDGPU_DOORBELL64_ASSIGNMENT;
  643. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  644. phys_addr_t *aperture_base,
  645. size_t *aperture_size,
  646. size_t *start_offset);
  647. /*
  648. * IRQS.
  649. */
  650. struct amdgpu_flip_work {
  651. struct delayed_work flip_work;
  652. struct work_struct unpin_work;
  653. struct amdgpu_device *adev;
  654. int crtc_id;
  655. u32 target_vblank;
  656. uint64_t base;
  657. struct drm_pending_vblank_event *event;
  658. struct amdgpu_bo *old_abo;
  659. struct dma_fence *excl;
  660. unsigned shared_count;
  661. struct dma_fence **shared;
  662. struct dma_fence_cb cb;
  663. bool async;
  664. };
  665. /*
  666. * CP & rings.
  667. */
  668. struct amdgpu_ib {
  669. struct amdgpu_sa_bo *sa_bo;
  670. uint32_t length_dw;
  671. uint64_t gpu_addr;
  672. uint32_t *ptr;
  673. uint32_t flags;
  674. };
  675. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  676. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  677. struct amdgpu_job **job, struct amdgpu_vm *vm);
  678. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  679. struct amdgpu_job **job);
  680. void amdgpu_job_free_resources(struct amdgpu_job *job);
  681. void amdgpu_job_free(struct amdgpu_job *job);
  682. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  683. struct amd_sched_entity *entity, void *owner,
  684. struct dma_fence **f);
  685. /*
  686. * Queue manager
  687. */
  688. struct amdgpu_queue_mapper {
  689. int hw_ip;
  690. struct mutex lock;
  691. /* protected by lock */
  692. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  693. };
  694. struct amdgpu_queue_mgr {
  695. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  696. };
  697. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  698. struct amdgpu_queue_mgr *mgr);
  699. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  700. struct amdgpu_queue_mgr *mgr);
  701. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  702. struct amdgpu_queue_mgr *mgr,
  703. int hw_ip, int instance, int ring,
  704. struct amdgpu_ring **out_ring);
  705. /*
  706. * context related structures
  707. */
  708. struct amdgpu_ctx_ring {
  709. uint64_t sequence;
  710. struct dma_fence **fences;
  711. struct amd_sched_entity entity;
  712. };
  713. struct amdgpu_ctx {
  714. struct kref refcount;
  715. struct amdgpu_device *adev;
  716. struct amdgpu_queue_mgr queue_mgr;
  717. unsigned reset_counter;
  718. spinlock_t ring_lock;
  719. struct dma_fence **fences;
  720. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  721. bool preamble_presented;
  722. };
  723. struct amdgpu_ctx_mgr {
  724. struct amdgpu_device *adev;
  725. struct mutex lock;
  726. /* protected by lock */
  727. struct idr ctx_handles;
  728. };
  729. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  730. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  731. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  732. struct dma_fence *fence);
  733. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  734. struct amdgpu_ring *ring, uint64_t seq);
  735. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  736. struct drm_file *filp);
  737. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  738. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  739. /*
  740. * file private structure
  741. */
  742. struct amdgpu_fpriv {
  743. struct amdgpu_vm vm;
  744. struct amdgpu_bo_va *prt_va;
  745. struct mutex bo_list_lock;
  746. struct idr bo_list_handles;
  747. struct amdgpu_ctx_mgr ctx_mgr;
  748. u32 vram_lost_counter;
  749. };
  750. /*
  751. * residency list
  752. */
  753. struct amdgpu_bo_list {
  754. struct mutex lock;
  755. struct amdgpu_bo *gds_obj;
  756. struct amdgpu_bo *gws_obj;
  757. struct amdgpu_bo *oa_obj;
  758. unsigned first_userptr;
  759. unsigned num_entries;
  760. struct amdgpu_bo_list_entry *array;
  761. };
  762. struct amdgpu_bo_list *
  763. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  764. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  765. struct list_head *validated);
  766. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  767. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  768. /*
  769. * GFX stuff
  770. */
  771. #include "clearstate_defs.h"
  772. struct amdgpu_rlc_funcs {
  773. void (*enter_safe_mode)(struct amdgpu_device *adev);
  774. void (*exit_safe_mode)(struct amdgpu_device *adev);
  775. };
  776. struct amdgpu_rlc {
  777. /* for power gating */
  778. struct amdgpu_bo *save_restore_obj;
  779. uint64_t save_restore_gpu_addr;
  780. volatile uint32_t *sr_ptr;
  781. const u32 *reg_list;
  782. u32 reg_list_size;
  783. /* for clear state */
  784. struct amdgpu_bo *clear_state_obj;
  785. uint64_t clear_state_gpu_addr;
  786. volatile uint32_t *cs_ptr;
  787. const struct cs_section_def *cs_data;
  788. u32 clear_state_size;
  789. /* for cp tables */
  790. struct amdgpu_bo *cp_table_obj;
  791. uint64_t cp_table_gpu_addr;
  792. volatile uint32_t *cp_table_ptr;
  793. u32 cp_table_size;
  794. /* safe mode for updating CG/PG state */
  795. bool in_safe_mode;
  796. const struct amdgpu_rlc_funcs *funcs;
  797. /* for firmware data */
  798. u32 save_and_restore_offset;
  799. u32 clear_state_descriptor_offset;
  800. u32 avail_scratch_ram_locations;
  801. u32 reg_restore_list_size;
  802. u32 reg_list_format_start;
  803. u32 reg_list_format_separate_start;
  804. u32 starting_offsets_start;
  805. u32 reg_list_format_size_bytes;
  806. u32 reg_list_size_bytes;
  807. u32 *register_list_format;
  808. u32 *register_restore;
  809. };
  810. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  811. struct amdgpu_mec {
  812. struct amdgpu_bo *hpd_eop_obj;
  813. u64 hpd_eop_gpu_addr;
  814. struct amdgpu_bo *mec_fw_obj;
  815. u64 mec_fw_gpu_addr;
  816. u32 num_mec;
  817. u32 num_pipe_per_mec;
  818. u32 num_queue_per_pipe;
  819. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  820. /* These are the resources for which amdgpu takes ownership */
  821. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  822. };
  823. struct amdgpu_kiq {
  824. u64 eop_gpu_addr;
  825. struct amdgpu_bo *eop_obj;
  826. struct mutex ring_mutex;
  827. struct amdgpu_ring ring;
  828. struct amdgpu_irq_src irq;
  829. };
  830. /*
  831. * GPU scratch registers structures, functions & helpers
  832. */
  833. struct amdgpu_scratch {
  834. unsigned num_reg;
  835. uint32_t reg_base;
  836. uint32_t free_mask;
  837. };
  838. /*
  839. * GFX configurations
  840. */
  841. #define AMDGPU_GFX_MAX_SE 4
  842. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  843. struct amdgpu_rb_config {
  844. uint32_t rb_backend_disable;
  845. uint32_t user_rb_backend_disable;
  846. uint32_t raster_config;
  847. uint32_t raster_config_1;
  848. };
  849. struct gb_addr_config {
  850. uint16_t pipe_interleave_size;
  851. uint8_t num_pipes;
  852. uint8_t max_compress_frags;
  853. uint8_t num_banks;
  854. uint8_t num_se;
  855. uint8_t num_rb_per_se;
  856. };
  857. struct amdgpu_gfx_config {
  858. unsigned max_shader_engines;
  859. unsigned max_tile_pipes;
  860. unsigned max_cu_per_sh;
  861. unsigned max_sh_per_se;
  862. unsigned max_backends_per_se;
  863. unsigned max_texture_channel_caches;
  864. unsigned max_gprs;
  865. unsigned max_gs_threads;
  866. unsigned max_hw_contexts;
  867. unsigned sc_prim_fifo_size_frontend;
  868. unsigned sc_prim_fifo_size_backend;
  869. unsigned sc_hiz_tile_fifo_size;
  870. unsigned sc_earlyz_tile_fifo_size;
  871. unsigned num_tile_pipes;
  872. unsigned backend_enable_mask;
  873. unsigned mem_max_burst_length_bytes;
  874. unsigned mem_row_size_in_kb;
  875. unsigned shader_engine_tile_size;
  876. unsigned num_gpus;
  877. unsigned multi_gpu_tile_size;
  878. unsigned mc_arb_ramcfg;
  879. unsigned gb_addr_config;
  880. unsigned num_rbs;
  881. unsigned gs_vgt_table_depth;
  882. unsigned gs_prim_buffer_depth;
  883. uint32_t tile_mode_array[32];
  884. uint32_t macrotile_mode_array[16];
  885. struct gb_addr_config gb_addr_config_fields;
  886. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  887. /* gfx configure feature */
  888. uint32_t double_offchip_lds_buf;
  889. };
  890. struct amdgpu_cu_info {
  891. uint32_t number; /* total active CU number */
  892. uint32_t ao_cu_mask;
  893. uint32_t wave_front_size;
  894. uint32_t bitmap[4][4];
  895. };
  896. struct amdgpu_gfx_funcs {
  897. /* get the gpu clock counter */
  898. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  899. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  900. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  901. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  902. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  903. };
  904. struct amdgpu_ngg_buf {
  905. struct amdgpu_bo *bo;
  906. uint64_t gpu_addr;
  907. uint32_t size;
  908. uint32_t bo_size;
  909. };
  910. enum {
  911. NGG_PRIM = 0,
  912. NGG_POS,
  913. NGG_CNTL,
  914. NGG_PARAM,
  915. NGG_BUF_MAX
  916. };
  917. struct amdgpu_ngg {
  918. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  919. uint32_t gds_reserve_addr;
  920. uint32_t gds_reserve_size;
  921. bool init;
  922. };
  923. struct amdgpu_gfx {
  924. struct mutex gpu_clock_mutex;
  925. struct amdgpu_gfx_config config;
  926. struct amdgpu_rlc rlc;
  927. struct amdgpu_mec mec;
  928. struct amdgpu_kiq kiq;
  929. struct amdgpu_scratch scratch;
  930. const struct firmware *me_fw; /* ME firmware */
  931. uint32_t me_fw_version;
  932. const struct firmware *pfp_fw; /* PFP firmware */
  933. uint32_t pfp_fw_version;
  934. const struct firmware *ce_fw; /* CE firmware */
  935. uint32_t ce_fw_version;
  936. const struct firmware *rlc_fw; /* RLC firmware */
  937. uint32_t rlc_fw_version;
  938. const struct firmware *mec_fw; /* MEC firmware */
  939. uint32_t mec_fw_version;
  940. const struct firmware *mec2_fw; /* MEC2 firmware */
  941. uint32_t mec2_fw_version;
  942. uint32_t me_feature_version;
  943. uint32_t ce_feature_version;
  944. uint32_t pfp_feature_version;
  945. uint32_t rlc_feature_version;
  946. uint32_t mec_feature_version;
  947. uint32_t mec2_feature_version;
  948. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  949. unsigned num_gfx_rings;
  950. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  951. unsigned num_compute_rings;
  952. struct amdgpu_irq_src eop_irq;
  953. struct amdgpu_irq_src priv_reg_irq;
  954. struct amdgpu_irq_src priv_inst_irq;
  955. /* gfx status */
  956. uint32_t gfx_current_status;
  957. /* ce ram size*/
  958. unsigned ce_ram_size;
  959. struct amdgpu_cu_info cu_info;
  960. const struct amdgpu_gfx_funcs *funcs;
  961. /* reset mask */
  962. uint32_t grbm_soft_reset;
  963. uint32_t srbm_soft_reset;
  964. bool in_reset;
  965. /* s3/s4 mask */
  966. bool in_suspend;
  967. /* NGG */
  968. struct amdgpu_ngg ngg;
  969. };
  970. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  971. unsigned size, struct amdgpu_ib *ib);
  972. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  973. struct dma_fence *f);
  974. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  975. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  976. struct dma_fence **f);
  977. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  978. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  979. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  980. /*
  981. * CS.
  982. */
  983. struct amdgpu_cs_chunk {
  984. uint32_t chunk_id;
  985. uint32_t length_dw;
  986. void *kdata;
  987. };
  988. struct amdgpu_cs_parser {
  989. struct amdgpu_device *adev;
  990. struct drm_file *filp;
  991. struct amdgpu_ctx *ctx;
  992. /* chunks */
  993. unsigned nchunks;
  994. struct amdgpu_cs_chunk *chunks;
  995. /* scheduler job object */
  996. struct amdgpu_job *job;
  997. /* buffer objects */
  998. struct ww_acquire_ctx ticket;
  999. struct amdgpu_bo_list *bo_list;
  1000. struct amdgpu_bo_list_entry vm_pd;
  1001. struct list_head validated;
  1002. struct dma_fence *fence;
  1003. uint64_t bytes_moved_threshold;
  1004. uint64_t bytes_moved;
  1005. struct amdgpu_bo_list_entry *evictable;
  1006. /* user fence */
  1007. struct amdgpu_bo_list_entry uf_entry;
  1008. };
  1009. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  1010. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  1011. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  1012. struct amdgpu_job {
  1013. struct amd_sched_job base;
  1014. struct amdgpu_device *adev;
  1015. struct amdgpu_vm *vm;
  1016. struct amdgpu_ring *ring;
  1017. struct amdgpu_sync sync;
  1018. struct amdgpu_sync dep_sync;
  1019. struct amdgpu_sync sched_sync;
  1020. struct amdgpu_ib *ibs;
  1021. struct dma_fence *fence; /* the hw fence */
  1022. uint32_t preamble_status;
  1023. uint32_t num_ibs;
  1024. void *owner;
  1025. uint64_t fence_ctx; /* the fence_context this job uses */
  1026. bool vm_needs_flush;
  1027. unsigned vm_id;
  1028. uint64_t vm_pd_addr;
  1029. uint32_t gds_base, gds_size;
  1030. uint32_t gws_base, gws_size;
  1031. uint32_t oa_base, oa_size;
  1032. /* user fence handling */
  1033. uint64_t uf_addr;
  1034. uint64_t uf_sequence;
  1035. };
  1036. #define to_amdgpu_job(sched_job) \
  1037. container_of((sched_job), struct amdgpu_job, base)
  1038. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1039. uint32_t ib_idx, int idx)
  1040. {
  1041. return p->job->ibs[ib_idx].ptr[idx];
  1042. }
  1043. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1044. uint32_t ib_idx, int idx,
  1045. uint32_t value)
  1046. {
  1047. p->job->ibs[ib_idx].ptr[idx] = value;
  1048. }
  1049. /*
  1050. * Writeback
  1051. */
  1052. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1053. struct amdgpu_wb {
  1054. struct amdgpu_bo *wb_obj;
  1055. volatile uint32_t *wb;
  1056. uint64_t gpu_addr;
  1057. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1058. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1059. };
  1060. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1061. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1062. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  1063. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  1064. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1065. /*
  1066. * SDMA
  1067. */
  1068. struct amdgpu_sdma_instance {
  1069. /* SDMA firmware */
  1070. const struct firmware *fw;
  1071. uint32_t fw_version;
  1072. uint32_t feature_version;
  1073. struct amdgpu_ring ring;
  1074. bool burst_nop;
  1075. };
  1076. struct amdgpu_sdma {
  1077. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1078. #ifdef CONFIG_DRM_AMDGPU_SI
  1079. //SI DMA has a difference trap irq number for the second engine
  1080. struct amdgpu_irq_src trap_irq_1;
  1081. #endif
  1082. struct amdgpu_irq_src trap_irq;
  1083. struct amdgpu_irq_src illegal_inst_irq;
  1084. int num_instances;
  1085. uint32_t srbm_soft_reset;
  1086. };
  1087. /*
  1088. * Firmware
  1089. */
  1090. enum amdgpu_firmware_load_type {
  1091. AMDGPU_FW_LOAD_DIRECT = 0,
  1092. AMDGPU_FW_LOAD_SMU,
  1093. AMDGPU_FW_LOAD_PSP,
  1094. };
  1095. struct amdgpu_firmware {
  1096. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1097. enum amdgpu_firmware_load_type load_type;
  1098. struct amdgpu_bo *fw_buf;
  1099. unsigned int fw_size;
  1100. unsigned int max_ucodes;
  1101. /* firmwares are loaded by psp instead of smu from vega10 */
  1102. const struct amdgpu_psp_funcs *funcs;
  1103. struct amdgpu_bo *rbuf;
  1104. struct mutex mutex;
  1105. };
  1106. /*
  1107. * Benchmarking
  1108. */
  1109. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1110. /*
  1111. * Testing
  1112. */
  1113. void amdgpu_test_moves(struct amdgpu_device *adev);
  1114. /*
  1115. * MMU Notifier
  1116. */
  1117. #if defined(CONFIG_MMU_NOTIFIER)
  1118. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1119. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1120. #else
  1121. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1122. {
  1123. return -ENODEV;
  1124. }
  1125. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1126. #endif
  1127. /*
  1128. * Debugfs
  1129. */
  1130. struct amdgpu_debugfs {
  1131. const struct drm_info_list *files;
  1132. unsigned num_files;
  1133. };
  1134. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1135. const struct drm_info_list *files,
  1136. unsigned nfiles);
  1137. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1138. #if defined(CONFIG_DEBUG_FS)
  1139. int amdgpu_debugfs_init(struct drm_minor *minor);
  1140. #endif
  1141. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1142. /*
  1143. * amdgpu smumgr functions
  1144. */
  1145. struct amdgpu_smumgr_funcs {
  1146. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1147. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1148. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1149. };
  1150. /*
  1151. * amdgpu smumgr
  1152. */
  1153. struct amdgpu_smumgr {
  1154. struct amdgpu_bo *toc_buf;
  1155. struct amdgpu_bo *smu_buf;
  1156. /* asic priv smu data */
  1157. void *priv;
  1158. spinlock_t smu_lock;
  1159. /* smumgr functions */
  1160. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1161. /* ucode loading complete flag */
  1162. uint32_t fw_flags;
  1163. };
  1164. /*
  1165. * ASIC specific register table accessible by UMD
  1166. */
  1167. struct amdgpu_allowed_register_entry {
  1168. uint32_t reg_offset;
  1169. bool grbm_indexed;
  1170. };
  1171. /*
  1172. * ASIC specific functions.
  1173. */
  1174. struct amdgpu_asic_funcs {
  1175. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1176. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1177. u8 *bios, u32 length_bytes);
  1178. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1179. u32 sh_num, u32 reg_offset, u32 *value);
  1180. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1181. int (*reset)(struct amdgpu_device *adev);
  1182. /* get the reference clock */
  1183. u32 (*get_xclk)(struct amdgpu_device *adev);
  1184. /* MM block clocks */
  1185. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1186. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1187. /* static power management */
  1188. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1189. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1190. /* get config memsize register */
  1191. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1192. };
  1193. /*
  1194. * IOCTL.
  1195. */
  1196. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1197. struct drm_file *filp);
  1198. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1199. struct drm_file *filp);
  1200. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1201. struct drm_file *filp);
  1202. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1203. struct drm_file *filp);
  1204. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1205. struct drm_file *filp);
  1206. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1207. struct drm_file *filp);
  1208. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1209. struct drm_file *filp);
  1210. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1211. struct drm_file *filp);
  1212. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1213. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1214. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1215. struct drm_file *filp);
  1216. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1217. struct drm_file *filp);
  1218. /* VRAM scratch page for HDP bug, default vram page */
  1219. struct amdgpu_vram_scratch {
  1220. struct amdgpu_bo *robj;
  1221. volatile uint32_t *ptr;
  1222. u64 gpu_addr;
  1223. };
  1224. /*
  1225. * ACPI
  1226. */
  1227. struct amdgpu_atif_notification_cfg {
  1228. bool enabled;
  1229. int command_code;
  1230. };
  1231. struct amdgpu_atif_notifications {
  1232. bool display_switch;
  1233. bool expansion_mode_change;
  1234. bool thermal_state;
  1235. bool forced_power_state;
  1236. bool system_power_state;
  1237. bool display_conf_change;
  1238. bool px_gfx_switch;
  1239. bool brightness_change;
  1240. bool dgpu_display_event;
  1241. };
  1242. struct amdgpu_atif_functions {
  1243. bool system_params;
  1244. bool sbios_requests;
  1245. bool select_active_disp;
  1246. bool lid_state;
  1247. bool get_tv_standard;
  1248. bool set_tv_standard;
  1249. bool get_panel_expansion_mode;
  1250. bool set_panel_expansion_mode;
  1251. bool temperature_change;
  1252. bool graphics_device_types;
  1253. };
  1254. struct amdgpu_atif {
  1255. struct amdgpu_atif_notifications notifications;
  1256. struct amdgpu_atif_functions functions;
  1257. struct amdgpu_atif_notification_cfg notification_cfg;
  1258. struct amdgpu_encoder *encoder_for_bl;
  1259. };
  1260. struct amdgpu_atcs_functions {
  1261. bool get_ext_state;
  1262. bool pcie_perf_req;
  1263. bool pcie_dev_rdy;
  1264. bool pcie_bus_width;
  1265. };
  1266. struct amdgpu_atcs {
  1267. struct amdgpu_atcs_functions functions;
  1268. };
  1269. /*
  1270. * CGS
  1271. */
  1272. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1273. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1274. /*
  1275. * Core structure, functions and helpers.
  1276. */
  1277. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1278. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1279. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1280. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1281. #define AMDGPU_RESET_MAGIC_NUM 64
  1282. struct amdgpu_device {
  1283. struct device *dev;
  1284. struct drm_device *ddev;
  1285. struct pci_dev *pdev;
  1286. #ifdef CONFIG_DRM_AMD_ACP
  1287. struct amdgpu_acp acp;
  1288. #endif
  1289. /* ASIC */
  1290. enum amd_asic_type asic_type;
  1291. uint32_t family;
  1292. uint32_t rev_id;
  1293. uint32_t external_rev_id;
  1294. unsigned long flags;
  1295. int usec_timeout;
  1296. const struct amdgpu_asic_funcs *asic_funcs;
  1297. bool shutdown;
  1298. bool need_dma32;
  1299. bool accel_working;
  1300. struct work_struct reset_work;
  1301. struct notifier_block acpi_nb;
  1302. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1303. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1304. unsigned debugfs_count;
  1305. #if defined(CONFIG_DEBUG_FS)
  1306. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1307. #endif
  1308. struct amdgpu_atif atif;
  1309. struct amdgpu_atcs atcs;
  1310. struct mutex srbm_mutex;
  1311. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1312. struct mutex grbm_idx_mutex;
  1313. struct dev_pm_domain vga_pm_domain;
  1314. bool have_disp_power_ref;
  1315. /* BIOS */
  1316. bool is_atom_fw;
  1317. uint8_t *bios;
  1318. uint32_t bios_size;
  1319. struct amdgpu_bo *stollen_vga_memory;
  1320. uint32_t bios_scratch_reg_offset;
  1321. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1322. /* Register/doorbell mmio */
  1323. resource_size_t rmmio_base;
  1324. resource_size_t rmmio_size;
  1325. void __iomem *rmmio;
  1326. /* protects concurrent MM_INDEX/DATA based register access */
  1327. spinlock_t mmio_idx_lock;
  1328. /* protects concurrent SMC based register access */
  1329. spinlock_t smc_idx_lock;
  1330. amdgpu_rreg_t smc_rreg;
  1331. amdgpu_wreg_t smc_wreg;
  1332. /* protects concurrent PCIE register access */
  1333. spinlock_t pcie_idx_lock;
  1334. amdgpu_rreg_t pcie_rreg;
  1335. amdgpu_wreg_t pcie_wreg;
  1336. amdgpu_rreg_t pciep_rreg;
  1337. amdgpu_wreg_t pciep_wreg;
  1338. /* protects concurrent UVD register access */
  1339. spinlock_t uvd_ctx_idx_lock;
  1340. amdgpu_rreg_t uvd_ctx_rreg;
  1341. amdgpu_wreg_t uvd_ctx_wreg;
  1342. /* protects concurrent DIDT register access */
  1343. spinlock_t didt_idx_lock;
  1344. amdgpu_rreg_t didt_rreg;
  1345. amdgpu_wreg_t didt_wreg;
  1346. /* protects concurrent gc_cac register access */
  1347. spinlock_t gc_cac_idx_lock;
  1348. amdgpu_rreg_t gc_cac_rreg;
  1349. amdgpu_wreg_t gc_cac_wreg;
  1350. /* protects concurrent ENDPOINT (audio) register access */
  1351. spinlock_t audio_endpt_idx_lock;
  1352. amdgpu_block_rreg_t audio_endpt_rreg;
  1353. amdgpu_block_wreg_t audio_endpt_wreg;
  1354. void __iomem *rio_mem;
  1355. resource_size_t rio_mem_size;
  1356. struct amdgpu_doorbell doorbell;
  1357. /* clock/pll info */
  1358. struct amdgpu_clock clock;
  1359. /* MC */
  1360. struct amdgpu_mc mc;
  1361. struct amdgpu_gart gart;
  1362. struct amdgpu_dummy_page dummy_page;
  1363. struct amdgpu_vm_manager vm_manager;
  1364. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1365. /* memory management */
  1366. struct amdgpu_mman mman;
  1367. struct amdgpu_vram_scratch vram_scratch;
  1368. struct amdgpu_wb wb;
  1369. atomic64_t vram_usage;
  1370. atomic64_t vram_vis_usage;
  1371. atomic64_t gtt_usage;
  1372. atomic64_t num_bytes_moved;
  1373. atomic64_t num_evictions;
  1374. atomic64_t num_vram_cpu_page_faults;
  1375. atomic_t gpu_reset_counter;
  1376. atomic_t vram_lost_counter;
  1377. /* data for buffer migration throttling */
  1378. struct {
  1379. spinlock_t lock;
  1380. s64 last_update_us;
  1381. s64 accum_us; /* accumulated microseconds */
  1382. u32 log2_max_MBps;
  1383. } mm_stats;
  1384. /* display */
  1385. bool enable_virtual_display;
  1386. struct amdgpu_mode_info mode_info;
  1387. struct work_struct hotplug_work;
  1388. struct amdgpu_irq_src crtc_irq;
  1389. struct amdgpu_irq_src pageflip_irq;
  1390. struct amdgpu_irq_src hpd_irq;
  1391. /* rings */
  1392. u64 fence_context;
  1393. unsigned num_rings;
  1394. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1395. bool ib_pool_ready;
  1396. struct amdgpu_sa_manager ring_tmp_bo;
  1397. /* interrupts */
  1398. struct amdgpu_irq irq;
  1399. /* powerplay */
  1400. struct amd_powerplay powerplay;
  1401. bool pp_enabled;
  1402. bool pp_force_state_enabled;
  1403. /* dpm */
  1404. struct amdgpu_pm pm;
  1405. u32 cg_flags;
  1406. u32 pg_flags;
  1407. /* amdgpu smumgr */
  1408. struct amdgpu_smumgr smu;
  1409. /* gfx */
  1410. struct amdgpu_gfx gfx;
  1411. /* sdma */
  1412. struct amdgpu_sdma sdma;
  1413. union {
  1414. struct {
  1415. /* uvd */
  1416. struct amdgpu_uvd uvd;
  1417. /* vce */
  1418. struct amdgpu_vce vce;
  1419. };
  1420. /* vcn */
  1421. struct amdgpu_vcn vcn;
  1422. };
  1423. /* firmwares */
  1424. struct amdgpu_firmware firmware;
  1425. /* PSP */
  1426. struct psp_context psp;
  1427. /* GDS */
  1428. struct amdgpu_gds gds;
  1429. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1430. int num_ip_blocks;
  1431. struct mutex mn_lock;
  1432. DECLARE_HASHTABLE(mn_hash, 7);
  1433. /* tracking pinned memory */
  1434. u64 vram_pin_size;
  1435. u64 invisible_pin_size;
  1436. u64 gart_pin_size;
  1437. /* amdkfd interface */
  1438. struct kfd_dev *kfd;
  1439. /* delayed work_func for deferring clockgating during resume */
  1440. struct delayed_work late_init_work;
  1441. struct amdgpu_virt virt;
  1442. /* link all shadow bo */
  1443. struct list_head shadow_list;
  1444. struct mutex shadow_list_lock;
  1445. /* link all gtt */
  1446. spinlock_t gtt_list_lock;
  1447. struct list_head gtt_list;
  1448. /* keep an lru list of rings by HW IP */
  1449. struct list_head ring_lru_list;
  1450. spinlock_t ring_lru_list_lock;
  1451. /* record hw reset is performed */
  1452. bool has_hw_reset;
  1453. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1454. };
  1455. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1456. {
  1457. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1458. }
  1459. bool amdgpu_device_is_px(struct drm_device *dev);
  1460. int amdgpu_device_init(struct amdgpu_device *adev,
  1461. struct drm_device *ddev,
  1462. struct pci_dev *pdev,
  1463. uint32_t flags);
  1464. void amdgpu_device_fini(struct amdgpu_device *adev);
  1465. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1466. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1467. uint32_t acc_flags);
  1468. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1469. uint32_t acc_flags);
  1470. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1471. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1472. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1473. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1474. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1475. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1476. /*
  1477. * Registers read & write functions.
  1478. */
  1479. #define AMDGPU_REGS_IDX (1<<0)
  1480. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1481. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1482. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1483. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1484. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1485. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1486. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1487. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1488. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1489. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1490. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1491. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1492. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1493. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1494. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1495. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1496. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1497. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1498. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1499. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1500. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1501. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1502. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1503. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1504. #define WREG32_P(reg, val, mask) \
  1505. do { \
  1506. uint32_t tmp_ = RREG32(reg); \
  1507. tmp_ &= (mask); \
  1508. tmp_ |= ((val) & ~(mask)); \
  1509. WREG32(reg, tmp_); \
  1510. } while (0)
  1511. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1512. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1513. #define WREG32_PLL_P(reg, val, mask) \
  1514. do { \
  1515. uint32_t tmp_ = RREG32_PLL(reg); \
  1516. tmp_ &= (mask); \
  1517. tmp_ |= ((val) & ~(mask)); \
  1518. WREG32_PLL(reg, tmp_); \
  1519. } while (0)
  1520. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1521. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1522. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1523. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1524. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1525. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1526. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1527. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1528. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1529. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1530. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1531. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1532. #define REG_GET_FIELD(value, reg, field) \
  1533. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1534. #define WREG32_FIELD(reg, field, val) \
  1535. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1536. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1537. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1538. /*
  1539. * BIOS helpers.
  1540. */
  1541. #define RBIOS8(i) (adev->bios[i])
  1542. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1543. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1544. /*
  1545. * RING helpers.
  1546. */
  1547. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1548. {
  1549. if (ring->count_dw <= 0)
  1550. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1551. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  1552. ring->wptr &= ring->ptr_mask;
  1553. ring->count_dw--;
  1554. }
  1555. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1556. {
  1557. unsigned occupied, chunk1, chunk2;
  1558. void *dst;
  1559. if (unlikely(ring->count_dw < count_dw)) {
  1560. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1561. return;
  1562. }
  1563. occupied = ring->wptr & ring->buf_mask;
  1564. dst = (void *)&ring->ring[occupied];
  1565. chunk1 = ring->buf_mask + 1 - occupied;
  1566. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1567. chunk2 = count_dw - chunk1;
  1568. chunk1 <<= 2;
  1569. chunk2 <<= 2;
  1570. if (chunk1)
  1571. memcpy(dst, src, chunk1);
  1572. if (chunk2) {
  1573. src += chunk1;
  1574. dst = (void *)ring->ring;
  1575. memcpy(dst, src, chunk2);
  1576. }
  1577. ring->wptr += count_dw;
  1578. ring->wptr &= ring->ptr_mask;
  1579. ring->count_dw -= count_dw;
  1580. }
  1581. static inline struct amdgpu_sdma_instance *
  1582. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1583. {
  1584. struct amdgpu_device *adev = ring->adev;
  1585. int i;
  1586. for (i = 0; i < adev->sdma.num_instances; i++)
  1587. if (&adev->sdma.instance[i].ring == ring)
  1588. break;
  1589. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1590. return &adev->sdma.instance[i];
  1591. else
  1592. return NULL;
  1593. }
  1594. /*
  1595. * ASICs macro.
  1596. */
  1597. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1598. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1599. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1600. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1601. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1602. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1603. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1604. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1605. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1606. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1607. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1608. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1609. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1610. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1611. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1612. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1613. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1614. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1615. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1616. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1617. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1618. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1619. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1620. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1621. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1622. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1623. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1624. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1625. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1626. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1627. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1628. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1629. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1630. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1631. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1632. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1633. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1634. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1635. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1636. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1637. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1638. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1639. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1640. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1641. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1642. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1643. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1644. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1645. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1646. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1647. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1648. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1649. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1650. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1651. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1652. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1653. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1654. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1655. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1656. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1657. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1658. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1659. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1660. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1661. /* Common functions */
  1662. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1663. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1664. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1665. bool amdgpu_need_post(struct amdgpu_device *adev);
  1666. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1667. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1668. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1669. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1670. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1671. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1672. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1673. uint32_t flags);
  1674. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1675. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1676. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1677. unsigned long end);
  1678. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1679. int *last_invalidated);
  1680. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1681. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1682. struct ttm_mem_reg *mem);
  1683. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1684. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1685. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1686. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1687. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1688. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1689. const u32 *registers,
  1690. const u32 array_size);
  1691. bool amdgpu_device_is_px(struct drm_device *dev);
  1692. /* atpx handler */
  1693. #if defined(CONFIG_VGA_SWITCHEROO)
  1694. void amdgpu_register_atpx_handler(void);
  1695. void amdgpu_unregister_atpx_handler(void);
  1696. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1697. bool amdgpu_is_atpx_hybrid(void);
  1698. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1699. bool amdgpu_has_atpx(void);
  1700. #else
  1701. static inline void amdgpu_register_atpx_handler(void) {}
  1702. static inline void amdgpu_unregister_atpx_handler(void) {}
  1703. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1704. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1705. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1706. static inline bool amdgpu_has_atpx(void) { return false; }
  1707. #endif
  1708. /*
  1709. * KMS
  1710. */
  1711. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1712. extern const int amdgpu_max_kms_ioctl;
  1713. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1714. struct amdgpu_fpriv *fpriv);
  1715. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1716. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1717. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1718. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1719. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1720. struct drm_file *file_priv);
  1721. int amdgpu_suspend(struct amdgpu_device *adev);
  1722. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1723. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1724. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1725. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1726. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1727. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1728. unsigned long arg);
  1729. /*
  1730. * functions used by amdgpu_encoder.c
  1731. */
  1732. struct amdgpu_afmt_acr {
  1733. u32 clock;
  1734. int n_32khz;
  1735. int cts_32khz;
  1736. int n_44_1khz;
  1737. int cts_44_1khz;
  1738. int n_48khz;
  1739. int cts_48khz;
  1740. };
  1741. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1742. /* amdgpu_acpi.c */
  1743. #if defined(CONFIG_ACPI)
  1744. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1745. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1746. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1747. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1748. u8 perf_req, bool advertise);
  1749. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1750. #else
  1751. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1752. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1753. #endif
  1754. struct amdgpu_bo_va_mapping *
  1755. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1756. uint64_t addr, struct amdgpu_bo **bo);
  1757. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1758. #include "amdgpu_object.h"
  1759. #endif