sdma_v3_0.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_3_0_d.h"
  32. #include "oss/oss_3_0_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "tonga_sdma_pkt_open.h"
  41. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
  47. MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
  48. MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
  49. MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
  50. MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
  51. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  52. {
  53. SDMA0_REGISTER_OFFSET,
  54. SDMA1_REGISTER_OFFSET
  55. };
  56. static const u32 golden_settings_tonga_a11[] =
  57. {
  58. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  59. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  60. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  61. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  62. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  63. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  64. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  65. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  66. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  67. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  68. };
  69. static const u32 tonga_mgcg_cgcg_init[] =
  70. {
  71. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  72. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  73. };
  74. static const u32 golden_settings_fiji_a10[] =
  75. {
  76. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  77. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  78. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  79. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  80. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  81. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  82. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  83. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  84. };
  85. static const u32 fiji_mgcg_cgcg_init[] =
  86. {
  87. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  88. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  89. };
  90. static const u32 cz_golden_settings_a11[] =
  91. {
  92. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  93. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  94. mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
  95. mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
  96. mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  97. mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  98. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  99. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  100. mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
  101. mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
  102. mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  103. mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  104. };
  105. static const u32 cz_mgcg_cgcg_init[] =
  106. {
  107. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  108. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  109. };
  110. /*
  111. * sDMA - System DMA
  112. * Starting with CIK, the GPU has new asynchronous
  113. * DMA engines. These engines are used for compute
  114. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  115. * and each one supports 1 ring buffer used for gfx
  116. * and 2 queues used for compute.
  117. *
  118. * The programming model is very similar to the CP
  119. * (ring buffer, IBs, etc.), but sDMA has it's own
  120. * packet format that is different from the PM4 format
  121. * used by the CP. sDMA supports copying data, writing
  122. * embedded data, solid fills, and a number of other
  123. * things. It also has support for tiling/detiling of
  124. * buffers.
  125. */
  126. static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
  127. {
  128. switch (adev->asic_type) {
  129. case CHIP_FIJI:
  130. amdgpu_program_register_sequence(adev,
  131. fiji_mgcg_cgcg_init,
  132. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  133. amdgpu_program_register_sequence(adev,
  134. golden_settings_fiji_a10,
  135. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  136. break;
  137. case CHIP_TONGA:
  138. amdgpu_program_register_sequence(adev,
  139. tonga_mgcg_cgcg_init,
  140. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  141. amdgpu_program_register_sequence(adev,
  142. golden_settings_tonga_a11,
  143. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  144. break;
  145. case CHIP_CARRIZO:
  146. amdgpu_program_register_sequence(adev,
  147. cz_mgcg_cgcg_init,
  148. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  149. amdgpu_program_register_sequence(adev,
  150. cz_golden_settings_a11,
  151. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  152. break;
  153. default:
  154. break;
  155. }
  156. }
  157. /**
  158. * sdma_v3_0_init_microcode - load ucode images from disk
  159. *
  160. * @adev: amdgpu_device pointer
  161. *
  162. * Use the firmware interface to load the ucode images into
  163. * the driver (not loaded into hw).
  164. * Returns 0 on success, error on failure.
  165. */
  166. static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
  167. {
  168. const char *chip_name;
  169. char fw_name[30];
  170. int err, i;
  171. struct amdgpu_firmware_info *info = NULL;
  172. const struct common_firmware_header *header = NULL;
  173. const struct sdma_firmware_header_v1_0 *hdr;
  174. DRM_DEBUG("\n");
  175. switch (adev->asic_type) {
  176. case CHIP_TONGA:
  177. chip_name = "tonga";
  178. break;
  179. case CHIP_FIJI:
  180. chip_name = "fiji";
  181. break;
  182. case CHIP_CARRIZO:
  183. chip_name = "carrizo";
  184. break;
  185. default: BUG();
  186. }
  187. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  188. if (i == 0)
  189. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  190. else
  191. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  192. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  193. if (err)
  194. goto out;
  195. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  196. if (err)
  197. goto out;
  198. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  199. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  200. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  201. if (adev->firmware.smu_load) {
  202. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  203. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  204. info->fw = adev->sdma[i].fw;
  205. header = (const struct common_firmware_header *)info->fw->data;
  206. adev->firmware.fw_size +=
  207. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  208. }
  209. }
  210. out:
  211. if (err) {
  212. printk(KERN_ERR
  213. "sdma_v3_0: Failed to load firmware \"%s\"\n",
  214. fw_name);
  215. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  216. release_firmware(adev->sdma[i].fw);
  217. adev->sdma[i].fw = NULL;
  218. }
  219. }
  220. return err;
  221. }
  222. /**
  223. * sdma_v3_0_ring_get_rptr - get the current read pointer
  224. *
  225. * @ring: amdgpu ring pointer
  226. *
  227. * Get the current rptr from the hardware (VI+).
  228. */
  229. static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
  230. {
  231. u32 rptr;
  232. /* XXX check if swapping is necessary on BE */
  233. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  234. return rptr;
  235. }
  236. /**
  237. * sdma_v3_0_ring_get_wptr - get the current write pointer
  238. *
  239. * @ring: amdgpu ring pointer
  240. *
  241. * Get the current wptr from the hardware (VI+).
  242. */
  243. static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
  244. {
  245. struct amdgpu_device *adev = ring->adev;
  246. u32 wptr;
  247. if (ring->use_doorbell) {
  248. /* XXX check if swapping is necessary on BE */
  249. wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
  250. } else {
  251. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  252. wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  253. }
  254. return wptr;
  255. }
  256. /**
  257. * sdma_v3_0_ring_set_wptr - commit the write pointer
  258. *
  259. * @ring: amdgpu ring pointer
  260. *
  261. * Write the wptr back to the hardware (VI+).
  262. */
  263. static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
  264. {
  265. struct amdgpu_device *adev = ring->adev;
  266. if (ring->use_doorbell) {
  267. /* XXX check if swapping is necessary on BE */
  268. adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
  269. WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
  270. } else {
  271. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  272. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  273. }
  274. }
  275. /**
  276. * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
  277. *
  278. * @ring: amdgpu ring pointer
  279. * @ib: IB object to schedule
  280. *
  281. * Schedule an IB in the DMA ring (VI).
  282. */
  283. static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
  284. struct amdgpu_ib *ib)
  285. {
  286. u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  287. u32 next_rptr = ring->wptr + 5;
  288. while ((next_rptr & 7) != 2)
  289. next_rptr++;
  290. next_rptr += 6;
  291. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  292. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  293. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  294. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  295. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  296. amdgpu_ring_write(ring, next_rptr);
  297. /* IB packet must end on a 8 DW boundary */
  298. while ((ring->wptr & 7) != 2)
  299. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP));
  300. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  301. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  302. /* base must be 32 byte aligned */
  303. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  304. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  305. amdgpu_ring_write(ring, ib->length_dw);
  306. amdgpu_ring_write(ring, 0);
  307. amdgpu_ring_write(ring, 0);
  308. }
  309. /**
  310. * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  311. *
  312. * @ring: amdgpu ring pointer
  313. *
  314. * Emit an hdp flush packet on the requested DMA ring.
  315. */
  316. static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  317. {
  318. u32 ref_and_mask = 0;
  319. if (ring == &ring->adev->sdma[0].ring)
  320. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  321. else
  322. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  323. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  324. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  325. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  326. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  327. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  328. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  329. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  330. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  331. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  332. }
  333. /**
  334. * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
  335. *
  336. * @ring: amdgpu ring pointer
  337. * @fence: amdgpu fence object
  338. *
  339. * Add a DMA fence packet to the ring to write
  340. * the fence seq number and DMA trap packet to generate
  341. * an interrupt if needed (VI).
  342. */
  343. static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  344. unsigned flags)
  345. {
  346. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  347. /* write the fence */
  348. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  349. amdgpu_ring_write(ring, lower_32_bits(addr));
  350. amdgpu_ring_write(ring, upper_32_bits(addr));
  351. amdgpu_ring_write(ring, lower_32_bits(seq));
  352. /* optionally write high bits as well */
  353. if (write64bit) {
  354. addr += 4;
  355. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  356. amdgpu_ring_write(ring, lower_32_bits(addr));
  357. amdgpu_ring_write(ring, upper_32_bits(addr));
  358. amdgpu_ring_write(ring, upper_32_bits(seq));
  359. }
  360. /* generate an interrupt */
  361. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  362. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  363. }
  364. /**
  365. * sdma_v3_0_ring_emit_semaphore - emit a semaphore on the dma ring
  366. *
  367. * @ring: amdgpu_ring structure holding ring information
  368. * @semaphore: amdgpu semaphore object
  369. * @emit_wait: wait or signal semaphore
  370. *
  371. * Add a DMA semaphore packet to the ring wait on or signal
  372. * other rings (VI).
  373. */
  374. static bool sdma_v3_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  375. struct amdgpu_semaphore *semaphore,
  376. bool emit_wait)
  377. {
  378. u64 addr = semaphore->gpu_addr;
  379. u32 sig = emit_wait ? 0 : 1;
  380. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
  381. SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
  382. amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
  383. amdgpu_ring_write(ring, upper_32_bits(addr));
  384. return true;
  385. }
  386. /**
  387. * sdma_v3_0_gfx_stop - stop the gfx async dma engines
  388. *
  389. * @adev: amdgpu_device pointer
  390. *
  391. * Stop the gfx async dma ring buffers (VI).
  392. */
  393. static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
  394. {
  395. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  396. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  397. u32 rb_cntl, ib_cntl;
  398. int i;
  399. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  400. (adev->mman.buffer_funcs_ring == sdma1))
  401. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  402. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  403. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  404. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  405. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  406. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  407. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  408. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  409. }
  410. sdma0->ready = false;
  411. sdma1->ready = false;
  412. }
  413. /**
  414. * sdma_v3_0_rlc_stop - stop the compute async dma engines
  415. *
  416. * @adev: amdgpu_device pointer
  417. *
  418. * Stop the compute async dma queues (VI).
  419. */
  420. static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
  421. {
  422. /* XXX todo */
  423. }
  424. /**
  425. * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @enable: enable/disable the DMA MEs context switch.
  429. *
  430. * Halt or unhalt the async dma engines context switch (VI).
  431. */
  432. static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  433. {
  434. u32 f32_cntl;
  435. int i;
  436. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  437. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  438. if (enable)
  439. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  440. AUTO_CTXSW_ENABLE, 1);
  441. else
  442. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  443. AUTO_CTXSW_ENABLE, 0);
  444. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  445. }
  446. }
  447. /**
  448. * sdma_v3_0_enable - stop the async dma engines
  449. *
  450. * @adev: amdgpu_device pointer
  451. * @enable: enable/disable the DMA MEs.
  452. *
  453. * Halt or unhalt the async dma engines (VI).
  454. */
  455. static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
  456. {
  457. u32 f32_cntl;
  458. int i;
  459. if (enable == false) {
  460. sdma_v3_0_gfx_stop(adev);
  461. sdma_v3_0_rlc_stop(adev);
  462. }
  463. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  464. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  465. if (enable)
  466. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  467. else
  468. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  469. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  470. }
  471. }
  472. /**
  473. * sdma_v3_0_gfx_resume - setup and start the async dma engines
  474. *
  475. * @adev: amdgpu_device pointer
  476. *
  477. * Set up the gfx DMA ring buffers and enable them (VI).
  478. * Returns 0 for success, error for failure.
  479. */
  480. static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
  481. {
  482. struct amdgpu_ring *ring;
  483. u32 rb_cntl, ib_cntl;
  484. u32 rb_bufsz;
  485. u32 wb_offset;
  486. u32 doorbell;
  487. int i, j, r;
  488. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  489. ring = &adev->sdma[i].ring;
  490. wb_offset = (ring->rptr_offs * 4);
  491. mutex_lock(&adev->srbm_mutex);
  492. for (j = 0; j < 16; j++) {
  493. vi_srbm_select(adev, 0, 0, 0, j);
  494. /* SDMA GFX */
  495. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  496. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  497. }
  498. vi_srbm_select(adev, 0, 0, 0, 0);
  499. mutex_unlock(&adev->srbm_mutex);
  500. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  501. /* Set ring buffer size in dwords */
  502. rb_bufsz = order_base_2(ring->ring_size / 4);
  503. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  504. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  505. #ifdef __BIG_ENDIAN
  506. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  507. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  508. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  509. #endif
  510. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  511. /* Initialize the ring buffer's read and write pointers */
  512. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  513. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  514. /* set the wb address whether it's enabled or not */
  515. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  516. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  517. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  518. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  519. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  520. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  521. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  522. ring->wptr = 0;
  523. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  524. doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
  525. if (ring->use_doorbell) {
  526. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
  527. OFFSET, ring->doorbell_index);
  528. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  529. } else {
  530. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  531. }
  532. WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
  533. /* enable DMA RB */
  534. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  535. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  536. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  537. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  538. #ifdef __BIG_ENDIAN
  539. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  540. #endif
  541. /* enable DMA IBs */
  542. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  543. ring->ready = true;
  544. r = amdgpu_ring_test_ring(ring);
  545. if (r) {
  546. ring->ready = false;
  547. return r;
  548. }
  549. if (adev->mman.buffer_funcs_ring == ring)
  550. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  551. }
  552. return 0;
  553. }
  554. /**
  555. * sdma_v3_0_rlc_resume - setup and start the async dma engines
  556. *
  557. * @adev: amdgpu_device pointer
  558. *
  559. * Set up the compute DMA queues and enable them (VI).
  560. * Returns 0 for success, error for failure.
  561. */
  562. static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
  563. {
  564. /* XXX todo */
  565. return 0;
  566. }
  567. /**
  568. * sdma_v3_0_load_microcode - load the sDMA ME ucode
  569. *
  570. * @adev: amdgpu_device pointer
  571. *
  572. * Loads the sDMA0/1 ucode.
  573. * Returns 0 for success, -EINVAL if the ucode is not available.
  574. */
  575. static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
  576. {
  577. const struct sdma_firmware_header_v1_0 *hdr;
  578. const __le32 *fw_data;
  579. u32 fw_size;
  580. int i, j;
  581. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  582. return -EINVAL;
  583. /* halt the MEs */
  584. sdma_v3_0_enable(adev, false);
  585. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  586. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  587. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  588. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  589. fw_data = (const __le32 *)
  590. (adev->sdma[i].fw->data +
  591. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  592. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  593. for (j = 0; j < fw_size; j++)
  594. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  595. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  596. }
  597. return 0;
  598. }
  599. /**
  600. * sdma_v3_0_start - setup and start the async dma engines
  601. *
  602. * @adev: amdgpu_device pointer
  603. *
  604. * Set up the DMA engines and enable them (VI).
  605. * Returns 0 for success, error for failure.
  606. */
  607. static int sdma_v3_0_start(struct amdgpu_device *adev)
  608. {
  609. int r;
  610. if (!adev->firmware.smu_load) {
  611. r = sdma_v3_0_load_microcode(adev);
  612. if (r)
  613. return r;
  614. } else {
  615. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  616. AMDGPU_UCODE_ID_SDMA0);
  617. if (r)
  618. return -EINVAL;
  619. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  620. AMDGPU_UCODE_ID_SDMA1);
  621. if (r)
  622. return -EINVAL;
  623. }
  624. /* unhalt the MEs */
  625. sdma_v3_0_enable(adev, true);
  626. /* enable sdma ring preemption */
  627. sdma_v3_0_ctx_switch_enable(adev, true);
  628. /* start the gfx rings and rlc compute queues */
  629. r = sdma_v3_0_gfx_resume(adev);
  630. if (r)
  631. return r;
  632. r = sdma_v3_0_rlc_resume(adev);
  633. if (r)
  634. return r;
  635. return 0;
  636. }
  637. /**
  638. * sdma_v3_0_ring_test_ring - simple async dma engine test
  639. *
  640. * @ring: amdgpu_ring structure holding ring information
  641. *
  642. * Test the DMA engine by writing using it to write an
  643. * value to memory. (VI).
  644. * Returns 0 for success, error for failure.
  645. */
  646. static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
  647. {
  648. struct amdgpu_device *adev = ring->adev;
  649. unsigned i;
  650. unsigned index;
  651. int r;
  652. u32 tmp;
  653. u64 gpu_addr;
  654. r = amdgpu_wb_get(adev, &index);
  655. if (r) {
  656. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  657. return r;
  658. }
  659. gpu_addr = adev->wb.gpu_addr + (index * 4);
  660. tmp = 0xCAFEDEAD;
  661. adev->wb.wb[index] = cpu_to_le32(tmp);
  662. r = amdgpu_ring_lock(ring, 5);
  663. if (r) {
  664. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  665. amdgpu_wb_free(adev, index);
  666. return r;
  667. }
  668. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  669. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  670. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  671. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  672. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  673. amdgpu_ring_write(ring, 0xDEADBEEF);
  674. amdgpu_ring_unlock_commit(ring);
  675. for (i = 0; i < adev->usec_timeout; i++) {
  676. tmp = le32_to_cpu(adev->wb.wb[index]);
  677. if (tmp == 0xDEADBEEF)
  678. break;
  679. DRM_UDELAY(1);
  680. }
  681. if (i < adev->usec_timeout) {
  682. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  683. } else {
  684. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  685. ring->idx, tmp);
  686. r = -EINVAL;
  687. }
  688. amdgpu_wb_free(adev, index);
  689. return r;
  690. }
  691. /**
  692. * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
  693. *
  694. * @ring: amdgpu_ring structure holding ring information
  695. *
  696. * Test a simple IB in the DMA ring (VI).
  697. * Returns 0 on success, error on failure.
  698. */
  699. static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
  700. {
  701. struct amdgpu_device *adev = ring->adev;
  702. struct amdgpu_ib ib;
  703. unsigned i;
  704. unsigned index;
  705. int r;
  706. u32 tmp = 0;
  707. u64 gpu_addr;
  708. r = amdgpu_wb_get(adev, &index);
  709. if (r) {
  710. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  711. return r;
  712. }
  713. gpu_addr = adev->wb.gpu_addr + (index * 4);
  714. tmp = 0xCAFEDEAD;
  715. adev->wb.wb[index] = cpu_to_le32(tmp);
  716. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  717. if (r) {
  718. amdgpu_wb_free(adev, index);
  719. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  720. return r;
  721. }
  722. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  723. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  724. ib.ptr[1] = lower_32_bits(gpu_addr);
  725. ib.ptr[2] = upper_32_bits(gpu_addr);
  726. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  727. ib.ptr[4] = 0xDEADBEEF;
  728. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  729. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  730. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  731. ib.length_dw = 8;
  732. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  733. if (r) {
  734. amdgpu_ib_free(adev, &ib);
  735. amdgpu_wb_free(adev, index);
  736. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  737. return r;
  738. }
  739. r = amdgpu_fence_wait(ib.fence, false);
  740. if (r) {
  741. amdgpu_ib_free(adev, &ib);
  742. amdgpu_wb_free(adev, index);
  743. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  744. return r;
  745. }
  746. for (i = 0; i < adev->usec_timeout; i++) {
  747. tmp = le32_to_cpu(adev->wb.wb[index]);
  748. if (tmp == 0xDEADBEEF)
  749. break;
  750. DRM_UDELAY(1);
  751. }
  752. if (i < adev->usec_timeout) {
  753. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  754. ib.fence->ring->idx, i);
  755. } else {
  756. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  757. r = -EINVAL;
  758. }
  759. amdgpu_ib_free(adev, &ib);
  760. amdgpu_wb_free(adev, index);
  761. return r;
  762. }
  763. /**
  764. * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
  765. *
  766. * @ib: indirect buffer to fill with commands
  767. * @pe: addr of the page entry
  768. * @src: src addr to copy from
  769. * @count: number of page entries to update
  770. *
  771. * Update PTEs by copying them from the GART using sDMA (CIK).
  772. */
  773. static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
  774. uint64_t pe, uint64_t src,
  775. unsigned count)
  776. {
  777. while (count) {
  778. unsigned bytes = count * 8;
  779. if (bytes > 0x1FFFF8)
  780. bytes = 0x1FFFF8;
  781. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  782. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  783. ib->ptr[ib->length_dw++] = bytes;
  784. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  785. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  786. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  787. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  788. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  789. pe += bytes;
  790. src += bytes;
  791. count -= bytes / 8;
  792. }
  793. }
  794. /**
  795. * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
  796. *
  797. * @ib: indirect buffer to fill with commands
  798. * @pe: addr of the page entry
  799. * @addr: dst addr to write into pe
  800. * @count: number of page entries to update
  801. * @incr: increase next addr by incr bytes
  802. * @flags: access flags
  803. *
  804. * Update PTEs by writing them manually using sDMA (CIK).
  805. */
  806. static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
  807. uint64_t pe,
  808. uint64_t addr, unsigned count,
  809. uint32_t incr, uint32_t flags)
  810. {
  811. uint64_t value;
  812. unsigned ndw;
  813. while (count) {
  814. ndw = count * 2;
  815. if (ndw > 0xFFFFE)
  816. ndw = 0xFFFFE;
  817. /* for non-physically contiguous pages (system) */
  818. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  819. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  820. ib->ptr[ib->length_dw++] = pe;
  821. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  822. ib->ptr[ib->length_dw++] = ndw;
  823. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  824. if (flags & AMDGPU_PTE_SYSTEM) {
  825. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  826. value &= 0xFFFFFFFFFFFFF000ULL;
  827. } else if (flags & AMDGPU_PTE_VALID) {
  828. value = addr;
  829. } else {
  830. value = 0;
  831. }
  832. addr += incr;
  833. value |= flags;
  834. ib->ptr[ib->length_dw++] = value;
  835. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  836. }
  837. }
  838. }
  839. /**
  840. * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
  841. *
  842. * @ib: indirect buffer to fill with commands
  843. * @pe: addr of the page entry
  844. * @addr: dst addr to write into pe
  845. * @count: number of page entries to update
  846. * @incr: increase next addr by incr bytes
  847. * @flags: access flags
  848. *
  849. * Update the page tables using sDMA (CIK).
  850. */
  851. static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
  852. uint64_t pe,
  853. uint64_t addr, unsigned count,
  854. uint32_t incr, uint32_t flags)
  855. {
  856. uint64_t value;
  857. unsigned ndw;
  858. while (count) {
  859. ndw = count;
  860. if (ndw > 0x7FFFF)
  861. ndw = 0x7FFFF;
  862. if (flags & AMDGPU_PTE_VALID)
  863. value = addr;
  864. else
  865. value = 0;
  866. /* for physically contiguous pages (vram) */
  867. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  868. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  869. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  870. ib->ptr[ib->length_dw++] = flags; /* mask */
  871. ib->ptr[ib->length_dw++] = 0;
  872. ib->ptr[ib->length_dw++] = value; /* value */
  873. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  874. ib->ptr[ib->length_dw++] = incr; /* increment size */
  875. ib->ptr[ib->length_dw++] = 0;
  876. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  877. pe += ndw * 8;
  878. addr += ndw * incr;
  879. count -= ndw;
  880. }
  881. }
  882. /**
  883. * sdma_v3_0_vm_pad_ib - pad the IB to the required number of dw
  884. *
  885. * @ib: indirect buffer to fill with padding
  886. *
  887. */
  888. static void sdma_v3_0_vm_pad_ib(struct amdgpu_ib *ib)
  889. {
  890. while (ib->length_dw & 0x7)
  891. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  892. }
  893. /**
  894. * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
  895. *
  896. * @ring: amdgpu_ring pointer
  897. * @vm: amdgpu_vm pointer
  898. *
  899. * Update the page table base and flush the VM TLB
  900. * using sDMA (VI).
  901. */
  902. static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  903. unsigned vm_id, uint64_t pd_addr)
  904. {
  905. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  906. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  907. if (vm_id < 8) {
  908. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  909. } else {
  910. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  911. }
  912. amdgpu_ring_write(ring, pd_addr >> 12);
  913. /* flush TLB */
  914. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  915. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  916. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  917. amdgpu_ring_write(ring, 1 << vm_id);
  918. /* wait for flush */
  919. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  920. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  921. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  922. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  923. amdgpu_ring_write(ring, 0);
  924. amdgpu_ring_write(ring, 0); /* reference */
  925. amdgpu_ring_write(ring, 0); /* mask */
  926. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  927. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  928. }
  929. static int sdma_v3_0_early_init(void *handle)
  930. {
  931. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  932. sdma_v3_0_set_ring_funcs(adev);
  933. sdma_v3_0_set_buffer_funcs(adev);
  934. sdma_v3_0_set_vm_pte_funcs(adev);
  935. sdma_v3_0_set_irq_funcs(adev);
  936. return 0;
  937. }
  938. static int sdma_v3_0_sw_init(void *handle)
  939. {
  940. struct amdgpu_ring *ring;
  941. int r;
  942. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  943. /* SDMA trap event */
  944. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  945. if (r)
  946. return r;
  947. /* SDMA Privileged inst */
  948. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  949. if (r)
  950. return r;
  951. /* SDMA Privileged inst */
  952. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  953. if (r)
  954. return r;
  955. r = sdma_v3_0_init_microcode(adev);
  956. if (r) {
  957. DRM_ERROR("Failed to load sdma firmware!\n");
  958. return r;
  959. }
  960. ring = &adev->sdma[0].ring;
  961. ring->ring_obj = NULL;
  962. ring->use_doorbell = true;
  963. ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE0;
  964. ring = &adev->sdma[1].ring;
  965. ring->ring_obj = NULL;
  966. ring->use_doorbell = true;
  967. ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE1;
  968. ring = &adev->sdma[0].ring;
  969. sprintf(ring->name, "sdma0");
  970. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  971. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  972. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  973. AMDGPU_RING_TYPE_SDMA);
  974. if (r)
  975. return r;
  976. ring = &adev->sdma[1].ring;
  977. sprintf(ring->name, "sdma1");
  978. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  979. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  980. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  981. AMDGPU_RING_TYPE_SDMA);
  982. if (r)
  983. return r;
  984. return r;
  985. }
  986. static int sdma_v3_0_sw_fini(void *handle)
  987. {
  988. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  989. amdgpu_ring_fini(&adev->sdma[0].ring);
  990. amdgpu_ring_fini(&adev->sdma[1].ring);
  991. return 0;
  992. }
  993. static int sdma_v3_0_hw_init(void *handle)
  994. {
  995. int r;
  996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  997. sdma_v3_0_init_golden_registers(adev);
  998. r = sdma_v3_0_start(adev);
  999. if (r)
  1000. return r;
  1001. return r;
  1002. }
  1003. static int sdma_v3_0_hw_fini(void *handle)
  1004. {
  1005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1006. sdma_v3_0_ctx_switch_enable(adev, false);
  1007. sdma_v3_0_enable(adev, false);
  1008. return 0;
  1009. }
  1010. static int sdma_v3_0_suspend(void *handle)
  1011. {
  1012. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1013. return sdma_v3_0_hw_fini(adev);
  1014. }
  1015. static int sdma_v3_0_resume(void *handle)
  1016. {
  1017. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1018. return sdma_v3_0_hw_init(adev);
  1019. }
  1020. static bool sdma_v3_0_is_idle(void *handle)
  1021. {
  1022. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1023. u32 tmp = RREG32(mmSRBM_STATUS2);
  1024. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1025. SRBM_STATUS2__SDMA1_BUSY_MASK))
  1026. return false;
  1027. return true;
  1028. }
  1029. static int sdma_v3_0_wait_for_idle(void *handle)
  1030. {
  1031. unsigned i;
  1032. u32 tmp;
  1033. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1034. for (i = 0; i < adev->usec_timeout; i++) {
  1035. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1036. SRBM_STATUS2__SDMA1_BUSY_MASK);
  1037. if (!tmp)
  1038. return 0;
  1039. udelay(1);
  1040. }
  1041. return -ETIMEDOUT;
  1042. }
  1043. static void sdma_v3_0_print_status(void *handle)
  1044. {
  1045. int i, j;
  1046. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1047. dev_info(adev->dev, "VI SDMA registers\n");
  1048. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  1049. RREG32(mmSRBM_STATUS2));
  1050. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  1051. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  1052. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  1053. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  1054. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  1055. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  1056. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  1057. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  1058. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  1059. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  1060. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  1061. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  1062. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  1063. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  1064. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  1065. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  1066. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  1067. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  1068. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  1069. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  1070. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  1071. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  1072. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  1073. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  1074. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  1075. dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
  1076. i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
  1077. mutex_lock(&adev->srbm_mutex);
  1078. for (j = 0; j < 16; j++) {
  1079. vi_srbm_select(adev, 0, 0, 0, j);
  1080. dev_info(adev->dev, " VM %d:\n", j);
  1081. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  1082. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  1083. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  1084. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  1085. }
  1086. vi_srbm_select(adev, 0, 0, 0, 0);
  1087. mutex_unlock(&adev->srbm_mutex);
  1088. }
  1089. }
  1090. static int sdma_v3_0_soft_reset(void *handle)
  1091. {
  1092. u32 srbm_soft_reset = 0;
  1093. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1094. u32 tmp = RREG32(mmSRBM_STATUS2);
  1095. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  1096. /* sdma0 */
  1097. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1098. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1099. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1100. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1101. }
  1102. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  1103. /* sdma1 */
  1104. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1105. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1106. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1107. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1108. }
  1109. if (srbm_soft_reset) {
  1110. sdma_v3_0_print_status((void *)adev);
  1111. tmp = RREG32(mmSRBM_SOFT_RESET);
  1112. tmp |= srbm_soft_reset;
  1113. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1114. WREG32(mmSRBM_SOFT_RESET, tmp);
  1115. tmp = RREG32(mmSRBM_SOFT_RESET);
  1116. udelay(50);
  1117. tmp &= ~srbm_soft_reset;
  1118. WREG32(mmSRBM_SOFT_RESET, tmp);
  1119. tmp = RREG32(mmSRBM_SOFT_RESET);
  1120. /* Wait a little for things to settle down */
  1121. udelay(50);
  1122. sdma_v3_0_print_status((void *)adev);
  1123. }
  1124. return 0;
  1125. }
  1126. static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
  1127. struct amdgpu_irq_src *source,
  1128. unsigned type,
  1129. enum amdgpu_interrupt_state state)
  1130. {
  1131. u32 sdma_cntl;
  1132. switch (type) {
  1133. case AMDGPU_SDMA_IRQ_TRAP0:
  1134. switch (state) {
  1135. case AMDGPU_IRQ_STATE_DISABLE:
  1136. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1137. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1138. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1139. break;
  1140. case AMDGPU_IRQ_STATE_ENABLE:
  1141. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1142. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1143. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1144. break;
  1145. default:
  1146. break;
  1147. }
  1148. break;
  1149. case AMDGPU_SDMA_IRQ_TRAP1:
  1150. switch (state) {
  1151. case AMDGPU_IRQ_STATE_DISABLE:
  1152. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1153. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1154. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1155. break;
  1156. case AMDGPU_IRQ_STATE_ENABLE:
  1157. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1158. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1159. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1160. break;
  1161. default:
  1162. break;
  1163. }
  1164. break;
  1165. default:
  1166. break;
  1167. }
  1168. return 0;
  1169. }
  1170. static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
  1171. struct amdgpu_irq_src *source,
  1172. struct amdgpu_iv_entry *entry)
  1173. {
  1174. u8 instance_id, queue_id;
  1175. instance_id = (entry->ring_id & 0x3) >> 0;
  1176. queue_id = (entry->ring_id & 0xc) >> 2;
  1177. DRM_DEBUG("IH: SDMA trap\n");
  1178. switch (instance_id) {
  1179. case 0:
  1180. switch (queue_id) {
  1181. case 0:
  1182. amdgpu_fence_process(&adev->sdma[0].ring);
  1183. break;
  1184. case 1:
  1185. /* XXX compute */
  1186. break;
  1187. case 2:
  1188. /* XXX compute */
  1189. break;
  1190. }
  1191. break;
  1192. case 1:
  1193. switch (queue_id) {
  1194. case 0:
  1195. amdgpu_fence_process(&adev->sdma[1].ring);
  1196. break;
  1197. case 1:
  1198. /* XXX compute */
  1199. break;
  1200. case 2:
  1201. /* XXX compute */
  1202. break;
  1203. }
  1204. break;
  1205. }
  1206. return 0;
  1207. }
  1208. static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1209. struct amdgpu_irq_src *source,
  1210. struct amdgpu_iv_entry *entry)
  1211. {
  1212. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1213. schedule_work(&adev->reset_work);
  1214. return 0;
  1215. }
  1216. static int sdma_v3_0_set_clockgating_state(void *handle,
  1217. enum amd_clockgating_state state)
  1218. {
  1219. return 0;
  1220. }
  1221. static int sdma_v3_0_set_powergating_state(void *handle,
  1222. enum amd_powergating_state state)
  1223. {
  1224. return 0;
  1225. }
  1226. const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
  1227. .early_init = sdma_v3_0_early_init,
  1228. .late_init = NULL,
  1229. .sw_init = sdma_v3_0_sw_init,
  1230. .sw_fini = sdma_v3_0_sw_fini,
  1231. .hw_init = sdma_v3_0_hw_init,
  1232. .hw_fini = sdma_v3_0_hw_fini,
  1233. .suspend = sdma_v3_0_suspend,
  1234. .resume = sdma_v3_0_resume,
  1235. .is_idle = sdma_v3_0_is_idle,
  1236. .wait_for_idle = sdma_v3_0_wait_for_idle,
  1237. .soft_reset = sdma_v3_0_soft_reset,
  1238. .print_status = sdma_v3_0_print_status,
  1239. .set_clockgating_state = sdma_v3_0_set_clockgating_state,
  1240. .set_powergating_state = sdma_v3_0_set_powergating_state,
  1241. };
  1242. /**
  1243. * sdma_v3_0_ring_is_lockup - Check if the DMA engine is locked up
  1244. *
  1245. * @ring: amdgpu_ring structure holding ring information
  1246. *
  1247. * Check if the async DMA engine is locked up (VI).
  1248. * Returns true if the engine appears to be locked up, false if not.
  1249. */
  1250. static bool sdma_v3_0_ring_is_lockup(struct amdgpu_ring *ring)
  1251. {
  1252. if (sdma_v3_0_is_idle(ring->adev)) {
  1253. amdgpu_ring_lockup_update(ring);
  1254. return false;
  1255. }
  1256. return amdgpu_ring_test_lockup(ring);
  1257. }
  1258. static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
  1259. .get_rptr = sdma_v3_0_ring_get_rptr,
  1260. .get_wptr = sdma_v3_0_ring_get_wptr,
  1261. .set_wptr = sdma_v3_0_ring_set_wptr,
  1262. .parse_cs = NULL,
  1263. .emit_ib = sdma_v3_0_ring_emit_ib,
  1264. .emit_fence = sdma_v3_0_ring_emit_fence,
  1265. .emit_semaphore = sdma_v3_0_ring_emit_semaphore,
  1266. .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
  1267. .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
  1268. .test_ring = sdma_v3_0_ring_test_ring,
  1269. .test_ib = sdma_v3_0_ring_test_ib,
  1270. .is_lockup = sdma_v3_0_ring_is_lockup,
  1271. };
  1272. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
  1273. {
  1274. adev->sdma[0].ring.funcs = &sdma_v3_0_ring_funcs;
  1275. adev->sdma[1].ring.funcs = &sdma_v3_0_ring_funcs;
  1276. }
  1277. static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
  1278. .set = sdma_v3_0_set_trap_irq_state,
  1279. .process = sdma_v3_0_process_trap_irq,
  1280. };
  1281. static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
  1282. .process = sdma_v3_0_process_illegal_inst_irq,
  1283. };
  1284. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
  1285. {
  1286. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1287. adev->sdma_trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
  1288. adev->sdma_illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
  1289. }
  1290. /**
  1291. * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
  1292. *
  1293. * @ring: amdgpu_ring structure holding ring information
  1294. * @src_offset: src GPU address
  1295. * @dst_offset: dst GPU address
  1296. * @byte_count: number of bytes to xfer
  1297. *
  1298. * Copy GPU buffers using the DMA engine (VI).
  1299. * Used by the amdgpu ttm implementation to move pages if
  1300. * registered as the asic copy callback.
  1301. */
  1302. static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ring *ring,
  1303. uint64_t src_offset,
  1304. uint64_t dst_offset,
  1305. uint32_t byte_count)
  1306. {
  1307. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1308. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR));
  1309. amdgpu_ring_write(ring, byte_count);
  1310. amdgpu_ring_write(ring, 0); /* src/dst endian swap */
  1311. amdgpu_ring_write(ring, lower_32_bits(src_offset));
  1312. amdgpu_ring_write(ring, upper_32_bits(src_offset));
  1313. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1314. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1315. }
  1316. /**
  1317. * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
  1318. *
  1319. * @ring: amdgpu_ring structure holding ring information
  1320. * @src_data: value to write to buffer
  1321. * @dst_offset: dst GPU address
  1322. * @byte_count: number of bytes to xfer
  1323. *
  1324. * Fill GPU buffers using the DMA engine (VI).
  1325. */
  1326. static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ring *ring,
  1327. uint32_t src_data,
  1328. uint64_t dst_offset,
  1329. uint32_t byte_count)
  1330. {
  1331. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL));
  1332. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1333. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1334. amdgpu_ring_write(ring, src_data);
  1335. amdgpu_ring_write(ring, byte_count);
  1336. }
  1337. static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
  1338. .copy_max_bytes = 0x1fffff,
  1339. .copy_num_dw = 7,
  1340. .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
  1341. .fill_max_bytes = 0x1fffff,
  1342. .fill_num_dw = 5,
  1343. .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
  1344. };
  1345. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
  1346. {
  1347. if (adev->mman.buffer_funcs == NULL) {
  1348. adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
  1349. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1350. }
  1351. }
  1352. static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
  1353. .copy_pte = sdma_v3_0_vm_copy_pte,
  1354. .write_pte = sdma_v3_0_vm_write_pte,
  1355. .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
  1356. .pad_ib = sdma_v3_0_vm_pad_ib,
  1357. };
  1358. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1359. {
  1360. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1361. adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
  1362. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1363. }
  1364. }