at91sam9g45_devices.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/platform_data/crypto-atmel.h>
  21. #include <linux/platform_data/at91_adc.h>
  22. #include <linux/fb.h>
  23. #include <video/atmel_lcdc.h>
  24. #include <mach/at91sam9g45.h>
  25. #include <mach/at91sam9g45_matrix.h>
  26. #include <mach/at91_matrix.h>
  27. #include <mach/at91sam9_smc.h>
  28. #include <linux/platform_data/dma-atmel.h>
  29. #include <mach/atmel-mci.h>
  30. #include <mach/hardware.h>
  31. #include <media/atmel-isi.h>
  32. #include "board.h"
  33. #include "generic.h"
  34. #include "clock.h"
  35. #include "gpio.h"
  36. /* --------------------------------------------------------------------
  37. * HDMAC - AHB DMA Controller
  38. * -------------------------------------------------------------------- */
  39. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  40. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  41. static struct resource hdmac_resources[] = {
  42. [0] = {
  43. .start = AT91SAM9G45_BASE_DMA,
  44. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  45. .flags = IORESOURCE_MEM,
  46. },
  47. [1] = {
  48. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  49. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  50. .flags = IORESOURCE_IRQ,
  51. },
  52. };
  53. static struct platform_device at_hdmac_device = {
  54. .name = "at91sam9g45_dma",
  55. .id = -1,
  56. .dev = {
  57. .dma_mask = &hdmac_dmamask,
  58. .coherent_dma_mask = DMA_BIT_MASK(32),
  59. },
  60. .resource = hdmac_resources,
  61. .num_resources = ARRAY_SIZE(hdmac_resources),
  62. };
  63. void __init at91_add_device_hdmac(void)
  64. {
  65. platform_device_register(&at_hdmac_device);
  66. }
  67. #else
  68. void __init at91_add_device_hdmac(void) {}
  69. #endif
  70. /* --------------------------------------------------------------------
  71. * USB Host (OHCI)
  72. * -------------------------------------------------------------------- */
  73. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  74. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  75. static struct at91_usbh_data usbh_ohci_data;
  76. static struct resource usbh_ohci_resources[] = {
  77. [0] = {
  78. .start = AT91SAM9G45_OHCI_BASE,
  79. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  80. .flags = IORESOURCE_MEM,
  81. },
  82. [1] = {
  83. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  84. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  85. .flags = IORESOURCE_IRQ,
  86. },
  87. };
  88. static struct platform_device at91_usbh_ohci_device = {
  89. .name = "at91_ohci",
  90. .id = -1,
  91. .dev = {
  92. .dma_mask = &ohci_dmamask,
  93. .coherent_dma_mask = DMA_BIT_MASK(32),
  94. .platform_data = &usbh_ohci_data,
  95. },
  96. .resource = usbh_ohci_resources,
  97. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  98. };
  99. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  100. {
  101. int i;
  102. if (!data)
  103. return;
  104. /* Enable VBus control for UHP ports */
  105. for (i = 0; i < data->ports; i++) {
  106. if (gpio_is_valid(data->vbus_pin[i]))
  107. at91_set_gpio_output(data->vbus_pin[i],
  108. data->vbus_pin_active_low[i]);
  109. }
  110. /* Enable overcurrent notification */
  111. for (i = 0; i < data->ports; i++) {
  112. if (gpio_is_valid(data->overcurrent_pin[i]))
  113. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  114. }
  115. usbh_ohci_data = *data;
  116. platform_device_register(&at91_usbh_ohci_device);
  117. }
  118. #else
  119. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  120. #endif
  121. /* --------------------------------------------------------------------
  122. * USB Host HS (EHCI)
  123. * Needs an OHCI host for low and full speed management
  124. * -------------------------------------------------------------------- */
  125. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  126. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  127. static struct at91_usbh_data usbh_ehci_data;
  128. static struct resource usbh_ehci_resources[] = {
  129. [0] = {
  130. .start = AT91SAM9G45_EHCI_BASE,
  131. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  132. .flags = IORESOURCE_MEM,
  133. },
  134. [1] = {
  135. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  136. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  137. .flags = IORESOURCE_IRQ,
  138. },
  139. };
  140. static struct platform_device at91_usbh_ehci_device = {
  141. .name = "atmel-ehci",
  142. .id = -1,
  143. .dev = {
  144. .dma_mask = &ehci_dmamask,
  145. .coherent_dma_mask = DMA_BIT_MASK(32),
  146. .platform_data = &usbh_ehci_data,
  147. },
  148. .resource = usbh_ehci_resources,
  149. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  150. };
  151. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  152. {
  153. int i;
  154. if (!data)
  155. return;
  156. /* Enable VBus control for UHP ports */
  157. for (i = 0; i < data->ports; i++) {
  158. if (gpio_is_valid(data->vbus_pin[i]))
  159. at91_set_gpio_output(data->vbus_pin[i],
  160. data->vbus_pin_active_low[i]);
  161. }
  162. usbh_ehci_data = *data;
  163. platform_device_register(&at91_usbh_ehci_device);
  164. }
  165. #else
  166. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  167. #endif
  168. /* --------------------------------------------------------------------
  169. * USB HS Device (Gadget)
  170. * -------------------------------------------------------------------- */
  171. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  172. static struct resource usba_udc_resources[] = {
  173. [0] = {
  174. .start = AT91SAM9G45_UDPHS_FIFO,
  175. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  176. .flags = IORESOURCE_MEM,
  177. },
  178. [1] = {
  179. .start = AT91SAM9G45_BASE_UDPHS,
  180. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  181. .flags = IORESOURCE_MEM,
  182. },
  183. [2] = {
  184. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  185. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  186. .flags = IORESOURCE_IRQ,
  187. },
  188. };
  189. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  190. [idx] = { \
  191. .name = nam, \
  192. .index = idx, \
  193. .fifo_size = maxpkt, \
  194. .nr_banks = maxbk, \
  195. .can_dma = dma, \
  196. .can_isoc = isoc, \
  197. }
  198. static struct usba_ep_data usba_udc_ep[] __initdata = {
  199. EP("ep0", 0, 64, 1, 0, 0),
  200. EP("ep1", 1, 1024, 2, 1, 1),
  201. EP("ep2", 2, 1024, 2, 1, 1),
  202. EP("ep3", 3, 1024, 3, 1, 0),
  203. EP("ep4", 4, 1024, 3, 1, 0),
  204. EP("ep5", 5, 1024, 3, 1, 1),
  205. EP("ep6", 6, 1024, 3, 1, 1),
  206. };
  207. #undef EP
  208. /*
  209. * pdata doesn't have room for any endpoints, so we need to
  210. * append room for the ones we need right after it.
  211. */
  212. static struct {
  213. struct usba_platform_data pdata;
  214. struct usba_ep_data ep[7];
  215. } usba_udc_data;
  216. static struct platform_device at91_usba_udc_device = {
  217. .name = "atmel_usba_udc",
  218. .id = -1,
  219. .dev = {
  220. .platform_data = &usba_udc_data.pdata,
  221. },
  222. .resource = usba_udc_resources,
  223. .num_resources = ARRAY_SIZE(usba_udc_resources),
  224. };
  225. void __init at91_add_device_usba(struct usba_platform_data *data)
  226. {
  227. usba_udc_data.pdata.vbus_pin = -EINVAL;
  228. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  229. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  230. if (data && gpio_is_valid(data->vbus_pin)) {
  231. at91_set_gpio_input(data->vbus_pin, 0);
  232. at91_set_deglitch(data->vbus_pin, 1);
  233. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  234. }
  235. /* Pullup pin is handled internally by USB device peripheral */
  236. platform_device_register(&at91_usba_udc_device);
  237. }
  238. #else
  239. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  240. #endif
  241. /* --------------------------------------------------------------------
  242. * Ethernet
  243. * -------------------------------------------------------------------- */
  244. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  245. static u64 eth_dmamask = DMA_BIT_MASK(32);
  246. static struct macb_platform_data eth_data;
  247. static struct resource eth_resources[] = {
  248. [0] = {
  249. .start = AT91SAM9G45_BASE_EMAC,
  250. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  251. .flags = IORESOURCE_MEM,
  252. },
  253. [1] = {
  254. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  255. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  256. .flags = IORESOURCE_IRQ,
  257. },
  258. };
  259. static struct platform_device at91sam9g45_eth_device = {
  260. .name = "macb",
  261. .id = -1,
  262. .dev = {
  263. .dma_mask = &eth_dmamask,
  264. .coherent_dma_mask = DMA_BIT_MASK(32),
  265. .platform_data = &eth_data,
  266. },
  267. .resource = eth_resources,
  268. .num_resources = ARRAY_SIZE(eth_resources),
  269. };
  270. void __init at91_add_device_eth(struct macb_platform_data *data)
  271. {
  272. if (!data)
  273. return;
  274. if (gpio_is_valid(data->phy_irq_pin)) {
  275. at91_set_gpio_input(data->phy_irq_pin, 0);
  276. at91_set_deglitch(data->phy_irq_pin, 1);
  277. }
  278. /* Pins used for MII and RMII */
  279. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  280. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  281. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  282. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  283. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  284. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  285. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  286. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  287. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  288. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  289. if (!data->is_rmii) {
  290. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  291. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  292. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  293. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  294. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  295. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  296. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  297. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  298. }
  299. eth_data = *data;
  300. platform_device_register(&at91sam9g45_eth_device);
  301. }
  302. #else
  303. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  304. #endif
  305. /* --------------------------------------------------------------------
  306. * MMC / SD
  307. * -------------------------------------------------------------------- */
  308. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  309. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  310. static struct mci_platform_data mmc0_data, mmc1_data;
  311. static struct resource mmc0_resources[] = {
  312. [0] = {
  313. .start = AT91SAM9G45_BASE_MCI0,
  314. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. [1] = {
  318. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  319. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  320. .flags = IORESOURCE_IRQ,
  321. },
  322. };
  323. static struct platform_device at91sam9g45_mmc0_device = {
  324. .name = "atmel_mci",
  325. .id = 0,
  326. .dev = {
  327. .dma_mask = &mmc_dmamask,
  328. .coherent_dma_mask = DMA_BIT_MASK(32),
  329. .platform_data = &mmc0_data,
  330. },
  331. .resource = mmc0_resources,
  332. .num_resources = ARRAY_SIZE(mmc0_resources),
  333. };
  334. static struct resource mmc1_resources[] = {
  335. [0] = {
  336. .start = AT91SAM9G45_BASE_MCI1,
  337. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  338. .flags = IORESOURCE_MEM,
  339. },
  340. [1] = {
  341. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  342. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  343. .flags = IORESOURCE_IRQ,
  344. },
  345. };
  346. static struct platform_device at91sam9g45_mmc1_device = {
  347. .name = "atmel_mci",
  348. .id = 1,
  349. .dev = {
  350. .dma_mask = &mmc_dmamask,
  351. .coherent_dma_mask = DMA_BIT_MASK(32),
  352. .platform_data = &mmc1_data,
  353. },
  354. .resource = mmc1_resources,
  355. .num_resources = ARRAY_SIZE(mmc1_resources),
  356. };
  357. /* Consider only one slot : slot 0 */
  358. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  359. {
  360. if (!data)
  361. return;
  362. /* Must have at least one usable slot */
  363. if (!data->slot[0].bus_width)
  364. return;
  365. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  366. {
  367. struct at_dma_slave *atslave;
  368. struct mci_dma_data *alt_atslave;
  369. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  370. atslave = &alt_atslave->sdata;
  371. /* DMA slave channel configuration */
  372. atslave->dma_dev = &at_hdmac_device.dev;
  373. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  374. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  375. if (mmc_id == 0) /* MCI0 */
  376. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  377. | ATC_DST_PER(AT_DMA_ID_MCI0);
  378. else /* MCI1 */
  379. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  380. | ATC_DST_PER(AT_DMA_ID_MCI1);
  381. data->dma_slave = alt_atslave;
  382. }
  383. #endif
  384. /* input/irq */
  385. if (gpio_is_valid(data->slot[0].detect_pin)) {
  386. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  387. at91_set_deglitch(data->slot[0].detect_pin, 1);
  388. }
  389. if (gpio_is_valid(data->slot[0].wp_pin))
  390. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  391. if (mmc_id == 0) { /* MCI0 */
  392. /* CLK */
  393. at91_set_A_periph(AT91_PIN_PA0, 0);
  394. /* CMD */
  395. at91_set_A_periph(AT91_PIN_PA1, 1);
  396. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  397. at91_set_A_periph(AT91_PIN_PA2, 1);
  398. if (data->slot[0].bus_width == 4) {
  399. at91_set_A_periph(AT91_PIN_PA3, 1);
  400. at91_set_A_periph(AT91_PIN_PA4, 1);
  401. at91_set_A_periph(AT91_PIN_PA5, 1);
  402. if (data->slot[0].bus_width == 8) {
  403. at91_set_A_periph(AT91_PIN_PA6, 1);
  404. at91_set_A_periph(AT91_PIN_PA7, 1);
  405. at91_set_A_periph(AT91_PIN_PA8, 1);
  406. at91_set_A_periph(AT91_PIN_PA9, 1);
  407. }
  408. }
  409. mmc0_data = *data;
  410. platform_device_register(&at91sam9g45_mmc0_device);
  411. } else { /* MCI1 */
  412. /* CLK */
  413. at91_set_A_periph(AT91_PIN_PA31, 0);
  414. /* CMD */
  415. at91_set_A_periph(AT91_PIN_PA22, 1);
  416. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  417. at91_set_A_periph(AT91_PIN_PA23, 1);
  418. if (data->slot[0].bus_width == 4) {
  419. at91_set_A_periph(AT91_PIN_PA24, 1);
  420. at91_set_A_periph(AT91_PIN_PA25, 1);
  421. at91_set_A_periph(AT91_PIN_PA26, 1);
  422. if (data->slot[0].bus_width == 8) {
  423. at91_set_A_periph(AT91_PIN_PA27, 1);
  424. at91_set_A_periph(AT91_PIN_PA28, 1);
  425. at91_set_A_periph(AT91_PIN_PA29, 1);
  426. at91_set_A_periph(AT91_PIN_PA30, 1);
  427. }
  428. }
  429. mmc1_data = *data;
  430. platform_device_register(&at91sam9g45_mmc1_device);
  431. }
  432. }
  433. #else
  434. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  435. #endif
  436. /* --------------------------------------------------------------------
  437. * NAND / SmartMedia
  438. * -------------------------------------------------------------------- */
  439. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  440. static struct atmel_nand_data nand_data;
  441. #define NAND_BASE AT91_CHIPSELECT_3
  442. static struct resource nand_resources[] = {
  443. [0] = {
  444. .start = NAND_BASE,
  445. .end = NAND_BASE + SZ_256M - 1,
  446. .flags = IORESOURCE_MEM,
  447. },
  448. [1] = {
  449. .start = AT91SAM9G45_BASE_ECC,
  450. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  451. .flags = IORESOURCE_MEM,
  452. }
  453. };
  454. static struct platform_device at91sam9g45_nand_device = {
  455. .name = "atmel_nand",
  456. .id = -1,
  457. .dev = {
  458. .platform_data = &nand_data,
  459. },
  460. .resource = nand_resources,
  461. .num_resources = ARRAY_SIZE(nand_resources),
  462. };
  463. void __init at91_add_device_nand(struct atmel_nand_data *data)
  464. {
  465. unsigned long csa;
  466. if (!data)
  467. return;
  468. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  469. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  470. /* enable pin */
  471. if (gpio_is_valid(data->enable_pin))
  472. at91_set_gpio_output(data->enable_pin, 1);
  473. /* ready/busy pin */
  474. if (gpio_is_valid(data->rdy_pin))
  475. at91_set_gpio_input(data->rdy_pin, 1);
  476. /* card detect pin */
  477. if (gpio_is_valid(data->det_pin))
  478. at91_set_gpio_input(data->det_pin, 1);
  479. nand_data = *data;
  480. platform_device_register(&at91sam9g45_nand_device);
  481. }
  482. #else
  483. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  484. #endif
  485. /* --------------------------------------------------------------------
  486. * TWI (i2c)
  487. * -------------------------------------------------------------------- */
  488. /*
  489. * Prefer the GPIO code since the TWI controller isn't robust
  490. * (gets overruns and underruns under load) and can only issue
  491. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  492. */
  493. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  494. static struct i2c_gpio_platform_data pdata_i2c0 = {
  495. .sda_pin = AT91_PIN_PA20,
  496. .sda_is_open_drain = 1,
  497. .scl_pin = AT91_PIN_PA21,
  498. .scl_is_open_drain = 1,
  499. .udelay = 5, /* ~100 kHz */
  500. };
  501. static struct platform_device at91sam9g45_twi0_device = {
  502. .name = "i2c-gpio",
  503. .id = 0,
  504. .dev.platform_data = &pdata_i2c0,
  505. };
  506. static struct i2c_gpio_platform_data pdata_i2c1 = {
  507. .sda_pin = AT91_PIN_PB10,
  508. .sda_is_open_drain = 1,
  509. .scl_pin = AT91_PIN_PB11,
  510. .scl_is_open_drain = 1,
  511. .udelay = 5, /* ~100 kHz */
  512. };
  513. static struct platform_device at91sam9g45_twi1_device = {
  514. .name = "i2c-gpio",
  515. .id = 1,
  516. .dev.platform_data = &pdata_i2c1,
  517. };
  518. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  519. {
  520. i2c_register_board_info(i2c_id, devices, nr_devices);
  521. if (i2c_id == 0) {
  522. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  523. at91_set_multi_drive(AT91_PIN_PA20, 1);
  524. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  525. at91_set_multi_drive(AT91_PIN_PA21, 1);
  526. platform_device_register(&at91sam9g45_twi0_device);
  527. } else {
  528. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  529. at91_set_multi_drive(AT91_PIN_PB10, 1);
  530. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  531. at91_set_multi_drive(AT91_PIN_PB11, 1);
  532. platform_device_register(&at91sam9g45_twi1_device);
  533. }
  534. }
  535. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  536. static struct resource twi0_resources[] = {
  537. [0] = {
  538. .start = AT91SAM9G45_BASE_TWI0,
  539. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  540. .flags = IORESOURCE_MEM,
  541. },
  542. [1] = {
  543. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  544. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  545. .flags = IORESOURCE_IRQ,
  546. },
  547. };
  548. static struct platform_device at91sam9g45_twi0_device = {
  549. .name = "i2c-at91sam9g10",
  550. .id = 0,
  551. .resource = twi0_resources,
  552. .num_resources = ARRAY_SIZE(twi0_resources),
  553. };
  554. static struct resource twi1_resources[] = {
  555. [0] = {
  556. .start = AT91SAM9G45_BASE_TWI1,
  557. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  558. .flags = IORESOURCE_MEM,
  559. },
  560. [1] = {
  561. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  562. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  563. .flags = IORESOURCE_IRQ,
  564. },
  565. };
  566. static struct platform_device at91sam9g45_twi1_device = {
  567. .name = "i2c-at91sam9g10",
  568. .id = 1,
  569. .resource = twi1_resources,
  570. .num_resources = ARRAY_SIZE(twi1_resources),
  571. };
  572. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  573. {
  574. i2c_register_board_info(i2c_id, devices, nr_devices);
  575. /* pins used for TWI interface */
  576. if (i2c_id == 0) {
  577. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  578. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  579. platform_device_register(&at91sam9g45_twi0_device);
  580. } else {
  581. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  582. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  583. platform_device_register(&at91sam9g45_twi1_device);
  584. }
  585. }
  586. #else
  587. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  588. #endif
  589. /* --------------------------------------------------------------------
  590. * SPI
  591. * -------------------------------------------------------------------- */
  592. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  593. static u64 spi_dmamask = DMA_BIT_MASK(32);
  594. static struct resource spi0_resources[] = {
  595. [0] = {
  596. .start = AT91SAM9G45_BASE_SPI0,
  597. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  598. .flags = IORESOURCE_MEM,
  599. },
  600. [1] = {
  601. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  602. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  603. .flags = IORESOURCE_IRQ,
  604. },
  605. };
  606. static struct platform_device at91sam9g45_spi0_device = {
  607. .name = "atmel_spi",
  608. .id = 0,
  609. .dev = {
  610. .dma_mask = &spi_dmamask,
  611. .coherent_dma_mask = DMA_BIT_MASK(32),
  612. },
  613. .resource = spi0_resources,
  614. .num_resources = ARRAY_SIZE(spi0_resources),
  615. };
  616. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  617. static struct resource spi1_resources[] = {
  618. [0] = {
  619. .start = AT91SAM9G45_BASE_SPI1,
  620. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  621. .flags = IORESOURCE_MEM,
  622. },
  623. [1] = {
  624. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  625. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  626. .flags = IORESOURCE_IRQ,
  627. },
  628. };
  629. static struct platform_device at91sam9g45_spi1_device = {
  630. .name = "atmel_spi",
  631. .id = 1,
  632. .dev = {
  633. .dma_mask = &spi_dmamask,
  634. .coherent_dma_mask = DMA_BIT_MASK(32),
  635. },
  636. .resource = spi1_resources,
  637. .num_resources = ARRAY_SIZE(spi1_resources),
  638. };
  639. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  640. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  641. {
  642. int i;
  643. unsigned long cs_pin;
  644. short enable_spi0 = 0;
  645. short enable_spi1 = 0;
  646. /* Choose SPI chip-selects */
  647. for (i = 0; i < nr_devices; i++) {
  648. if (devices[i].controller_data)
  649. cs_pin = (unsigned long) devices[i].controller_data;
  650. else if (devices[i].bus_num == 0)
  651. cs_pin = spi0_standard_cs[devices[i].chip_select];
  652. else
  653. cs_pin = spi1_standard_cs[devices[i].chip_select];
  654. if (!gpio_is_valid(cs_pin))
  655. continue;
  656. if (devices[i].bus_num == 0)
  657. enable_spi0 = 1;
  658. else
  659. enable_spi1 = 1;
  660. /* enable chip-select pin */
  661. at91_set_gpio_output(cs_pin, 1);
  662. /* pass chip-select pin to driver */
  663. devices[i].controller_data = (void *) cs_pin;
  664. }
  665. spi_register_board_info(devices, nr_devices);
  666. /* Configure SPI bus(es) */
  667. if (enable_spi0) {
  668. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  669. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  670. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  671. platform_device_register(&at91sam9g45_spi0_device);
  672. }
  673. if (enable_spi1) {
  674. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  675. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  676. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  677. platform_device_register(&at91sam9g45_spi1_device);
  678. }
  679. }
  680. #else
  681. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  682. #endif
  683. /* --------------------------------------------------------------------
  684. * AC97
  685. * -------------------------------------------------------------------- */
  686. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  687. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  688. static struct ac97c_platform_data ac97_data;
  689. static struct resource ac97_resources[] = {
  690. [0] = {
  691. .start = AT91SAM9G45_BASE_AC97C,
  692. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. [1] = {
  696. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  697. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  698. .flags = IORESOURCE_IRQ,
  699. },
  700. };
  701. static struct platform_device at91sam9g45_ac97_device = {
  702. .name = "atmel_ac97c",
  703. .id = 0,
  704. .dev = {
  705. .dma_mask = &ac97_dmamask,
  706. .coherent_dma_mask = DMA_BIT_MASK(32),
  707. .platform_data = &ac97_data,
  708. },
  709. .resource = ac97_resources,
  710. .num_resources = ARRAY_SIZE(ac97_resources),
  711. };
  712. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  713. {
  714. if (!data)
  715. return;
  716. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  717. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  718. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  719. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  720. /* reset */
  721. if (gpio_is_valid(data->reset_pin))
  722. at91_set_gpio_output(data->reset_pin, 0);
  723. ac97_data = *data;
  724. platform_device_register(&at91sam9g45_ac97_device);
  725. }
  726. #else
  727. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  728. #endif
  729. /* --------------------------------------------------------------------
  730. * Image Sensor Interface
  731. * -------------------------------------------------------------------- */
  732. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  733. static u64 isi_dmamask = DMA_BIT_MASK(32);
  734. static struct isi_platform_data isi_data;
  735. struct resource isi_resources[] = {
  736. [0] = {
  737. .start = AT91SAM9G45_BASE_ISI,
  738. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  739. .flags = IORESOURCE_MEM,
  740. },
  741. [1] = {
  742. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  743. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  744. .flags = IORESOURCE_IRQ,
  745. },
  746. };
  747. static struct platform_device at91sam9g45_isi_device = {
  748. .name = "atmel_isi",
  749. .id = 0,
  750. .dev = {
  751. .dma_mask = &isi_dmamask,
  752. .coherent_dma_mask = DMA_BIT_MASK(32),
  753. .platform_data = &isi_data,
  754. },
  755. .resource = isi_resources,
  756. .num_resources = ARRAY_SIZE(isi_resources),
  757. };
  758. static struct clk_lookup isi_mck_lookups[] = {
  759. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  760. };
  761. void __init at91_add_device_isi(struct isi_platform_data *data,
  762. bool use_pck_as_mck)
  763. {
  764. struct clk *pck;
  765. struct clk *parent;
  766. if (!data)
  767. return;
  768. isi_data = *data;
  769. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  770. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  771. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  772. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  773. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  774. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  775. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  776. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  777. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  778. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  779. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  780. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  781. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  782. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  783. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  784. platform_device_register(&at91sam9g45_isi_device);
  785. if (use_pck_as_mck) {
  786. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  787. pck = clk_get(NULL, "pck1");
  788. parent = clk_get(NULL, "plla");
  789. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  790. if (clk_set_parent(pck, parent)) {
  791. pr_err("Failed to set PCK's parent\n");
  792. } else {
  793. /* Register PCK as ISI_MCK */
  794. isi_mck_lookups[0].clk = pck;
  795. clkdev_add_table(isi_mck_lookups,
  796. ARRAY_SIZE(isi_mck_lookups));
  797. }
  798. clk_put(pck);
  799. clk_put(parent);
  800. }
  801. }
  802. #else
  803. void __init at91_add_device_isi(struct isi_platform_data *data,
  804. bool use_pck_as_mck) {}
  805. #endif
  806. /* --------------------------------------------------------------------
  807. * LCD Controller
  808. * -------------------------------------------------------------------- */
  809. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  810. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  811. static struct atmel_lcdfb_pdata lcdc_data;
  812. static struct resource lcdc_resources[] = {
  813. [0] = {
  814. .start = AT91SAM9G45_LCDC_BASE,
  815. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  816. .flags = IORESOURCE_MEM,
  817. },
  818. [1] = {
  819. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  820. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  821. .flags = IORESOURCE_IRQ,
  822. },
  823. };
  824. static struct platform_device at91_lcdc_device = {
  825. .id = 0,
  826. .dev = {
  827. .dma_mask = &lcdc_dmamask,
  828. .coherent_dma_mask = DMA_BIT_MASK(32),
  829. .platform_data = &lcdc_data,
  830. },
  831. .resource = lcdc_resources,
  832. .num_resources = ARRAY_SIZE(lcdc_resources),
  833. };
  834. void __init at91_add_device_lcdc(struct atmel_lcdfb_pdata *data)
  835. {
  836. if (!data)
  837. return;
  838. if (cpu_is_at91sam9g45es())
  839. at91_lcdc_device.name = "at91sam9g45es-lcdfb";
  840. else
  841. at91_lcdc_device.name = "at91sam9g45-lcdfb";
  842. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  843. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  844. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  845. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  846. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  847. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  848. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  849. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  850. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  851. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  852. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  853. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  854. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  855. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  856. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  857. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  858. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  859. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  860. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  861. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  862. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  863. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  864. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  865. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  866. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  867. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  868. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  869. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  870. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  871. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  872. lcdc_data = *data;
  873. platform_device_register(&at91_lcdc_device);
  874. }
  875. #else
  876. void __init at91_add_device_lcdc(struct atmel_lcdfb_pdata *data) {}
  877. #endif
  878. /* --------------------------------------------------------------------
  879. * Timer/Counter block
  880. * -------------------------------------------------------------------- */
  881. #ifdef CONFIG_ATMEL_TCLIB
  882. static struct resource tcb0_resources[] = {
  883. [0] = {
  884. .start = AT91SAM9G45_BASE_TCB0,
  885. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  886. .flags = IORESOURCE_MEM,
  887. },
  888. [1] = {
  889. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  890. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  891. .flags = IORESOURCE_IRQ,
  892. },
  893. };
  894. static struct platform_device at91sam9g45_tcb0_device = {
  895. .name = "atmel_tcb",
  896. .id = 0,
  897. .resource = tcb0_resources,
  898. .num_resources = ARRAY_SIZE(tcb0_resources),
  899. };
  900. /* TCB1 begins with TC3 */
  901. static struct resource tcb1_resources[] = {
  902. [0] = {
  903. .start = AT91SAM9G45_BASE_TCB1,
  904. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  905. .flags = IORESOURCE_MEM,
  906. },
  907. [1] = {
  908. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  909. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  910. .flags = IORESOURCE_IRQ,
  911. },
  912. };
  913. static struct platform_device at91sam9g45_tcb1_device = {
  914. .name = "atmel_tcb",
  915. .id = 1,
  916. .resource = tcb1_resources,
  917. .num_resources = ARRAY_SIZE(tcb1_resources),
  918. };
  919. static void __init at91_add_device_tc(void)
  920. {
  921. platform_device_register(&at91sam9g45_tcb0_device);
  922. platform_device_register(&at91sam9g45_tcb1_device);
  923. }
  924. #else
  925. static void __init at91_add_device_tc(void) { }
  926. #endif
  927. /* --------------------------------------------------------------------
  928. * RTC
  929. * -------------------------------------------------------------------- */
  930. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  931. static struct resource rtc_resources[] = {
  932. [0] = {
  933. .start = AT91SAM9G45_BASE_RTC,
  934. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  935. .flags = IORESOURCE_MEM,
  936. },
  937. [1] = {
  938. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  939. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  940. .flags = IORESOURCE_IRQ,
  941. },
  942. };
  943. static struct platform_device at91sam9g45_rtc_device = {
  944. .name = "at91_rtc",
  945. .id = -1,
  946. .resource = rtc_resources,
  947. .num_resources = ARRAY_SIZE(rtc_resources),
  948. };
  949. static void __init at91_add_device_rtc(void)
  950. {
  951. platform_device_register(&at91sam9g45_rtc_device);
  952. }
  953. #else
  954. static void __init at91_add_device_rtc(void) {}
  955. #endif
  956. /* --------------------------------------------------------------------
  957. * ADC and touchscreen
  958. * -------------------------------------------------------------------- */
  959. #if IS_ENABLED(CONFIG_AT91_ADC)
  960. static struct at91_adc_data adc_data;
  961. static struct resource adc_resources[] = {
  962. [0] = {
  963. .start = AT91SAM9G45_BASE_TSC,
  964. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  965. .flags = IORESOURCE_MEM,
  966. },
  967. [1] = {
  968. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  969. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  970. .flags = IORESOURCE_IRQ,
  971. }
  972. };
  973. static struct platform_device at91_adc_device = {
  974. .name = "at91sam9g45-adc",
  975. .id = -1,
  976. .dev = {
  977. .platform_data = &adc_data,
  978. },
  979. .resource = adc_resources,
  980. .num_resources = ARRAY_SIZE(adc_resources),
  981. };
  982. static struct at91_adc_trigger at91_adc_triggers[] = {
  983. [0] = {
  984. .name = "external-rising",
  985. .value = 1,
  986. .is_external = true,
  987. },
  988. [1] = {
  989. .name = "external-falling",
  990. .value = 2,
  991. .is_external = true,
  992. },
  993. [2] = {
  994. .name = "external-any",
  995. .value = 3,
  996. .is_external = true,
  997. },
  998. [3] = {
  999. .name = "continuous",
  1000. .value = 6,
  1001. .is_external = false,
  1002. },
  1003. };
  1004. void __init at91_add_device_adc(struct at91_adc_data *data)
  1005. {
  1006. if (!data)
  1007. return;
  1008. if (test_bit(0, &data->channels_used))
  1009. at91_set_gpio_input(AT91_PIN_PD20, 0);
  1010. if (test_bit(1, &data->channels_used))
  1011. at91_set_gpio_input(AT91_PIN_PD21, 0);
  1012. if (test_bit(2, &data->channels_used))
  1013. at91_set_gpio_input(AT91_PIN_PD22, 0);
  1014. if (test_bit(3, &data->channels_used))
  1015. at91_set_gpio_input(AT91_PIN_PD23, 0);
  1016. if (test_bit(4, &data->channels_used))
  1017. at91_set_gpio_input(AT91_PIN_PD24, 0);
  1018. if (test_bit(5, &data->channels_used))
  1019. at91_set_gpio_input(AT91_PIN_PD25, 0);
  1020. if (test_bit(6, &data->channels_used))
  1021. at91_set_gpio_input(AT91_PIN_PD26, 0);
  1022. if (test_bit(7, &data->channels_used))
  1023. at91_set_gpio_input(AT91_PIN_PD27, 0);
  1024. if (data->use_external_triggers)
  1025. at91_set_A_periph(AT91_PIN_PD28, 0);
  1026. data->startup_time = 40;
  1027. data->trigger_number = 4;
  1028. data->trigger_list = at91_adc_triggers;
  1029. adc_data = *data;
  1030. platform_device_register(&at91_adc_device);
  1031. }
  1032. #else
  1033. void __init at91_add_device_adc(struct at91_adc_data *data) {}
  1034. #endif
  1035. /* --------------------------------------------------------------------
  1036. * RTT
  1037. * -------------------------------------------------------------------- */
  1038. static struct resource rtt_resources[] = {
  1039. {
  1040. .start = AT91SAM9G45_BASE_RTT,
  1041. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1042. .flags = IORESOURCE_MEM,
  1043. }, {
  1044. .flags = IORESOURCE_MEM,
  1045. }, {
  1046. .flags = IORESOURCE_IRQ,
  1047. }
  1048. };
  1049. static struct platform_device at91sam9g45_rtt_device = {
  1050. .name = "at91_rtt",
  1051. .id = 0,
  1052. .resource = rtt_resources,
  1053. };
  1054. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1055. static void __init at91_add_device_rtt_rtc(void)
  1056. {
  1057. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1058. /*
  1059. * The second resource is needed:
  1060. * GPBR will serve as the storage for RTC time offset
  1061. */
  1062. at91sam9g45_rtt_device.num_resources = 3;
  1063. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1064. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1065. rtt_resources[1].end = rtt_resources[1].start + 3;
  1066. rtt_resources[2].start = NR_IRQS_LEGACY + AT91_ID_SYS;
  1067. rtt_resources[2].end = NR_IRQS_LEGACY + AT91_ID_SYS;
  1068. }
  1069. #else
  1070. static void __init at91_add_device_rtt_rtc(void)
  1071. {
  1072. /* Only one resource is needed: RTT not used as RTC */
  1073. at91sam9g45_rtt_device.num_resources = 1;
  1074. }
  1075. #endif
  1076. static void __init at91_add_device_rtt(void)
  1077. {
  1078. at91_add_device_rtt_rtc();
  1079. platform_device_register(&at91sam9g45_rtt_device);
  1080. }
  1081. /* --------------------------------------------------------------------
  1082. * TRNG
  1083. * -------------------------------------------------------------------- */
  1084. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1085. static struct resource trng_resources[] = {
  1086. {
  1087. .start = AT91SAM9G45_BASE_TRNG,
  1088. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1089. .flags = IORESOURCE_MEM,
  1090. },
  1091. };
  1092. static struct platform_device at91sam9g45_trng_device = {
  1093. .name = "atmel-trng",
  1094. .id = -1,
  1095. .resource = trng_resources,
  1096. .num_resources = ARRAY_SIZE(trng_resources),
  1097. };
  1098. static void __init at91_add_device_trng(void)
  1099. {
  1100. platform_device_register(&at91sam9g45_trng_device);
  1101. }
  1102. #else
  1103. static void __init at91_add_device_trng(void) {}
  1104. #endif
  1105. /* --------------------------------------------------------------------
  1106. * Watchdog
  1107. * -------------------------------------------------------------------- */
  1108. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1109. static struct resource wdt_resources[] = {
  1110. {
  1111. .start = AT91SAM9G45_BASE_WDT,
  1112. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1113. .flags = IORESOURCE_MEM,
  1114. }
  1115. };
  1116. static struct platform_device at91sam9g45_wdt_device = {
  1117. .name = "at91_wdt",
  1118. .id = -1,
  1119. .resource = wdt_resources,
  1120. .num_resources = ARRAY_SIZE(wdt_resources),
  1121. };
  1122. static void __init at91_add_device_watchdog(void)
  1123. {
  1124. platform_device_register(&at91sam9g45_wdt_device);
  1125. }
  1126. #else
  1127. static void __init at91_add_device_watchdog(void) {}
  1128. #endif
  1129. /* --------------------------------------------------------------------
  1130. * PWM
  1131. * --------------------------------------------------------------------*/
  1132. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1133. static u32 pwm_mask;
  1134. static struct resource pwm_resources[] = {
  1135. [0] = {
  1136. .start = AT91SAM9G45_BASE_PWMC,
  1137. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1138. .flags = IORESOURCE_MEM,
  1139. },
  1140. [1] = {
  1141. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1142. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1143. .flags = IORESOURCE_IRQ,
  1144. },
  1145. };
  1146. static struct platform_device at91sam9g45_pwm0_device = {
  1147. .name = "atmel_pwm",
  1148. .id = -1,
  1149. .dev = {
  1150. .platform_data = &pwm_mask,
  1151. },
  1152. .resource = pwm_resources,
  1153. .num_resources = ARRAY_SIZE(pwm_resources),
  1154. };
  1155. void __init at91_add_device_pwm(u32 mask)
  1156. {
  1157. if (mask & (1 << AT91_PWM0))
  1158. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1159. if (mask & (1 << AT91_PWM1))
  1160. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1161. if (mask & (1 << AT91_PWM2))
  1162. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1163. if (mask & (1 << AT91_PWM3))
  1164. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1165. pwm_mask = mask;
  1166. platform_device_register(&at91sam9g45_pwm0_device);
  1167. }
  1168. #else
  1169. void __init at91_add_device_pwm(u32 mask) {}
  1170. #endif
  1171. /* --------------------------------------------------------------------
  1172. * SSC -- Synchronous Serial Controller
  1173. * -------------------------------------------------------------------- */
  1174. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1175. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1176. static struct resource ssc0_resources[] = {
  1177. [0] = {
  1178. .start = AT91SAM9G45_BASE_SSC0,
  1179. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1180. .flags = IORESOURCE_MEM,
  1181. },
  1182. [1] = {
  1183. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1184. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1185. .flags = IORESOURCE_IRQ,
  1186. },
  1187. };
  1188. static struct platform_device at91sam9g45_ssc0_device = {
  1189. .name = "at91sam9g45_ssc",
  1190. .id = 0,
  1191. .dev = {
  1192. .dma_mask = &ssc0_dmamask,
  1193. .coherent_dma_mask = DMA_BIT_MASK(32),
  1194. },
  1195. .resource = ssc0_resources,
  1196. .num_resources = ARRAY_SIZE(ssc0_resources),
  1197. };
  1198. static inline void configure_ssc0_pins(unsigned pins)
  1199. {
  1200. if (pins & ATMEL_SSC_TF)
  1201. at91_set_A_periph(AT91_PIN_PD1, 1);
  1202. if (pins & ATMEL_SSC_TK)
  1203. at91_set_A_periph(AT91_PIN_PD0, 1);
  1204. if (pins & ATMEL_SSC_TD)
  1205. at91_set_A_periph(AT91_PIN_PD2, 1);
  1206. if (pins & ATMEL_SSC_RD)
  1207. at91_set_A_periph(AT91_PIN_PD3, 1);
  1208. if (pins & ATMEL_SSC_RK)
  1209. at91_set_A_periph(AT91_PIN_PD4, 1);
  1210. if (pins & ATMEL_SSC_RF)
  1211. at91_set_A_periph(AT91_PIN_PD5, 1);
  1212. }
  1213. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1214. static struct resource ssc1_resources[] = {
  1215. [0] = {
  1216. .start = AT91SAM9G45_BASE_SSC1,
  1217. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1218. .flags = IORESOURCE_MEM,
  1219. },
  1220. [1] = {
  1221. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1222. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1223. .flags = IORESOURCE_IRQ,
  1224. },
  1225. };
  1226. static struct platform_device at91sam9g45_ssc1_device = {
  1227. .name = "at91sam9g45_ssc",
  1228. .id = 1,
  1229. .dev = {
  1230. .dma_mask = &ssc1_dmamask,
  1231. .coherent_dma_mask = DMA_BIT_MASK(32),
  1232. },
  1233. .resource = ssc1_resources,
  1234. .num_resources = ARRAY_SIZE(ssc1_resources),
  1235. };
  1236. static inline void configure_ssc1_pins(unsigned pins)
  1237. {
  1238. if (pins & ATMEL_SSC_TF)
  1239. at91_set_A_periph(AT91_PIN_PD14, 1);
  1240. if (pins & ATMEL_SSC_TK)
  1241. at91_set_A_periph(AT91_PIN_PD12, 1);
  1242. if (pins & ATMEL_SSC_TD)
  1243. at91_set_A_periph(AT91_PIN_PD10, 1);
  1244. if (pins & ATMEL_SSC_RD)
  1245. at91_set_A_periph(AT91_PIN_PD11, 1);
  1246. if (pins & ATMEL_SSC_RK)
  1247. at91_set_A_periph(AT91_PIN_PD13, 1);
  1248. if (pins & ATMEL_SSC_RF)
  1249. at91_set_A_periph(AT91_PIN_PD15, 1);
  1250. }
  1251. /*
  1252. * SSC controllers are accessed through library code, instead of any
  1253. * kind of all-singing/all-dancing driver. For example one could be
  1254. * used by a particular I2S audio codec's driver, while another one
  1255. * on the same system might be used by a custom data capture driver.
  1256. */
  1257. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1258. {
  1259. struct platform_device *pdev;
  1260. /*
  1261. * NOTE: caller is responsible for passing information matching
  1262. * "pins" to whatever will be using each particular controller.
  1263. */
  1264. switch (id) {
  1265. case AT91SAM9G45_ID_SSC0:
  1266. pdev = &at91sam9g45_ssc0_device;
  1267. configure_ssc0_pins(pins);
  1268. break;
  1269. case AT91SAM9G45_ID_SSC1:
  1270. pdev = &at91sam9g45_ssc1_device;
  1271. configure_ssc1_pins(pins);
  1272. break;
  1273. default:
  1274. return;
  1275. }
  1276. platform_device_register(pdev);
  1277. }
  1278. #else
  1279. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1280. #endif
  1281. /* --------------------------------------------------------------------
  1282. * UART
  1283. * -------------------------------------------------------------------- */
  1284. #if defined(CONFIG_SERIAL_ATMEL)
  1285. static struct resource dbgu_resources[] = {
  1286. [0] = {
  1287. .start = AT91SAM9G45_BASE_DBGU,
  1288. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1289. .flags = IORESOURCE_MEM,
  1290. },
  1291. [1] = {
  1292. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  1293. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  1294. .flags = IORESOURCE_IRQ,
  1295. },
  1296. };
  1297. static struct atmel_uart_data dbgu_data = {
  1298. .use_dma_tx = 0,
  1299. .use_dma_rx = 0,
  1300. };
  1301. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1302. static struct platform_device at91sam9g45_dbgu_device = {
  1303. .name = "atmel_usart",
  1304. .id = 0,
  1305. .dev = {
  1306. .dma_mask = &dbgu_dmamask,
  1307. .coherent_dma_mask = DMA_BIT_MASK(32),
  1308. .platform_data = &dbgu_data,
  1309. },
  1310. .resource = dbgu_resources,
  1311. .num_resources = ARRAY_SIZE(dbgu_resources),
  1312. };
  1313. static inline void configure_dbgu_pins(void)
  1314. {
  1315. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1316. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1317. }
  1318. static struct resource uart0_resources[] = {
  1319. [0] = {
  1320. .start = AT91SAM9G45_BASE_US0,
  1321. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1322. .flags = IORESOURCE_MEM,
  1323. },
  1324. [1] = {
  1325. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1326. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1327. .flags = IORESOURCE_IRQ,
  1328. },
  1329. };
  1330. static struct atmel_uart_data uart0_data = {
  1331. .use_dma_tx = 1,
  1332. .use_dma_rx = 1,
  1333. };
  1334. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1335. static struct platform_device at91sam9g45_uart0_device = {
  1336. .name = "atmel_usart",
  1337. .id = 1,
  1338. .dev = {
  1339. .dma_mask = &uart0_dmamask,
  1340. .coherent_dma_mask = DMA_BIT_MASK(32),
  1341. .platform_data = &uart0_data,
  1342. },
  1343. .resource = uart0_resources,
  1344. .num_resources = ARRAY_SIZE(uart0_resources),
  1345. };
  1346. static inline void configure_usart0_pins(unsigned pins)
  1347. {
  1348. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1349. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1350. if (pins & ATMEL_UART_RTS)
  1351. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1352. if (pins & ATMEL_UART_CTS)
  1353. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1354. }
  1355. static struct resource uart1_resources[] = {
  1356. [0] = {
  1357. .start = AT91SAM9G45_BASE_US1,
  1358. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1359. .flags = IORESOURCE_MEM,
  1360. },
  1361. [1] = {
  1362. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1363. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1364. .flags = IORESOURCE_IRQ,
  1365. },
  1366. };
  1367. static struct atmel_uart_data uart1_data = {
  1368. .use_dma_tx = 1,
  1369. .use_dma_rx = 1,
  1370. };
  1371. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1372. static struct platform_device at91sam9g45_uart1_device = {
  1373. .name = "atmel_usart",
  1374. .id = 2,
  1375. .dev = {
  1376. .dma_mask = &uart1_dmamask,
  1377. .coherent_dma_mask = DMA_BIT_MASK(32),
  1378. .platform_data = &uart1_data,
  1379. },
  1380. .resource = uart1_resources,
  1381. .num_resources = ARRAY_SIZE(uart1_resources),
  1382. };
  1383. static inline void configure_usart1_pins(unsigned pins)
  1384. {
  1385. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1386. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1387. if (pins & ATMEL_UART_RTS)
  1388. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1389. if (pins & ATMEL_UART_CTS)
  1390. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1391. }
  1392. static struct resource uart2_resources[] = {
  1393. [0] = {
  1394. .start = AT91SAM9G45_BASE_US2,
  1395. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1396. .flags = IORESOURCE_MEM,
  1397. },
  1398. [1] = {
  1399. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1400. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1401. .flags = IORESOURCE_IRQ,
  1402. },
  1403. };
  1404. static struct atmel_uart_data uart2_data = {
  1405. .use_dma_tx = 1,
  1406. .use_dma_rx = 1,
  1407. };
  1408. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1409. static struct platform_device at91sam9g45_uart2_device = {
  1410. .name = "atmel_usart",
  1411. .id = 3,
  1412. .dev = {
  1413. .dma_mask = &uart2_dmamask,
  1414. .coherent_dma_mask = DMA_BIT_MASK(32),
  1415. .platform_data = &uart2_data,
  1416. },
  1417. .resource = uart2_resources,
  1418. .num_resources = ARRAY_SIZE(uart2_resources),
  1419. };
  1420. static inline void configure_usart2_pins(unsigned pins)
  1421. {
  1422. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1423. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1424. if (pins & ATMEL_UART_RTS)
  1425. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1426. if (pins & ATMEL_UART_CTS)
  1427. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1428. }
  1429. static struct resource uart3_resources[] = {
  1430. [0] = {
  1431. .start = AT91SAM9G45_BASE_US3,
  1432. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1433. .flags = IORESOURCE_MEM,
  1434. },
  1435. [1] = {
  1436. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1437. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1438. .flags = IORESOURCE_IRQ,
  1439. },
  1440. };
  1441. static struct atmel_uart_data uart3_data = {
  1442. .use_dma_tx = 1,
  1443. .use_dma_rx = 1,
  1444. };
  1445. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1446. static struct platform_device at91sam9g45_uart3_device = {
  1447. .name = "atmel_usart",
  1448. .id = 4,
  1449. .dev = {
  1450. .dma_mask = &uart3_dmamask,
  1451. .coherent_dma_mask = DMA_BIT_MASK(32),
  1452. .platform_data = &uart3_data,
  1453. },
  1454. .resource = uart3_resources,
  1455. .num_resources = ARRAY_SIZE(uart3_resources),
  1456. };
  1457. static inline void configure_usart3_pins(unsigned pins)
  1458. {
  1459. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1460. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1461. if (pins & ATMEL_UART_RTS)
  1462. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1463. if (pins & ATMEL_UART_CTS)
  1464. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1465. }
  1466. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1467. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1468. {
  1469. struct platform_device *pdev;
  1470. struct atmel_uart_data *pdata;
  1471. switch (id) {
  1472. case 0: /* DBGU */
  1473. pdev = &at91sam9g45_dbgu_device;
  1474. configure_dbgu_pins();
  1475. break;
  1476. case AT91SAM9G45_ID_US0:
  1477. pdev = &at91sam9g45_uart0_device;
  1478. configure_usart0_pins(pins);
  1479. break;
  1480. case AT91SAM9G45_ID_US1:
  1481. pdev = &at91sam9g45_uart1_device;
  1482. configure_usart1_pins(pins);
  1483. break;
  1484. case AT91SAM9G45_ID_US2:
  1485. pdev = &at91sam9g45_uart2_device;
  1486. configure_usart2_pins(pins);
  1487. break;
  1488. case AT91SAM9G45_ID_US3:
  1489. pdev = &at91sam9g45_uart3_device;
  1490. configure_usart3_pins(pins);
  1491. break;
  1492. default:
  1493. return;
  1494. }
  1495. pdata = pdev->dev.platform_data;
  1496. pdata->num = portnr; /* update to mapped ID */
  1497. if (portnr < ATMEL_MAX_UART)
  1498. at91_uarts[portnr] = pdev;
  1499. }
  1500. void __init at91_add_device_serial(void)
  1501. {
  1502. int i;
  1503. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1504. if (at91_uarts[i])
  1505. platform_device_register(at91_uarts[i]);
  1506. }
  1507. }
  1508. #else
  1509. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1510. void __init at91_add_device_serial(void) {}
  1511. #endif
  1512. /* --------------------------------------------------------------------
  1513. * SHA1/SHA256
  1514. * -------------------------------------------------------------------- */
  1515. #if defined(CONFIG_CRYPTO_DEV_ATMEL_SHA) || defined(CONFIG_CRYPTO_DEV_ATMEL_SHA_MODULE)
  1516. static struct resource sha_resources[] = {
  1517. {
  1518. .start = AT91SAM9G45_BASE_SHA,
  1519. .end = AT91SAM9G45_BASE_SHA + SZ_16K - 1,
  1520. .flags = IORESOURCE_MEM,
  1521. },
  1522. [1] = {
  1523. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1524. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1525. .flags = IORESOURCE_IRQ,
  1526. },
  1527. };
  1528. static struct platform_device at91sam9g45_sha_device = {
  1529. .name = "atmel_sha",
  1530. .id = -1,
  1531. .resource = sha_resources,
  1532. .num_resources = ARRAY_SIZE(sha_resources),
  1533. };
  1534. static void __init at91_add_device_sha(void)
  1535. {
  1536. platform_device_register(&at91sam9g45_sha_device);
  1537. }
  1538. #else
  1539. static void __init at91_add_device_sha(void) {}
  1540. #endif
  1541. /* --------------------------------------------------------------------
  1542. * DES/TDES
  1543. * -------------------------------------------------------------------- */
  1544. #if defined(CONFIG_CRYPTO_DEV_ATMEL_TDES) || defined(CONFIG_CRYPTO_DEV_ATMEL_TDES_MODULE)
  1545. static struct resource tdes_resources[] = {
  1546. [0] = {
  1547. .start = AT91SAM9G45_BASE_TDES,
  1548. .end = AT91SAM9G45_BASE_TDES + SZ_16K - 1,
  1549. .flags = IORESOURCE_MEM,
  1550. },
  1551. [1] = {
  1552. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1553. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1554. .flags = IORESOURCE_IRQ,
  1555. },
  1556. };
  1557. static struct platform_device at91sam9g45_tdes_device = {
  1558. .name = "atmel_tdes",
  1559. .id = -1,
  1560. .resource = tdes_resources,
  1561. .num_resources = ARRAY_SIZE(tdes_resources),
  1562. };
  1563. static void __init at91_add_device_tdes(void)
  1564. {
  1565. platform_device_register(&at91sam9g45_tdes_device);
  1566. }
  1567. #else
  1568. static void __init at91_add_device_tdes(void) {}
  1569. #endif
  1570. /* --------------------------------------------------------------------
  1571. * AES
  1572. * -------------------------------------------------------------------- */
  1573. #if defined(CONFIG_CRYPTO_DEV_ATMEL_AES) || defined(CONFIG_CRYPTO_DEV_ATMEL_AES_MODULE)
  1574. static struct crypto_platform_data aes_data;
  1575. static struct crypto_dma_data alt_atslave;
  1576. static u64 aes_dmamask = DMA_BIT_MASK(32);
  1577. static struct resource aes_resources[] = {
  1578. [0] = {
  1579. .start = AT91SAM9G45_BASE_AES,
  1580. .end = AT91SAM9G45_BASE_AES + SZ_16K - 1,
  1581. .flags = IORESOURCE_MEM,
  1582. },
  1583. [1] = {
  1584. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1585. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1586. .flags = IORESOURCE_IRQ,
  1587. },
  1588. };
  1589. static struct platform_device at91sam9g45_aes_device = {
  1590. .name = "atmel_aes",
  1591. .id = -1,
  1592. .dev = {
  1593. .dma_mask = &aes_dmamask,
  1594. .coherent_dma_mask = DMA_BIT_MASK(32),
  1595. .platform_data = &aes_data,
  1596. },
  1597. .resource = aes_resources,
  1598. .num_resources = ARRAY_SIZE(aes_resources),
  1599. };
  1600. static void __init at91_add_device_aes(void)
  1601. {
  1602. struct at_dma_slave *atslave;
  1603. /* DMA TX slave channel configuration */
  1604. atslave = &alt_atslave.txdata;
  1605. atslave->dma_dev = &at_hdmac_device.dev;
  1606. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_SRC_H2SEL_HW |
  1607. ATC_SRC_PER(AT_DMA_ID_AES_RX);
  1608. /* DMA RX slave channel configuration */
  1609. atslave = &alt_atslave.rxdata;
  1610. atslave->dma_dev = &at_hdmac_device.dev;
  1611. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_DST_H2SEL_HW |
  1612. ATC_DST_PER(AT_DMA_ID_AES_TX);
  1613. aes_data.dma_slave = &alt_atslave;
  1614. platform_device_register(&at91sam9g45_aes_device);
  1615. }
  1616. #else
  1617. static void __init at91_add_device_aes(void) {}
  1618. #endif
  1619. /* -------------------------------------------------------------------- */
  1620. /*
  1621. * These devices are always present and don't need any board-specific
  1622. * setup.
  1623. */
  1624. static int __init at91_add_standard_devices(void)
  1625. {
  1626. if (of_have_populated_dt())
  1627. return 0;
  1628. at91_add_device_hdmac();
  1629. at91_add_device_rtc();
  1630. at91_add_device_rtt();
  1631. at91_add_device_trng();
  1632. at91_add_device_watchdog();
  1633. at91_add_device_tc();
  1634. at91_add_device_sha();
  1635. at91_add_device_tdes();
  1636. at91_add_device_aes();
  1637. return 0;
  1638. }
  1639. arch_initcall(at91_add_standard_devices);