at91rm9200.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/reboot.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <asm/system_misc.h>
  19. #include <mach/at91rm9200.h>
  20. #include <mach/at91_st.h>
  21. #include <mach/cpu.h>
  22. #include <mach/hardware.h>
  23. #include "at91_aic.h"
  24. #include "soc.h"
  25. #include "generic.h"
  26. #include "clock.h"
  27. #include "sam9_smc.h"
  28. #include "pm.h"
  29. /* --------------------------------------------------------------------
  30. * Clocks
  31. * -------------------------------------------------------------------- */
  32. /*
  33. * The peripheral clocks.
  34. */
  35. static struct clk udc_clk = {
  36. .name = "udc_clk",
  37. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  38. .type = CLK_TYPE_PERIPHERAL,
  39. };
  40. static struct clk ohci_clk = {
  41. .name = "ohci_clk",
  42. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  43. .type = CLK_TYPE_PERIPHERAL,
  44. };
  45. static struct clk ether_clk = {
  46. .name = "ether_clk",
  47. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  48. .type = CLK_TYPE_PERIPHERAL,
  49. };
  50. static struct clk mmc_clk = {
  51. .name = "mci_clk",
  52. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  53. .type = CLK_TYPE_PERIPHERAL,
  54. };
  55. static struct clk twi_clk = {
  56. .name = "twi_clk",
  57. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  58. .type = CLK_TYPE_PERIPHERAL,
  59. };
  60. static struct clk usart0_clk = {
  61. .name = "usart0_clk",
  62. .pmc_mask = 1 << AT91RM9200_ID_US0,
  63. .type = CLK_TYPE_PERIPHERAL,
  64. };
  65. static struct clk usart1_clk = {
  66. .name = "usart1_clk",
  67. .pmc_mask = 1 << AT91RM9200_ID_US1,
  68. .type = CLK_TYPE_PERIPHERAL,
  69. };
  70. static struct clk usart2_clk = {
  71. .name = "usart2_clk",
  72. .pmc_mask = 1 << AT91RM9200_ID_US2,
  73. .type = CLK_TYPE_PERIPHERAL,
  74. };
  75. static struct clk usart3_clk = {
  76. .name = "usart3_clk",
  77. .pmc_mask = 1 << AT91RM9200_ID_US3,
  78. .type = CLK_TYPE_PERIPHERAL,
  79. };
  80. static struct clk spi_clk = {
  81. .name = "spi_clk",
  82. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  83. .type = CLK_TYPE_PERIPHERAL,
  84. };
  85. static struct clk pioA_clk = {
  86. .name = "pioA_clk",
  87. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  88. .type = CLK_TYPE_PERIPHERAL,
  89. };
  90. static struct clk pioB_clk = {
  91. .name = "pioB_clk",
  92. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  93. .type = CLK_TYPE_PERIPHERAL,
  94. };
  95. static struct clk pioC_clk = {
  96. .name = "pioC_clk",
  97. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  98. .type = CLK_TYPE_PERIPHERAL,
  99. };
  100. static struct clk pioD_clk = {
  101. .name = "pioD_clk",
  102. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  103. .type = CLK_TYPE_PERIPHERAL,
  104. };
  105. static struct clk ssc0_clk = {
  106. .name = "ssc0_clk",
  107. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  108. .type = CLK_TYPE_PERIPHERAL,
  109. };
  110. static struct clk ssc1_clk = {
  111. .name = "ssc1_clk",
  112. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  113. .type = CLK_TYPE_PERIPHERAL,
  114. };
  115. static struct clk ssc2_clk = {
  116. .name = "ssc2_clk",
  117. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  118. .type = CLK_TYPE_PERIPHERAL,
  119. };
  120. static struct clk tc0_clk = {
  121. .name = "tc0_clk",
  122. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  123. .type = CLK_TYPE_PERIPHERAL,
  124. };
  125. static struct clk tc1_clk = {
  126. .name = "tc1_clk",
  127. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  128. .type = CLK_TYPE_PERIPHERAL,
  129. };
  130. static struct clk tc2_clk = {
  131. .name = "tc2_clk",
  132. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  133. .type = CLK_TYPE_PERIPHERAL,
  134. };
  135. static struct clk tc3_clk = {
  136. .name = "tc3_clk",
  137. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  138. .type = CLK_TYPE_PERIPHERAL,
  139. };
  140. static struct clk tc4_clk = {
  141. .name = "tc4_clk",
  142. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  143. .type = CLK_TYPE_PERIPHERAL,
  144. };
  145. static struct clk tc5_clk = {
  146. .name = "tc5_clk",
  147. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  148. .type = CLK_TYPE_PERIPHERAL,
  149. };
  150. static struct clk *periph_clocks[] __initdata = {
  151. &pioA_clk,
  152. &pioB_clk,
  153. &pioC_clk,
  154. &pioD_clk,
  155. &usart0_clk,
  156. &usart1_clk,
  157. &usart2_clk,
  158. &usart3_clk,
  159. &mmc_clk,
  160. &udc_clk,
  161. &twi_clk,
  162. &spi_clk,
  163. &ssc0_clk,
  164. &ssc1_clk,
  165. &ssc2_clk,
  166. &tc0_clk,
  167. &tc1_clk,
  168. &tc2_clk,
  169. &tc3_clk,
  170. &tc4_clk,
  171. &tc5_clk,
  172. &ohci_clk,
  173. &ether_clk,
  174. // irq0 .. irq6
  175. };
  176. static struct clk_lookup periph_clocks_lookups[] = {
  177. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  178. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  179. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  180. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  181. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  182. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  185. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
  186. CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
  187. CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
  188. CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
  189. CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
  190. /* fake hclk clock */
  191. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  192. CLKDEV_CON_ID("pioA", &pioA_clk),
  193. CLKDEV_CON_ID("pioB", &pioB_clk),
  194. CLKDEV_CON_ID("pioC", &pioC_clk),
  195. CLKDEV_CON_ID("pioD", &pioD_clk),
  196. /* usart lookup table for DT entries */
  197. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  198. CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
  199. CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
  201. CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
  202. /* tc lookup table for DT entries */
  203. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  204. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  205. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  206. CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
  207. CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
  208. CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
  209. CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
  210. CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
  211. CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
  212. CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
  213. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  214. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  215. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  216. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
  217. };
  218. static struct clk_lookup usart_clocks_lookups[] = {
  219. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  220. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  221. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  222. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  223. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  224. };
  225. /*
  226. * The four programmable clocks.
  227. * You must configure pin multiplexing to bring these signals out.
  228. */
  229. static struct clk pck0 = {
  230. .name = "pck0",
  231. .pmc_mask = AT91_PMC_PCK0,
  232. .type = CLK_TYPE_PROGRAMMABLE,
  233. .id = 0,
  234. };
  235. static struct clk pck1 = {
  236. .name = "pck1",
  237. .pmc_mask = AT91_PMC_PCK1,
  238. .type = CLK_TYPE_PROGRAMMABLE,
  239. .id = 1,
  240. };
  241. static struct clk pck2 = {
  242. .name = "pck2",
  243. .pmc_mask = AT91_PMC_PCK2,
  244. .type = CLK_TYPE_PROGRAMMABLE,
  245. .id = 2,
  246. };
  247. static struct clk pck3 = {
  248. .name = "pck3",
  249. .pmc_mask = AT91_PMC_PCK3,
  250. .type = CLK_TYPE_PROGRAMMABLE,
  251. .id = 3,
  252. };
  253. static void __init at91rm9200_register_clocks(void)
  254. {
  255. int i;
  256. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  257. clk_register(periph_clocks[i]);
  258. clkdev_add_table(periph_clocks_lookups,
  259. ARRAY_SIZE(periph_clocks_lookups));
  260. clkdev_add_table(usart_clocks_lookups,
  261. ARRAY_SIZE(usart_clocks_lookups));
  262. clk_register(&pck0);
  263. clk_register(&pck1);
  264. clk_register(&pck2);
  265. clk_register(&pck3);
  266. }
  267. /* --------------------------------------------------------------------
  268. * GPIO
  269. * -------------------------------------------------------------------- */
  270. static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
  271. {
  272. .id = AT91RM9200_ID_PIOA,
  273. .regbase = AT91RM9200_BASE_PIOA,
  274. }, {
  275. .id = AT91RM9200_ID_PIOB,
  276. .regbase = AT91RM9200_BASE_PIOB,
  277. }, {
  278. .id = AT91RM9200_ID_PIOC,
  279. .regbase = AT91RM9200_BASE_PIOC,
  280. }, {
  281. .id = AT91RM9200_ID_PIOD,
  282. .regbase = AT91RM9200_BASE_PIOD,
  283. }
  284. };
  285. static void at91rm9200_idle(void)
  286. {
  287. /*
  288. * Disable the processor clock. The processor will be automatically
  289. * re-enabled by an interrupt or by a reset.
  290. */
  291. at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  292. }
  293. static void at91rm9200_restart(enum reboot_mode reboot_mode, const char *cmd)
  294. {
  295. /*
  296. * Perform a hardware reset with the use of the Watchdog timer.
  297. */
  298. at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  299. at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
  300. }
  301. /* --------------------------------------------------------------------
  302. * AT91RM9200 processor initialization
  303. * -------------------------------------------------------------------- */
  304. static void __init at91rm9200_map_io(void)
  305. {
  306. /* Map peripherals */
  307. at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
  308. }
  309. static void __init at91rm9200_ioremap_registers(void)
  310. {
  311. at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
  312. at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
  313. at91_pm_set_standby(at91rm9200_standby);
  314. }
  315. static void __init at91rm9200_initialize(void)
  316. {
  317. arm_pm_idle = at91rm9200_idle;
  318. arm_pm_restart = at91rm9200_restart;
  319. /* Initialize GPIO subsystem */
  320. at91_gpio_init(at91rm9200_gpio,
  321. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  322. }
  323. /* --------------------------------------------------------------------
  324. * Interrupt initialization
  325. * -------------------------------------------------------------------- */
  326. /*
  327. * The default interrupt priority levels (0 = lowest, 7 = highest).
  328. */
  329. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  330. 7, /* Advanced Interrupt Controller (FIQ) */
  331. 7, /* System Peripherals */
  332. 1, /* Parallel IO Controller A */
  333. 1, /* Parallel IO Controller B */
  334. 1, /* Parallel IO Controller C */
  335. 1, /* Parallel IO Controller D */
  336. 5, /* USART 0 */
  337. 5, /* USART 1 */
  338. 5, /* USART 2 */
  339. 5, /* USART 3 */
  340. 0, /* Multimedia Card Interface */
  341. 2, /* USB Device Port */
  342. 6, /* Two-Wire Interface */
  343. 5, /* Serial Peripheral Interface */
  344. 4, /* Serial Synchronous Controller 0 */
  345. 4, /* Serial Synchronous Controller 1 */
  346. 4, /* Serial Synchronous Controller 2 */
  347. 0, /* Timer Counter 0 */
  348. 0, /* Timer Counter 1 */
  349. 0, /* Timer Counter 2 */
  350. 0, /* Timer Counter 3 */
  351. 0, /* Timer Counter 4 */
  352. 0, /* Timer Counter 5 */
  353. 2, /* USB Host port */
  354. 3, /* Ethernet MAC */
  355. 0, /* Advanced Interrupt Controller (IRQ0) */
  356. 0, /* Advanced Interrupt Controller (IRQ1) */
  357. 0, /* Advanced Interrupt Controller (IRQ2) */
  358. 0, /* Advanced Interrupt Controller (IRQ3) */
  359. 0, /* Advanced Interrupt Controller (IRQ4) */
  360. 0, /* Advanced Interrupt Controller (IRQ5) */
  361. 0 /* Advanced Interrupt Controller (IRQ6) */
  362. };
  363. AT91_SOC_START(at91rm9200)
  364. .map_io = at91rm9200_map_io,
  365. .default_irq_priority = at91rm9200_default_irq_priority,
  366. .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  367. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  368. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  369. | (1 << AT91RM9200_ID_IRQ6),
  370. .ioremap_registers = at91rm9200_ioremap_registers,
  371. .register_clocks = at91rm9200_register_clocks,
  372. .init = at91rm9200_initialize,
  373. AT91_SOC_END