amdgpu_object.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include "amdgpu.h"
  37. #include "amdgpu_trace.h"
  38. int amdgpu_ttm_init(struct amdgpu_device *adev);
  39. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  40. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  41. struct ttm_mem_reg * mem)
  42. {
  43. u64 ret = 0;
  44. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  45. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  46. adev->mc.visible_vram_size ?
  47. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT):
  48. mem->size;
  49. }
  50. return ret;
  51. }
  52. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  53. struct ttm_mem_reg *old_mem,
  54. struct ttm_mem_reg *new_mem)
  55. {
  56. u64 vis_size;
  57. if (!adev)
  58. return;
  59. if (new_mem) {
  60. switch (new_mem->mem_type) {
  61. case TTM_PL_TT:
  62. atomic64_add(new_mem->size, &adev->gtt_usage);
  63. break;
  64. case TTM_PL_VRAM:
  65. atomic64_add(new_mem->size, &adev->vram_usage);
  66. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  67. atomic64_add(vis_size, &adev->vram_vis_usage);
  68. break;
  69. }
  70. }
  71. if (old_mem) {
  72. switch (old_mem->mem_type) {
  73. case TTM_PL_TT:
  74. atomic64_sub(old_mem->size, &adev->gtt_usage);
  75. break;
  76. case TTM_PL_VRAM:
  77. atomic64_sub(old_mem->size, &adev->vram_usage);
  78. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  79. atomic64_sub(vis_size, &adev->vram_vis_usage);
  80. break;
  81. }
  82. }
  83. }
  84. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  85. {
  86. struct amdgpu_bo *bo;
  87. bo = container_of(tbo, struct amdgpu_bo, tbo);
  88. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  89. amdgpu_mn_unregister(bo);
  90. mutex_lock(&bo->adev->gem.mutex);
  91. list_del_init(&bo->list);
  92. mutex_unlock(&bo->adev->gem.mutex);
  93. drm_gem_object_release(&bo->gem_base);
  94. kfree(bo->metadata);
  95. kfree(bo);
  96. }
  97. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  98. {
  99. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  100. return true;
  101. return false;
  102. }
  103. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  104. {
  105. u32 c = 0, i;
  106. rbo->placement.placement = rbo->placements;
  107. rbo->placement.busy_placement = rbo->placements;
  108. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  109. if (rbo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  110. rbo->adev->mc.visible_vram_size < rbo->adev->mc.real_vram_size) {
  111. rbo->placements[c].fpfn =
  112. rbo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  113. rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  114. TTM_PL_FLAG_VRAM;
  115. }
  116. rbo->placements[c].fpfn = 0;
  117. rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  118. TTM_PL_FLAG_VRAM;
  119. }
  120. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  121. if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_UC) {
  122. rbo->placements[c].fpfn = 0;
  123. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_TT;
  124. } else if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_WC) {
  125. rbo->placements[c].fpfn = 0;
  126. rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  127. TTM_PL_FLAG_UNCACHED;
  128. } else {
  129. rbo->placements[c].fpfn = 0;
  130. rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  131. }
  132. }
  133. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  134. if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_UC) {
  135. rbo->placements[c].fpfn = 0;
  136. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_SYSTEM;
  137. } else if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_WC) {
  138. rbo->placements[c].fpfn = 0;
  139. rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  140. TTM_PL_FLAG_UNCACHED;
  141. } else {
  142. rbo->placements[c].fpfn = 0;
  143. rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  144. }
  145. }
  146. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  147. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  148. AMDGPU_PL_FLAG_GDS;
  149. }
  150. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  151. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  152. AMDGPU_PL_FLAG_GWS;
  153. }
  154. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  155. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  156. AMDGPU_PL_FLAG_OA;
  157. }
  158. if (!c) {
  159. rbo->placements[c].fpfn = 0;
  160. rbo->placements[c++].flags = TTM_PL_MASK_CACHING |
  161. TTM_PL_FLAG_SYSTEM;
  162. }
  163. rbo->placement.num_placement = c;
  164. rbo->placement.num_busy_placement = c;
  165. for (i = 0; i < c; i++) {
  166. if ((rbo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  167. (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  168. !rbo->placements[i].fpfn)
  169. rbo->placements[i].lpfn =
  170. rbo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  171. else
  172. rbo->placements[i].lpfn = 0;
  173. }
  174. }
  175. int amdgpu_bo_create(struct amdgpu_device *adev,
  176. unsigned long size, int byte_align, bool kernel, u32 domain, u64 flags,
  177. struct sg_table *sg, struct amdgpu_bo **bo_ptr)
  178. {
  179. struct amdgpu_bo *bo;
  180. enum ttm_bo_type type;
  181. unsigned long page_align;
  182. size_t acc_size;
  183. int r;
  184. /* VI has a hw bug where VM PTEs have to be allocated in groups of 8.
  185. * do this as a temporary workaround
  186. */
  187. if (!(domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  188. if (adev->asic_type >= CHIP_TOPAZ) {
  189. if (byte_align & 0x7fff)
  190. byte_align = ALIGN(byte_align, 0x8000);
  191. if (size & 0x7fff)
  192. size = ALIGN(size, 0x8000);
  193. }
  194. }
  195. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  196. size = ALIGN(size, PAGE_SIZE);
  197. if (kernel) {
  198. type = ttm_bo_type_kernel;
  199. } else if (sg) {
  200. type = ttm_bo_type_sg;
  201. } else {
  202. type = ttm_bo_type_device;
  203. }
  204. *bo_ptr = NULL;
  205. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  206. sizeof(struct amdgpu_bo));
  207. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  208. if (bo == NULL)
  209. return -ENOMEM;
  210. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  211. if (unlikely(r)) {
  212. kfree(bo);
  213. return r;
  214. }
  215. bo->adev = adev;
  216. INIT_LIST_HEAD(&bo->list);
  217. INIT_LIST_HEAD(&bo->va);
  218. bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  219. AMDGPU_GEM_DOMAIN_GTT |
  220. AMDGPU_GEM_DOMAIN_CPU |
  221. AMDGPU_GEM_DOMAIN_GDS |
  222. AMDGPU_GEM_DOMAIN_GWS |
  223. AMDGPU_GEM_DOMAIN_OA);
  224. bo->flags = flags;
  225. amdgpu_ttm_placement_from_domain(bo, domain);
  226. /* Kernel allocation are uninterruptible */
  227. down_read(&adev->pm.mclk_lock);
  228. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  229. &bo->placement, page_align, !kernel, NULL,
  230. acc_size, sg, NULL, &amdgpu_ttm_bo_destroy);
  231. up_read(&adev->pm.mclk_lock);
  232. if (unlikely(r != 0)) {
  233. return r;
  234. }
  235. *bo_ptr = bo;
  236. trace_amdgpu_bo_create(bo);
  237. return 0;
  238. }
  239. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  240. {
  241. bool is_iomem;
  242. int r;
  243. if (bo->kptr) {
  244. if (ptr) {
  245. *ptr = bo->kptr;
  246. }
  247. return 0;
  248. }
  249. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  250. if (r) {
  251. return r;
  252. }
  253. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  254. if (ptr) {
  255. *ptr = bo->kptr;
  256. }
  257. return 0;
  258. }
  259. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  260. {
  261. if (bo->kptr == NULL)
  262. return;
  263. bo->kptr = NULL;
  264. ttm_bo_kunmap(&bo->kmap);
  265. }
  266. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  267. {
  268. if (bo == NULL)
  269. return NULL;
  270. ttm_bo_reference(&bo->tbo);
  271. return bo;
  272. }
  273. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  274. {
  275. struct ttm_buffer_object *tbo;
  276. if ((*bo) == NULL)
  277. return;
  278. tbo = &((*bo)->tbo);
  279. ttm_bo_unref(&tbo);
  280. if (tbo == NULL)
  281. *bo = NULL;
  282. }
  283. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, u64 max_offset,
  284. u64 *gpu_addr)
  285. {
  286. int r, i;
  287. if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
  288. return -EPERM;
  289. if (bo->pin_count) {
  290. bo->pin_count++;
  291. if (gpu_addr)
  292. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  293. if (max_offset != 0) {
  294. u64 domain_start;
  295. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  296. domain_start = bo->adev->mc.vram_start;
  297. else
  298. domain_start = bo->adev->mc.gtt_start;
  299. WARN_ON_ONCE(max_offset <
  300. (amdgpu_bo_gpu_offset(bo) - domain_start));
  301. }
  302. return 0;
  303. }
  304. amdgpu_ttm_placement_from_domain(bo, domain);
  305. for (i = 0; i < bo->placement.num_placement; i++) {
  306. /* force to pin into visible video ram */
  307. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  308. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  309. (!max_offset || max_offset > bo->adev->mc.visible_vram_size))
  310. bo->placements[i].lpfn =
  311. bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  312. else
  313. bo->placements[i].lpfn = max_offset >> PAGE_SHIFT;
  314. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  315. }
  316. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  317. if (likely(r == 0)) {
  318. bo->pin_count = 1;
  319. if (gpu_addr != NULL)
  320. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  321. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  322. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  323. else
  324. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  325. } else {
  326. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  327. }
  328. return r;
  329. }
  330. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  331. {
  332. return amdgpu_bo_pin_restricted(bo, domain, 0, gpu_addr);
  333. }
  334. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  335. {
  336. int r, i;
  337. if (!bo->pin_count) {
  338. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  339. return 0;
  340. }
  341. bo->pin_count--;
  342. if (bo->pin_count)
  343. return 0;
  344. for (i = 0; i < bo->placement.num_placement; i++) {
  345. bo->placements[i].lpfn = 0;
  346. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  347. }
  348. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  349. if (likely(r == 0)) {
  350. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  351. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  352. else
  353. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  354. } else {
  355. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  356. }
  357. return r;
  358. }
  359. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  360. {
  361. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  362. if (0 && (adev->flags & AMDGPU_IS_APU)) {
  363. /* Useless to evict on IGP chips */
  364. return 0;
  365. }
  366. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  367. }
  368. void amdgpu_bo_force_delete(struct amdgpu_device *adev)
  369. {
  370. struct amdgpu_bo *bo, *n;
  371. if (list_empty(&adev->gem.objects)) {
  372. return;
  373. }
  374. dev_err(adev->dev, "Userspace still has active objects !\n");
  375. list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
  376. mutex_lock(&adev->ddev->struct_mutex);
  377. dev_err(adev->dev, "%p %p %lu %lu force free\n",
  378. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  379. *((unsigned long *)&bo->gem_base.refcount));
  380. mutex_lock(&bo->adev->gem.mutex);
  381. list_del_init(&bo->list);
  382. mutex_unlock(&bo->adev->gem.mutex);
  383. /* this should unref the ttm bo */
  384. drm_gem_object_unreference(&bo->gem_base);
  385. mutex_unlock(&adev->ddev->struct_mutex);
  386. }
  387. }
  388. int amdgpu_bo_init(struct amdgpu_device *adev)
  389. {
  390. /* Add an MTRR for the VRAM */
  391. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  392. adev->mc.aper_size);
  393. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  394. adev->mc.mc_vram_size >> 20,
  395. (unsigned long long)adev->mc.aper_size >> 20);
  396. DRM_INFO("RAM width %dbits DDR\n",
  397. adev->mc.vram_width);
  398. return amdgpu_ttm_init(adev);
  399. }
  400. void amdgpu_bo_fini(struct amdgpu_device *adev)
  401. {
  402. amdgpu_ttm_fini(adev);
  403. arch_phys_wc_del(adev->mc.vram_mtrr);
  404. }
  405. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  406. struct vm_area_struct *vma)
  407. {
  408. return ttm_fbdev_mmap(vma, &bo->tbo);
  409. }
  410. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  411. {
  412. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  413. bankw = (tiling_flags >> AMDGPU_TILING_EG_BANKW_SHIFT) & AMDGPU_TILING_EG_BANKW_MASK;
  414. bankh = (tiling_flags >> AMDGPU_TILING_EG_BANKH_SHIFT) & AMDGPU_TILING_EG_BANKH_MASK;
  415. mtaspect = (tiling_flags >> AMDGPU_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & AMDGPU_TILING_EG_MACRO_TILE_ASPECT_MASK;
  416. tilesplit = (tiling_flags >> AMDGPU_TILING_EG_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_TILE_SPLIT_MASK;
  417. stilesplit = (tiling_flags >> AMDGPU_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  418. switch (bankw) {
  419. case 0:
  420. case 1:
  421. case 2:
  422. case 4:
  423. case 8:
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. switch (bankh) {
  429. case 0:
  430. case 1:
  431. case 2:
  432. case 4:
  433. case 8:
  434. break;
  435. default:
  436. return -EINVAL;
  437. }
  438. switch (mtaspect) {
  439. case 0:
  440. case 1:
  441. case 2:
  442. case 4:
  443. case 8:
  444. break;
  445. default:
  446. return -EINVAL;
  447. }
  448. if (tilesplit > 6) {
  449. return -EINVAL;
  450. }
  451. if (stilesplit > 6) {
  452. return -EINVAL;
  453. }
  454. bo->tiling_flags = tiling_flags;
  455. return 0;
  456. }
  457. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  458. {
  459. lockdep_assert_held(&bo->tbo.resv->lock.base);
  460. if (tiling_flags)
  461. *tiling_flags = bo->tiling_flags;
  462. }
  463. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  464. uint32_t metadata_size, uint64_t flags)
  465. {
  466. void *buffer;
  467. if (!metadata_size) {
  468. if (bo->metadata_size) {
  469. kfree(bo->metadata);
  470. bo->metadata_size = 0;
  471. }
  472. return 0;
  473. }
  474. if (metadata == NULL)
  475. return -EINVAL;
  476. buffer = kzalloc(metadata_size, GFP_KERNEL);
  477. if (buffer == NULL)
  478. return -ENOMEM;
  479. memcpy(buffer, metadata, metadata_size);
  480. kfree(bo->metadata);
  481. bo->metadata_flags = flags;
  482. bo->metadata = buffer;
  483. bo->metadata_size = metadata_size;
  484. return 0;
  485. }
  486. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  487. size_t buffer_size, uint32_t *metadata_size,
  488. uint64_t *flags)
  489. {
  490. if (!buffer && !metadata_size)
  491. return -EINVAL;
  492. if (buffer) {
  493. if (buffer_size < bo->metadata_size)
  494. return -EINVAL;
  495. if (bo->metadata_size)
  496. memcpy(buffer, bo->metadata, bo->metadata_size);
  497. }
  498. if (metadata_size)
  499. *metadata_size = bo->metadata_size;
  500. if (flags)
  501. *flags = bo->metadata_flags;
  502. return 0;
  503. }
  504. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  505. struct ttm_mem_reg *new_mem)
  506. {
  507. struct amdgpu_bo *rbo;
  508. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  509. return;
  510. rbo = container_of(bo, struct amdgpu_bo, tbo);
  511. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  512. /* update statistics */
  513. if (!new_mem)
  514. return;
  515. /* move_notify is called before move happens */
  516. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  517. }
  518. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  519. {
  520. struct amdgpu_device *adev;
  521. struct amdgpu_bo *rbo;
  522. unsigned long offset, size;
  523. int r;
  524. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  525. return 0;
  526. rbo = container_of(bo, struct amdgpu_bo, tbo);
  527. adev = rbo->adev;
  528. if (bo->mem.mem_type == TTM_PL_VRAM) {
  529. size = bo->mem.num_pages << PAGE_SHIFT;
  530. offset = bo->mem.start << PAGE_SHIFT;
  531. if ((offset + size) > adev->mc.visible_vram_size) {
  532. /* hurrah the memory is not visible ! */
  533. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_VRAM);
  534. rbo->placements[0].lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  535. r = ttm_bo_validate(bo, &rbo->placement, false, false);
  536. if (unlikely(r != 0))
  537. return r;
  538. offset = bo->mem.start << PAGE_SHIFT;
  539. /* this should not happen */
  540. if ((offset + size) > adev->mc.visible_vram_size)
  541. return -EINVAL;
  542. }
  543. }
  544. return 0;
  545. }
  546. /**
  547. * amdgpu_bo_fence - add fence to buffer object
  548. *
  549. * @bo: buffer object in question
  550. * @fence: fence to add
  551. * @shared: true if fence should be added shared
  552. *
  553. */
  554. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence,
  555. bool shared)
  556. {
  557. struct reservation_object *resv = bo->tbo.resv;
  558. if (shared)
  559. reservation_object_add_shared_fence(resv, &fence->base);
  560. else
  561. reservation_object_add_excl_fence(resv, &fence->base);
  562. }