amdgpu_ttm.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "amdgpu_trace.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  50. struct ttm_mem_reg *mem, unsigned num_pages,
  51. uint64_t offset, unsigned window,
  52. struct amdgpu_ring *ring,
  53. uint64_t *addr);
  54. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  55. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  56. /*
  57. * Global memory.
  58. */
  59. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  60. {
  61. return ttm_mem_global_init(ref->object);
  62. }
  63. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  64. {
  65. ttm_mem_global_release(ref->object);
  66. }
  67. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  68. {
  69. struct drm_global_reference *global_ref;
  70. struct amdgpu_ring *ring;
  71. struct amd_sched_rq *rq;
  72. int r;
  73. adev->mman.mem_global_referenced = false;
  74. global_ref = &adev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &amdgpu_ttm_mem_global_init;
  78. global_ref->release = &amdgpu_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. goto error_mem;
  84. }
  85. adev->mman.bo_global_ref.mem_glob =
  86. adev->mman.mem_global_ref.object;
  87. global_ref = &adev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. goto error_bo;
  96. }
  97. mutex_init(&adev->mman.gtt_window_lock);
  98. ring = adev->mman.buffer_funcs_ring;
  99. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  100. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  101. rq, amdgpu_sched_jobs);
  102. if (r) {
  103. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  104. goto error_entity;
  105. }
  106. adev->mman.mem_global_referenced = true;
  107. return 0;
  108. error_entity:
  109. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  110. error_bo:
  111. drm_global_item_unref(&adev->mman.mem_global_ref);
  112. error_mem:
  113. return r;
  114. }
  115. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  116. {
  117. if (adev->mman.mem_global_referenced) {
  118. amd_sched_entity_fini(adev->mman.entity.sched,
  119. &adev->mman.entity);
  120. mutex_destroy(&adev->mman.gtt_window_lock);
  121. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  122. drm_global_item_unref(&adev->mman.mem_global_ref);
  123. adev->mman.mem_global_referenced = false;
  124. }
  125. }
  126. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  127. {
  128. return 0;
  129. }
  130. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  131. struct ttm_mem_type_manager *man)
  132. {
  133. struct amdgpu_device *adev;
  134. adev = amdgpu_ttm_adev(bdev);
  135. switch (type) {
  136. case TTM_PL_SYSTEM:
  137. /* System memory */
  138. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  139. man->available_caching = TTM_PL_MASK_CACHING;
  140. man->default_caching = TTM_PL_FLAG_CACHED;
  141. break;
  142. case TTM_PL_TT:
  143. man->func = &amdgpu_gtt_mgr_func;
  144. man->gpu_offset = adev->mc.gart_start;
  145. man->available_caching = TTM_PL_MASK_CACHING;
  146. man->default_caching = TTM_PL_FLAG_CACHED;
  147. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  148. break;
  149. case TTM_PL_VRAM:
  150. /* "On-card" video ram */
  151. man->func = &amdgpu_vram_mgr_func;
  152. man->gpu_offset = adev->mc.vram_start;
  153. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  154. TTM_MEMTYPE_FLAG_MAPPABLE;
  155. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  156. man->default_caching = TTM_PL_FLAG_WC;
  157. break;
  158. case AMDGPU_PL_GDS:
  159. case AMDGPU_PL_GWS:
  160. case AMDGPU_PL_OA:
  161. /* On-chip GDS memory*/
  162. man->func = &ttm_bo_manager_func;
  163. man->gpu_offset = 0;
  164. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  165. man->available_caching = TTM_PL_FLAG_UNCACHED;
  166. man->default_caching = TTM_PL_FLAG_UNCACHED;
  167. break;
  168. default:
  169. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  170. return -EINVAL;
  171. }
  172. return 0;
  173. }
  174. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  175. struct ttm_placement *placement)
  176. {
  177. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  178. struct amdgpu_bo *abo;
  179. static const struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  185. placement->placement = &placements;
  186. placement->busy_placement = &placements;
  187. placement->num_placement = 1;
  188. placement->num_busy_placement = 1;
  189. return;
  190. }
  191. abo = container_of(bo, struct amdgpu_bo, tbo);
  192. switch (bo->mem.mem_type) {
  193. case TTM_PL_VRAM:
  194. if (adev->mman.buffer_funcs &&
  195. adev->mman.buffer_funcs_ring &&
  196. adev->mman.buffer_funcs_ring->ready == false) {
  197. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  198. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  199. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  200. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  201. struct drm_mm_node *node = bo->mem.mm_node;
  202. unsigned long pages_left;
  203. for (pages_left = bo->mem.num_pages;
  204. pages_left;
  205. pages_left -= node->size, node++) {
  206. if (node->start < fpfn)
  207. break;
  208. }
  209. if (!pages_left)
  210. goto gtt;
  211. /* Try evicting to the CPU inaccessible part of VRAM
  212. * first, but only set GTT as busy placement, so this
  213. * BO will be evicted to GTT rather than causing other
  214. * BOs to be evicted from VRAM
  215. */
  216. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  217. AMDGPU_GEM_DOMAIN_GTT);
  218. abo->placements[0].fpfn = fpfn;
  219. abo->placements[0].lpfn = 0;
  220. abo->placement.busy_placement = &abo->placements[1];
  221. abo->placement.num_busy_placement = 1;
  222. } else {
  223. gtt:
  224. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  225. }
  226. break;
  227. case TTM_PL_TT:
  228. default:
  229. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  230. }
  231. *placement = abo->placement;
  232. }
  233. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  234. {
  235. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  236. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  237. return -EPERM;
  238. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  239. filp->private_data);
  240. }
  241. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  242. struct ttm_mem_reg *new_mem)
  243. {
  244. struct ttm_mem_reg *old_mem = &bo->mem;
  245. BUG_ON(old_mem->mm_node != NULL);
  246. *old_mem = *new_mem;
  247. new_mem->mm_node = NULL;
  248. }
  249. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  250. struct drm_mm_node *mm_node,
  251. struct ttm_mem_reg *mem)
  252. {
  253. uint64_t addr = 0;
  254. if (mem->mem_type != TTM_PL_TT ||
  255. amdgpu_gtt_mgr_is_allocated(mem)) {
  256. addr = mm_node->start << PAGE_SHIFT;
  257. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  258. }
  259. return addr;
  260. }
  261. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  262. bool evict, bool no_wait_gpu,
  263. struct ttm_mem_reg *new_mem,
  264. struct ttm_mem_reg *old_mem)
  265. {
  266. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  267. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  268. struct drm_mm_node *old_mm, *new_mm;
  269. uint64_t old_start, old_size, new_start, new_size;
  270. unsigned long num_pages;
  271. struct dma_fence *fence = NULL;
  272. int r;
  273. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  274. if (!ring->ready) {
  275. DRM_ERROR("Trying to move memory with ring turned off.\n");
  276. return -EINVAL;
  277. }
  278. old_mm = old_mem->mm_node;
  279. old_size = old_mm->size;
  280. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  281. new_mm = new_mem->mm_node;
  282. new_size = new_mm->size;
  283. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  284. num_pages = new_mem->num_pages;
  285. mutex_lock(&adev->mman.gtt_window_lock);
  286. while (num_pages) {
  287. unsigned long cur_pages = min(min(old_size, new_size),
  288. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  289. uint64_t from = old_start, to = new_start;
  290. struct dma_fence *next;
  291. if (old_mem->mem_type == TTM_PL_TT &&
  292. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  293. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  294. old_start, 0, ring, &from);
  295. if (r)
  296. goto error;
  297. }
  298. if (new_mem->mem_type == TTM_PL_TT &&
  299. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  300. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  301. new_start, 1, ring, &to);
  302. if (r)
  303. goto error;
  304. }
  305. r = amdgpu_copy_buffer(ring, from, to,
  306. cur_pages * PAGE_SIZE,
  307. bo->resv, &next, false, true);
  308. if (r)
  309. goto error;
  310. dma_fence_put(fence);
  311. fence = next;
  312. num_pages -= cur_pages;
  313. if (!num_pages)
  314. break;
  315. old_size -= cur_pages;
  316. if (!old_size) {
  317. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  318. old_size = old_mm->size;
  319. } else {
  320. old_start += cur_pages * PAGE_SIZE;
  321. }
  322. new_size -= cur_pages;
  323. if (!new_size) {
  324. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  325. new_size = new_mm->size;
  326. } else {
  327. new_start += cur_pages * PAGE_SIZE;
  328. }
  329. }
  330. mutex_unlock(&adev->mman.gtt_window_lock);
  331. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  332. dma_fence_put(fence);
  333. return r;
  334. error:
  335. mutex_unlock(&adev->mman.gtt_window_lock);
  336. if (fence)
  337. dma_fence_wait(fence, false);
  338. dma_fence_put(fence);
  339. return r;
  340. }
  341. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  342. bool evict, bool interruptible,
  343. bool no_wait_gpu,
  344. struct ttm_mem_reg *new_mem)
  345. {
  346. struct amdgpu_device *adev;
  347. struct ttm_mem_reg *old_mem = &bo->mem;
  348. struct ttm_mem_reg tmp_mem;
  349. struct ttm_place placements;
  350. struct ttm_placement placement;
  351. int r;
  352. adev = amdgpu_ttm_adev(bo->bdev);
  353. tmp_mem = *new_mem;
  354. tmp_mem.mm_node = NULL;
  355. placement.num_placement = 1;
  356. placement.placement = &placements;
  357. placement.num_busy_placement = 1;
  358. placement.busy_placement = &placements;
  359. placements.fpfn = 0;
  360. placements.lpfn = 0;
  361. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  362. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  363. interruptible, no_wait_gpu);
  364. if (unlikely(r)) {
  365. return r;
  366. }
  367. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  368. if (unlikely(r)) {
  369. goto out_cleanup;
  370. }
  371. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  372. if (unlikely(r)) {
  373. goto out_cleanup;
  374. }
  375. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  376. if (unlikely(r)) {
  377. goto out_cleanup;
  378. }
  379. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  380. out_cleanup:
  381. ttm_bo_mem_put(bo, &tmp_mem);
  382. return r;
  383. }
  384. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  385. bool evict, bool interruptible,
  386. bool no_wait_gpu,
  387. struct ttm_mem_reg *new_mem)
  388. {
  389. struct amdgpu_device *adev;
  390. struct ttm_mem_reg *old_mem = &bo->mem;
  391. struct ttm_mem_reg tmp_mem;
  392. struct ttm_placement placement;
  393. struct ttm_place placements;
  394. int r;
  395. adev = amdgpu_ttm_adev(bo->bdev);
  396. tmp_mem = *new_mem;
  397. tmp_mem.mm_node = NULL;
  398. placement.num_placement = 1;
  399. placement.placement = &placements;
  400. placement.num_busy_placement = 1;
  401. placement.busy_placement = &placements;
  402. placements.fpfn = 0;
  403. placements.lpfn = 0;
  404. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  405. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  406. interruptible, no_wait_gpu);
  407. if (unlikely(r)) {
  408. return r;
  409. }
  410. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  411. if (unlikely(r)) {
  412. goto out_cleanup;
  413. }
  414. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  415. if (unlikely(r)) {
  416. goto out_cleanup;
  417. }
  418. out_cleanup:
  419. ttm_bo_mem_put(bo, &tmp_mem);
  420. return r;
  421. }
  422. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  423. bool evict, bool interruptible,
  424. bool no_wait_gpu,
  425. struct ttm_mem_reg *new_mem)
  426. {
  427. struct amdgpu_device *adev;
  428. struct amdgpu_bo *abo;
  429. struct ttm_mem_reg *old_mem = &bo->mem;
  430. int r;
  431. /* Can't move a pinned BO */
  432. abo = container_of(bo, struct amdgpu_bo, tbo);
  433. if (WARN_ON_ONCE(abo->pin_count > 0))
  434. return -EINVAL;
  435. adev = amdgpu_ttm_adev(bo->bdev);
  436. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  437. amdgpu_move_null(bo, new_mem);
  438. return 0;
  439. }
  440. if ((old_mem->mem_type == TTM_PL_TT &&
  441. new_mem->mem_type == TTM_PL_SYSTEM) ||
  442. (old_mem->mem_type == TTM_PL_SYSTEM &&
  443. new_mem->mem_type == TTM_PL_TT)) {
  444. /* bind is enough */
  445. amdgpu_move_null(bo, new_mem);
  446. return 0;
  447. }
  448. if (adev->mman.buffer_funcs == NULL ||
  449. adev->mman.buffer_funcs_ring == NULL ||
  450. !adev->mman.buffer_funcs_ring->ready) {
  451. /* use memcpy */
  452. goto memcpy;
  453. }
  454. if (old_mem->mem_type == TTM_PL_VRAM &&
  455. new_mem->mem_type == TTM_PL_SYSTEM) {
  456. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  457. no_wait_gpu, new_mem);
  458. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  459. new_mem->mem_type == TTM_PL_VRAM) {
  460. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  461. no_wait_gpu, new_mem);
  462. } else {
  463. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  464. }
  465. if (r) {
  466. memcpy:
  467. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  468. if (r) {
  469. return r;
  470. }
  471. }
  472. if (bo->type == ttm_bo_type_device &&
  473. new_mem->mem_type == TTM_PL_VRAM &&
  474. old_mem->mem_type != TTM_PL_VRAM) {
  475. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  476. * accesses the BO after it's moved.
  477. */
  478. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  479. }
  480. /* update statistics */
  481. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  482. return 0;
  483. }
  484. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  485. {
  486. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  487. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  488. mem->bus.addr = NULL;
  489. mem->bus.offset = 0;
  490. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  491. mem->bus.base = 0;
  492. mem->bus.is_iomem = false;
  493. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  494. return -EINVAL;
  495. switch (mem->mem_type) {
  496. case TTM_PL_SYSTEM:
  497. /* system memory */
  498. return 0;
  499. case TTM_PL_TT:
  500. break;
  501. case TTM_PL_VRAM:
  502. mem->bus.offset = mem->start << PAGE_SHIFT;
  503. /* check if it's visible */
  504. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  505. return -EINVAL;
  506. mem->bus.base = adev->mc.aper_base;
  507. mem->bus.is_iomem = true;
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. return 0;
  513. }
  514. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  515. {
  516. }
  517. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  518. unsigned long page_offset)
  519. {
  520. struct drm_mm_node *mm = bo->mem.mm_node;
  521. uint64_t size = mm->size;
  522. uint64_t offset = page_offset;
  523. page_offset = do_div(offset, size);
  524. mm += offset;
  525. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  526. }
  527. /*
  528. * TTM backend functions.
  529. */
  530. struct amdgpu_ttm_gup_task_list {
  531. struct list_head list;
  532. struct task_struct *task;
  533. };
  534. struct amdgpu_ttm_tt {
  535. struct ttm_dma_tt ttm;
  536. struct amdgpu_device *adev;
  537. u64 offset;
  538. uint64_t userptr;
  539. struct mm_struct *usermm;
  540. uint32_t userflags;
  541. spinlock_t guptasklock;
  542. struct list_head guptasks;
  543. atomic_t mmu_invalidations;
  544. struct list_head list;
  545. };
  546. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  547. {
  548. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  549. unsigned int flags = 0;
  550. unsigned pinned = 0;
  551. int r;
  552. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  553. flags |= FOLL_WRITE;
  554. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  555. /* check that we only use anonymous memory
  556. to prevent problems with writeback */
  557. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  558. struct vm_area_struct *vma;
  559. vma = find_vma(gtt->usermm, gtt->userptr);
  560. if (!vma || vma->vm_file || vma->vm_end < end)
  561. return -EPERM;
  562. }
  563. do {
  564. unsigned num_pages = ttm->num_pages - pinned;
  565. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  566. struct page **p = pages + pinned;
  567. struct amdgpu_ttm_gup_task_list guptask;
  568. guptask.task = current;
  569. spin_lock(&gtt->guptasklock);
  570. list_add(&guptask.list, &gtt->guptasks);
  571. spin_unlock(&gtt->guptasklock);
  572. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  573. spin_lock(&gtt->guptasklock);
  574. list_del(&guptask.list);
  575. spin_unlock(&gtt->guptasklock);
  576. if (r < 0)
  577. goto release_pages;
  578. pinned += r;
  579. } while (pinned < ttm->num_pages);
  580. return 0;
  581. release_pages:
  582. release_pages(pages, pinned, 0);
  583. return r;
  584. }
  585. static void amdgpu_trace_dma_map(struct ttm_tt *ttm)
  586. {
  587. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  588. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  589. unsigned i;
  590. if (unlikely(trace_amdgpu_ttm_tt_populate_enabled())) {
  591. for (i = 0; i < ttm->num_pages; i++) {
  592. trace_amdgpu_ttm_tt_populate(
  593. adev,
  594. gtt->ttm.dma_address[i],
  595. page_to_phys(ttm->pages[i]));
  596. }
  597. }
  598. }
  599. static void amdgpu_trace_dma_unmap(struct ttm_tt *ttm)
  600. {
  601. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  602. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  603. unsigned i;
  604. if (unlikely(trace_amdgpu_ttm_tt_unpopulate_enabled())) {
  605. for (i = 0; i < ttm->num_pages; i++) {
  606. trace_amdgpu_ttm_tt_unpopulate(
  607. adev,
  608. gtt->ttm.dma_address[i],
  609. page_to_phys(ttm->pages[i]));
  610. }
  611. }
  612. }
  613. /* prepare the sg table with the user pages */
  614. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  615. {
  616. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  617. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  618. unsigned nents;
  619. int r;
  620. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  621. enum dma_data_direction direction = write ?
  622. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  623. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  624. ttm->num_pages << PAGE_SHIFT,
  625. GFP_KERNEL);
  626. if (r)
  627. goto release_sg;
  628. r = -ENOMEM;
  629. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  630. if (nents != ttm->sg->nents)
  631. goto release_sg;
  632. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  633. gtt->ttm.dma_address, ttm->num_pages);
  634. amdgpu_trace_dma_map(ttm);
  635. return 0;
  636. release_sg:
  637. kfree(ttm->sg);
  638. return r;
  639. }
  640. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  641. {
  642. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  643. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  644. struct sg_page_iter sg_iter;
  645. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  646. enum dma_data_direction direction = write ?
  647. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  648. /* double check that we don't free the table twice */
  649. if (!ttm->sg->sgl)
  650. return;
  651. /* free the sg table and pages again */
  652. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  653. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  654. struct page *page = sg_page_iter_page(&sg_iter);
  655. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  656. set_page_dirty(page);
  657. mark_page_accessed(page);
  658. put_page(page);
  659. }
  660. amdgpu_trace_dma_unmap(ttm);
  661. sg_free_table(ttm->sg);
  662. }
  663. static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  664. {
  665. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  666. uint64_t flags;
  667. int r;
  668. spin_lock(&gtt->adev->gtt_list_lock);
  669. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
  670. gtt->offset = (u64)mem->start << PAGE_SHIFT;
  671. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  672. ttm->pages, gtt->ttm.dma_address, flags);
  673. if (r) {
  674. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  675. ttm->num_pages, gtt->offset);
  676. goto error_gart_bind;
  677. }
  678. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  679. error_gart_bind:
  680. spin_unlock(&gtt->adev->gtt_list_lock);
  681. return r;
  682. }
  683. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  684. struct ttm_mem_reg *bo_mem)
  685. {
  686. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  687. int r = 0;
  688. if (gtt->userptr) {
  689. r = amdgpu_ttm_tt_pin_userptr(ttm);
  690. if (r) {
  691. DRM_ERROR("failed to pin userptr\n");
  692. return r;
  693. }
  694. }
  695. if (!ttm->num_pages) {
  696. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  697. ttm->num_pages, bo_mem, ttm);
  698. }
  699. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  700. bo_mem->mem_type == AMDGPU_PL_GWS ||
  701. bo_mem->mem_type == AMDGPU_PL_OA)
  702. return -EINVAL;
  703. if (amdgpu_gtt_mgr_is_allocated(bo_mem))
  704. r = amdgpu_ttm_do_bind(ttm, bo_mem);
  705. return r;
  706. }
  707. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  708. {
  709. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  710. return gtt && !list_empty(&gtt->list);
  711. }
  712. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  713. {
  714. struct ttm_tt *ttm = bo->ttm;
  715. int r;
  716. if (!ttm || amdgpu_ttm_is_bound(ttm))
  717. return 0;
  718. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  719. NULL, bo_mem);
  720. if (r) {
  721. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  722. return r;
  723. }
  724. return amdgpu_ttm_do_bind(ttm, bo_mem);
  725. }
  726. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  727. {
  728. struct amdgpu_ttm_tt *gtt, *tmp;
  729. struct ttm_mem_reg bo_mem;
  730. uint64_t flags;
  731. int r;
  732. bo_mem.mem_type = TTM_PL_TT;
  733. spin_lock(&adev->gtt_list_lock);
  734. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  735. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  736. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  737. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  738. flags);
  739. if (r) {
  740. spin_unlock(&adev->gtt_list_lock);
  741. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  742. gtt->ttm.ttm.num_pages, gtt->offset);
  743. return r;
  744. }
  745. }
  746. spin_unlock(&adev->gtt_list_lock);
  747. return 0;
  748. }
  749. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  750. {
  751. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  752. int r;
  753. if (gtt->userptr)
  754. amdgpu_ttm_tt_unpin_userptr(ttm);
  755. if (!amdgpu_ttm_is_bound(ttm))
  756. return 0;
  757. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  758. spin_lock(&gtt->adev->gtt_list_lock);
  759. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  760. if (r) {
  761. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  762. gtt->ttm.ttm.num_pages, gtt->offset);
  763. goto error_unbind;
  764. }
  765. list_del_init(&gtt->list);
  766. error_unbind:
  767. spin_unlock(&gtt->adev->gtt_list_lock);
  768. return r;
  769. }
  770. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  771. {
  772. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  773. ttm_dma_tt_fini(&gtt->ttm);
  774. kfree(gtt);
  775. }
  776. static struct ttm_backend_func amdgpu_backend_func = {
  777. .bind = &amdgpu_ttm_backend_bind,
  778. .unbind = &amdgpu_ttm_backend_unbind,
  779. .destroy = &amdgpu_ttm_backend_destroy,
  780. };
  781. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  782. unsigned long size, uint32_t page_flags,
  783. struct page *dummy_read_page)
  784. {
  785. struct amdgpu_device *adev;
  786. struct amdgpu_ttm_tt *gtt;
  787. adev = amdgpu_ttm_adev(bdev);
  788. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  789. if (gtt == NULL) {
  790. return NULL;
  791. }
  792. gtt->ttm.ttm.func = &amdgpu_backend_func;
  793. gtt->adev = adev;
  794. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  795. kfree(gtt);
  796. return NULL;
  797. }
  798. INIT_LIST_HEAD(&gtt->list);
  799. return &gtt->ttm.ttm;
  800. }
  801. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  802. {
  803. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  804. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  805. unsigned i;
  806. int r;
  807. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  808. if (ttm->state != tt_unpopulated)
  809. return 0;
  810. if (gtt && gtt->userptr) {
  811. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  812. if (!ttm->sg)
  813. return -ENOMEM;
  814. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  815. ttm->state = tt_unbound;
  816. return 0;
  817. }
  818. if (slave && ttm->sg) {
  819. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  820. gtt->ttm.dma_address, ttm->num_pages);
  821. ttm->state = tt_unbound;
  822. r = 0;
  823. goto trace_mappings;
  824. }
  825. #ifdef CONFIG_SWIOTLB
  826. if (swiotlb_nr_tbl()) {
  827. r = ttm_dma_populate(&gtt->ttm, adev->dev);
  828. goto trace_mappings;
  829. }
  830. #endif
  831. r = ttm_pool_populate(ttm);
  832. if (r) {
  833. return r;
  834. }
  835. for (i = 0; i < ttm->num_pages; i++) {
  836. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  837. 0, PAGE_SIZE,
  838. PCI_DMA_BIDIRECTIONAL);
  839. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  840. while (i--) {
  841. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  842. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  843. gtt->ttm.dma_address[i] = 0;
  844. }
  845. ttm_pool_unpopulate(ttm);
  846. return -EFAULT;
  847. }
  848. }
  849. r = 0;
  850. trace_mappings:
  851. if (likely(!r))
  852. amdgpu_trace_dma_map(ttm);
  853. return r;
  854. }
  855. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  856. {
  857. struct amdgpu_device *adev;
  858. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  859. unsigned i;
  860. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  861. if (gtt && gtt->userptr) {
  862. kfree(ttm->sg);
  863. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  864. return;
  865. }
  866. if (slave)
  867. return;
  868. adev = amdgpu_ttm_adev(ttm->bdev);
  869. amdgpu_trace_dma_unmap(ttm);
  870. #ifdef CONFIG_SWIOTLB
  871. if (swiotlb_nr_tbl()) {
  872. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  873. return;
  874. }
  875. #endif
  876. for (i = 0; i < ttm->num_pages; i++) {
  877. if (gtt->ttm.dma_address[i]) {
  878. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  879. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  880. }
  881. }
  882. ttm_pool_unpopulate(ttm);
  883. }
  884. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  885. uint32_t flags)
  886. {
  887. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  888. if (gtt == NULL)
  889. return -EINVAL;
  890. gtt->userptr = addr;
  891. gtt->usermm = current->mm;
  892. gtt->userflags = flags;
  893. spin_lock_init(&gtt->guptasklock);
  894. INIT_LIST_HEAD(&gtt->guptasks);
  895. atomic_set(&gtt->mmu_invalidations, 0);
  896. return 0;
  897. }
  898. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  899. {
  900. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  901. if (gtt == NULL)
  902. return NULL;
  903. return gtt->usermm;
  904. }
  905. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  906. unsigned long end)
  907. {
  908. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  909. struct amdgpu_ttm_gup_task_list *entry;
  910. unsigned long size;
  911. if (gtt == NULL || !gtt->userptr)
  912. return false;
  913. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  914. if (gtt->userptr > end || gtt->userptr + size <= start)
  915. return false;
  916. spin_lock(&gtt->guptasklock);
  917. list_for_each_entry(entry, &gtt->guptasks, list) {
  918. if (entry->task == current) {
  919. spin_unlock(&gtt->guptasklock);
  920. return false;
  921. }
  922. }
  923. spin_unlock(&gtt->guptasklock);
  924. atomic_inc(&gtt->mmu_invalidations);
  925. return true;
  926. }
  927. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  928. int *last_invalidated)
  929. {
  930. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  931. int prev_invalidated = *last_invalidated;
  932. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  933. return prev_invalidated != *last_invalidated;
  934. }
  935. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  936. {
  937. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  938. if (gtt == NULL)
  939. return false;
  940. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  941. }
  942. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  943. struct ttm_mem_reg *mem)
  944. {
  945. uint64_t flags = 0;
  946. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  947. flags |= AMDGPU_PTE_VALID;
  948. if (mem && mem->mem_type == TTM_PL_TT) {
  949. flags |= AMDGPU_PTE_SYSTEM;
  950. if (ttm->caching_state == tt_cached)
  951. flags |= AMDGPU_PTE_SNOOPED;
  952. }
  953. flags |= adev->gart.gart_pte_flags;
  954. flags |= AMDGPU_PTE_READABLE;
  955. if (!amdgpu_ttm_tt_is_readonly(ttm))
  956. flags |= AMDGPU_PTE_WRITEABLE;
  957. return flags;
  958. }
  959. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  960. const struct ttm_place *place)
  961. {
  962. unsigned long num_pages = bo->mem.num_pages;
  963. struct drm_mm_node *node = bo->mem.mm_node;
  964. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  965. return ttm_bo_eviction_valuable(bo, place);
  966. switch (bo->mem.mem_type) {
  967. case TTM_PL_TT:
  968. return true;
  969. case TTM_PL_VRAM:
  970. /* Check each drm MM node individually */
  971. while (num_pages) {
  972. if (place->fpfn < (node->start + node->size) &&
  973. !(place->lpfn && place->lpfn <= node->start))
  974. return true;
  975. num_pages -= node->size;
  976. ++node;
  977. }
  978. break;
  979. default:
  980. break;
  981. }
  982. return ttm_bo_eviction_valuable(bo, place);
  983. }
  984. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  985. unsigned long offset,
  986. void *buf, int len, int write)
  987. {
  988. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  989. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  990. struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
  991. uint32_t value = 0;
  992. int ret = 0;
  993. uint64_t pos;
  994. unsigned long flags;
  995. if (bo->mem.mem_type != TTM_PL_VRAM)
  996. return -EIO;
  997. while (offset >= (nodes->size << PAGE_SHIFT)) {
  998. offset -= nodes->size << PAGE_SHIFT;
  999. ++nodes;
  1000. }
  1001. pos = (nodes->start << PAGE_SHIFT) + offset;
  1002. while (len && pos < adev->mc.mc_vram_size) {
  1003. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1004. uint32_t bytes = 4 - (pos & 3);
  1005. uint32_t shift = (pos & 3) * 8;
  1006. uint32_t mask = 0xffffffff << shift;
  1007. if (len < bytes) {
  1008. mask &= 0xffffffff >> (bytes - len) * 8;
  1009. bytes = len;
  1010. }
  1011. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1012. WREG32(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1013. WREG32(mmMM_INDEX_HI, aligned_pos >> 31);
  1014. if (!write || mask != 0xffffffff)
  1015. value = RREG32(mmMM_DATA);
  1016. if (write) {
  1017. value &= ~mask;
  1018. value |= (*(uint32_t *)buf << shift) & mask;
  1019. WREG32(mmMM_DATA, value);
  1020. }
  1021. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1022. if (!write) {
  1023. value = (value & mask) >> shift;
  1024. memcpy(buf, &value, bytes);
  1025. }
  1026. ret += bytes;
  1027. buf = (uint8_t *)buf + bytes;
  1028. pos += bytes;
  1029. len -= bytes;
  1030. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1031. ++nodes;
  1032. pos = (nodes->start << PAGE_SHIFT);
  1033. }
  1034. }
  1035. return ret;
  1036. }
  1037. static struct ttm_bo_driver amdgpu_bo_driver = {
  1038. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1039. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1040. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1041. .invalidate_caches = &amdgpu_invalidate_caches,
  1042. .init_mem_type = &amdgpu_init_mem_type,
  1043. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1044. .evict_flags = &amdgpu_evict_flags,
  1045. .move = &amdgpu_bo_move,
  1046. .verify_access = &amdgpu_verify_access,
  1047. .move_notify = &amdgpu_bo_move_notify,
  1048. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1049. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1050. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1051. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1052. .access_memory = &amdgpu_ttm_access_memory
  1053. };
  1054. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1055. {
  1056. uint64_t gtt_size;
  1057. int r;
  1058. u64 vis_vram_limit;
  1059. r = amdgpu_ttm_global_init(adev);
  1060. if (r) {
  1061. return r;
  1062. }
  1063. /* No others user of address space so set it to 0 */
  1064. r = ttm_bo_device_init(&adev->mman.bdev,
  1065. adev->mman.bo_global_ref.ref.object,
  1066. &amdgpu_bo_driver,
  1067. adev->ddev->anon_inode->i_mapping,
  1068. DRM_FILE_PAGE_OFFSET,
  1069. adev->need_dma32);
  1070. if (r) {
  1071. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1072. return r;
  1073. }
  1074. adev->mman.initialized = true;
  1075. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1076. adev->mc.real_vram_size >> PAGE_SHIFT);
  1077. if (r) {
  1078. DRM_ERROR("Failed initializing VRAM heap.\n");
  1079. return r;
  1080. }
  1081. /* Reduce size of CPU-visible VRAM if requested */
  1082. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1083. if (amdgpu_vis_vram_limit > 0 &&
  1084. vis_vram_limit <= adev->mc.visible_vram_size)
  1085. adev->mc.visible_vram_size = vis_vram_limit;
  1086. /* Change the size here instead of the init above so only lpfn is affected */
  1087. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1088. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1089. AMDGPU_GEM_DOMAIN_VRAM,
  1090. &adev->stolen_vga_memory,
  1091. NULL, NULL);
  1092. if (r)
  1093. return r;
  1094. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1095. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1096. if (amdgpu_gtt_size == -1)
  1097. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1098. adev->mc.mc_vram_size);
  1099. else
  1100. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1101. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1102. if (r) {
  1103. DRM_ERROR("Failed initializing GTT heap.\n");
  1104. return r;
  1105. }
  1106. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1107. (unsigned)(gtt_size / (1024 * 1024)));
  1108. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1109. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1110. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1111. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1112. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1113. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1114. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1115. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1116. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1117. /* GDS Memory */
  1118. if (adev->gds.mem.total_size) {
  1119. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1120. adev->gds.mem.total_size >> PAGE_SHIFT);
  1121. if (r) {
  1122. DRM_ERROR("Failed initializing GDS heap.\n");
  1123. return r;
  1124. }
  1125. }
  1126. /* GWS */
  1127. if (adev->gds.gws.total_size) {
  1128. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1129. adev->gds.gws.total_size >> PAGE_SHIFT);
  1130. if (r) {
  1131. DRM_ERROR("Failed initializing gws heap.\n");
  1132. return r;
  1133. }
  1134. }
  1135. /* OA */
  1136. if (adev->gds.oa.total_size) {
  1137. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1138. adev->gds.oa.total_size >> PAGE_SHIFT);
  1139. if (r) {
  1140. DRM_ERROR("Failed initializing oa heap.\n");
  1141. return r;
  1142. }
  1143. }
  1144. r = amdgpu_ttm_debugfs_init(adev);
  1145. if (r) {
  1146. DRM_ERROR("Failed to init debugfs\n");
  1147. return r;
  1148. }
  1149. return 0;
  1150. }
  1151. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1152. {
  1153. int r;
  1154. if (!adev->mman.initialized)
  1155. return;
  1156. amdgpu_ttm_debugfs_fini(adev);
  1157. if (adev->stolen_vga_memory) {
  1158. r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
  1159. if (r == 0) {
  1160. amdgpu_bo_unpin(adev->stolen_vga_memory);
  1161. amdgpu_bo_unreserve(adev->stolen_vga_memory);
  1162. }
  1163. amdgpu_bo_unref(&adev->stolen_vga_memory);
  1164. }
  1165. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1166. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1167. if (adev->gds.mem.total_size)
  1168. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1169. if (adev->gds.gws.total_size)
  1170. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1171. if (adev->gds.oa.total_size)
  1172. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1173. ttm_bo_device_release(&adev->mman.bdev);
  1174. amdgpu_gart_fini(adev);
  1175. amdgpu_ttm_global_fini(adev);
  1176. adev->mman.initialized = false;
  1177. DRM_INFO("amdgpu: ttm finalized\n");
  1178. }
  1179. /* this should only be called at bootup or when userspace
  1180. * isn't running */
  1181. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1182. {
  1183. struct ttm_mem_type_manager *man;
  1184. if (!adev->mman.initialized)
  1185. return;
  1186. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1187. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1188. man->size = size >> PAGE_SHIFT;
  1189. }
  1190. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1191. {
  1192. struct drm_file *file_priv;
  1193. struct amdgpu_device *adev;
  1194. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1195. return -EINVAL;
  1196. file_priv = filp->private_data;
  1197. adev = file_priv->minor->dev->dev_private;
  1198. if (adev == NULL)
  1199. return -EINVAL;
  1200. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1201. }
  1202. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1203. struct ttm_mem_reg *mem, unsigned num_pages,
  1204. uint64_t offset, unsigned window,
  1205. struct amdgpu_ring *ring,
  1206. uint64_t *addr)
  1207. {
  1208. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1209. struct amdgpu_device *adev = ring->adev;
  1210. struct ttm_tt *ttm = bo->ttm;
  1211. struct amdgpu_job *job;
  1212. unsigned num_dw, num_bytes;
  1213. dma_addr_t *dma_address;
  1214. struct dma_fence *fence;
  1215. uint64_t src_addr, dst_addr;
  1216. uint64_t flags;
  1217. int r;
  1218. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1219. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1220. *addr = adev->mc.gart_start;
  1221. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1222. AMDGPU_GPU_PAGE_SIZE;
  1223. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1224. while (num_dw & 0x7)
  1225. num_dw++;
  1226. num_bytes = num_pages * 8;
  1227. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1228. if (r)
  1229. return r;
  1230. src_addr = num_dw * 4;
  1231. src_addr += job->ibs[0].gpu_addr;
  1232. dst_addr = adev->gart.table_addr;
  1233. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1234. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1235. dst_addr, num_bytes);
  1236. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1237. WARN_ON(job->ibs[0].length_dw > num_dw);
  1238. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1239. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1240. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1241. &job->ibs[0].ptr[num_dw]);
  1242. if (r)
  1243. goto error_free;
  1244. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1245. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1246. if (r)
  1247. goto error_free;
  1248. dma_fence_put(fence);
  1249. return r;
  1250. error_free:
  1251. amdgpu_job_free(job);
  1252. return r;
  1253. }
  1254. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1255. uint64_t dst_offset, uint32_t byte_count,
  1256. struct reservation_object *resv,
  1257. struct dma_fence **fence, bool direct_submit,
  1258. bool vm_needs_flush)
  1259. {
  1260. struct amdgpu_device *adev = ring->adev;
  1261. struct amdgpu_job *job;
  1262. uint32_t max_bytes;
  1263. unsigned num_loops, num_dw;
  1264. unsigned i;
  1265. int r;
  1266. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1267. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1268. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1269. /* for IB padding */
  1270. while (num_dw & 0x7)
  1271. num_dw++;
  1272. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1273. if (r)
  1274. return r;
  1275. job->vm_needs_flush = vm_needs_flush;
  1276. if (resv) {
  1277. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1278. AMDGPU_FENCE_OWNER_UNDEFINED);
  1279. if (r) {
  1280. DRM_ERROR("sync failed (%d).\n", r);
  1281. goto error_free;
  1282. }
  1283. }
  1284. for (i = 0; i < num_loops; i++) {
  1285. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1286. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1287. dst_offset, cur_size_in_bytes);
  1288. src_offset += cur_size_in_bytes;
  1289. dst_offset += cur_size_in_bytes;
  1290. byte_count -= cur_size_in_bytes;
  1291. }
  1292. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1293. WARN_ON(job->ibs[0].length_dw > num_dw);
  1294. if (direct_submit) {
  1295. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1296. NULL, fence);
  1297. job->fence = dma_fence_get(*fence);
  1298. if (r)
  1299. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1300. amdgpu_job_free(job);
  1301. } else {
  1302. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1303. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1304. if (r)
  1305. goto error_free;
  1306. }
  1307. return r;
  1308. error_free:
  1309. amdgpu_job_free(job);
  1310. return r;
  1311. }
  1312. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1313. uint64_t src_data,
  1314. struct reservation_object *resv,
  1315. struct dma_fence **fence)
  1316. {
  1317. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1318. /* max_bytes applies to SDMA_OP_PTEPDE as well as SDMA_OP_CONST_FILL*/
  1319. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1320. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1321. struct drm_mm_node *mm_node;
  1322. unsigned long num_pages;
  1323. unsigned int num_loops, num_dw;
  1324. struct amdgpu_job *job;
  1325. int r;
  1326. if (!ring->ready) {
  1327. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1328. return -EINVAL;
  1329. }
  1330. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1331. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1332. if (r)
  1333. return r;
  1334. }
  1335. num_pages = bo->tbo.num_pages;
  1336. mm_node = bo->tbo.mem.mm_node;
  1337. num_loops = 0;
  1338. while (num_pages) {
  1339. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1340. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1341. num_pages -= mm_node->size;
  1342. ++mm_node;
  1343. }
  1344. /* 10 double words for each SDMA_OP_PTEPDE cmd */
  1345. num_dw = num_loops * 10;
  1346. /* for IB padding */
  1347. num_dw += 64;
  1348. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1349. if (r)
  1350. return r;
  1351. if (resv) {
  1352. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1353. AMDGPU_FENCE_OWNER_UNDEFINED);
  1354. if (r) {
  1355. DRM_ERROR("sync failed (%d).\n", r);
  1356. goto error_free;
  1357. }
  1358. }
  1359. num_pages = bo->tbo.num_pages;
  1360. mm_node = bo->tbo.mem.mm_node;
  1361. while (num_pages) {
  1362. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1363. uint64_t dst_addr;
  1364. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1365. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1366. while (byte_count) {
  1367. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1368. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1369. dst_addr, 0,
  1370. cur_size_in_bytes >> 3, 0,
  1371. src_data);
  1372. dst_addr += cur_size_in_bytes;
  1373. byte_count -= cur_size_in_bytes;
  1374. }
  1375. num_pages -= mm_node->size;
  1376. ++mm_node;
  1377. }
  1378. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1379. WARN_ON(job->ibs[0].length_dw > num_dw);
  1380. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1381. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1382. if (r)
  1383. goto error_free;
  1384. return 0;
  1385. error_free:
  1386. amdgpu_job_free(job);
  1387. return r;
  1388. }
  1389. #if defined(CONFIG_DEBUG_FS)
  1390. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1391. {
  1392. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1393. unsigned ttm_pl = *(int *)node->info_ent->data;
  1394. struct drm_device *dev = node->minor->dev;
  1395. struct amdgpu_device *adev = dev->dev_private;
  1396. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1397. struct drm_printer p = drm_seq_file_printer(m);
  1398. man->func->debug(man, &p);
  1399. return 0;
  1400. }
  1401. static int ttm_pl_vram = TTM_PL_VRAM;
  1402. static int ttm_pl_tt = TTM_PL_TT;
  1403. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1404. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1405. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1406. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1407. #ifdef CONFIG_SWIOTLB
  1408. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1409. #endif
  1410. };
  1411. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1412. size_t size, loff_t *pos)
  1413. {
  1414. struct amdgpu_device *adev = file_inode(f)->i_private;
  1415. ssize_t result = 0;
  1416. int r;
  1417. if (size & 0x3 || *pos & 0x3)
  1418. return -EINVAL;
  1419. if (*pos >= adev->mc.mc_vram_size)
  1420. return -ENXIO;
  1421. while (size) {
  1422. unsigned long flags;
  1423. uint32_t value;
  1424. if (*pos >= adev->mc.mc_vram_size)
  1425. return result;
  1426. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1427. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1428. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1429. value = RREG32(mmMM_DATA);
  1430. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1431. r = put_user(value, (uint32_t *)buf);
  1432. if (r)
  1433. return r;
  1434. result += 4;
  1435. buf += 4;
  1436. *pos += 4;
  1437. size -= 4;
  1438. }
  1439. return result;
  1440. }
  1441. static const struct file_operations amdgpu_ttm_vram_fops = {
  1442. .owner = THIS_MODULE,
  1443. .read = amdgpu_ttm_vram_read,
  1444. .llseek = default_llseek
  1445. };
  1446. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1447. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1448. size_t size, loff_t *pos)
  1449. {
  1450. struct amdgpu_device *adev = file_inode(f)->i_private;
  1451. ssize_t result = 0;
  1452. int r;
  1453. while (size) {
  1454. loff_t p = *pos / PAGE_SIZE;
  1455. unsigned off = *pos & ~PAGE_MASK;
  1456. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1457. struct page *page;
  1458. void *ptr;
  1459. if (p >= adev->gart.num_cpu_pages)
  1460. return result;
  1461. page = adev->gart.pages[p];
  1462. if (page) {
  1463. ptr = kmap(page);
  1464. ptr += off;
  1465. r = copy_to_user(buf, ptr, cur_size);
  1466. kunmap(adev->gart.pages[p]);
  1467. } else
  1468. r = clear_user(buf, cur_size);
  1469. if (r)
  1470. return -EFAULT;
  1471. result += cur_size;
  1472. buf += cur_size;
  1473. *pos += cur_size;
  1474. size -= cur_size;
  1475. }
  1476. return result;
  1477. }
  1478. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1479. .owner = THIS_MODULE,
  1480. .read = amdgpu_ttm_gtt_read,
  1481. .llseek = default_llseek
  1482. };
  1483. #endif
  1484. #endif
  1485. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1486. {
  1487. #if defined(CONFIG_DEBUG_FS)
  1488. unsigned count;
  1489. struct drm_minor *minor = adev->ddev->primary;
  1490. struct dentry *ent, *root = minor->debugfs_root;
  1491. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1492. adev, &amdgpu_ttm_vram_fops);
  1493. if (IS_ERR(ent))
  1494. return PTR_ERR(ent);
  1495. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1496. adev->mman.vram = ent;
  1497. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1498. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1499. adev, &amdgpu_ttm_gtt_fops);
  1500. if (IS_ERR(ent))
  1501. return PTR_ERR(ent);
  1502. i_size_write(ent->d_inode, adev->mc.gart_size);
  1503. adev->mman.gtt = ent;
  1504. #endif
  1505. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1506. #ifdef CONFIG_SWIOTLB
  1507. if (!swiotlb_nr_tbl())
  1508. --count;
  1509. #endif
  1510. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1511. #else
  1512. return 0;
  1513. #endif
  1514. }
  1515. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1516. {
  1517. #if defined(CONFIG_DEBUG_FS)
  1518. debugfs_remove(adev->mman.vram);
  1519. adev->mman.vram = NULL;
  1520. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1521. debugfs_remove(adev->mman.gtt);
  1522. adev->mman.gtt = NULL;
  1523. #endif
  1524. #endif
  1525. }