cik_sdma.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < adev->sdma.num_instances; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < adev->sdma.num_instances; i++) {
  125. release_firmware(adev->sdma.instance[i].fw);
  126. adev->sdma.instance[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  171. {
  172. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  173. int i;
  174. for (i = 0; i < count; i++)
  175. if (sdma && sdma->burst_nop && (i == 0))
  176. amdgpu_ring_write(ring, ring->nop |
  177. SDMA_NOP_COUNT(count - 1));
  178. else
  179. amdgpu_ring_write(ring, ring->nop);
  180. }
  181. /**
  182. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  183. *
  184. * @ring: amdgpu ring pointer
  185. * @ib: IB object to schedule
  186. *
  187. * Schedule an IB in the DMA ring (CIK).
  188. */
  189. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  190. struct amdgpu_ib *ib)
  191. {
  192. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  193. u32 next_rptr = ring->wptr + 5;
  194. while ((next_rptr & 7) != 4)
  195. next_rptr++;
  196. next_rptr += 4;
  197. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  198. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  199. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  200. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  201. amdgpu_ring_write(ring, next_rptr);
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. /**
  233. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  234. *
  235. * @ring: amdgpu ring pointer
  236. * @fence: amdgpu fence object
  237. *
  238. * Add a DMA fence packet to the ring to write
  239. * the fence seq number and DMA trap packet to generate
  240. * an interrupt if needed (CIK).
  241. */
  242. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  243. unsigned flags)
  244. {
  245. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  246. /* write the fence */
  247. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  248. amdgpu_ring_write(ring, lower_32_bits(addr));
  249. amdgpu_ring_write(ring, upper_32_bits(addr));
  250. amdgpu_ring_write(ring, lower_32_bits(seq));
  251. /* optionally write high bits as well */
  252. if (write64bit) {
  253. addr += 4;
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, upper_32_bits(seq));
  258. }
  259. /* generate an interrupt */
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  261. }
  262. /**
  263. * cik_sdma_gfx_stop - stop the gfx async dma engines
  264. *
  265. * @adev: amdgpu_device pointer
  266. *
  267. * Stop the gfx async dma ring buffers (CIK).
  268. */
  269. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  270. {
  271. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  272. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  273. u32 rb_cntl;
  274. int i;
  275. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  276. (adev->mman.buffer_funcs_ring == sdma1))
  277. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  278. for (i = 0; i < adev->sdma.num_instances; i++) {
  279. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  280. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  281. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  282. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  283. }
  284. sdma0->ready = false;
  285. sdma1->ready = false;
  286. }
  287. /**
  288. * cik_sdma_rlc_stop - stop the compute async dma engines
  289. *
  290. * @adev: amdgpu_device pointer
  291. *
  292. * Stop the compute async dma queues (CIK).
  293. */
  294. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  295. {
  296. /* XXX todo */
  297. }
  298. /**
  299. * cik_sdma_enable - stop the async dma engines
  300. *
  301. * @adev: amdgpu_device pointer
  302. * @enable: enable/disable the DMA MEs.
  303. *
  304. * Halt or unhalt the async dma engines (CIK).
  305. */
  306. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  307. {
  308. u32 me_cntl;
  309. int i;
  310. if (enable == false) {
  311. cik_sdma_gfx_stop(adev);
  312. cik_sdma_rlc_stop(adev);
  313. }
  314. for (i = 0; i < adev->sdma.num_instances; i++) {
  315. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  316. if (enable)
  317. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  318. else
  319. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  320. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  321. }
  322. }
  323. /**
  324. * cik_sdma_gfx_resume - setup and start the async dma engines
  325. *
  326. * @adev: amdgpu_device pointer
  327. *
  328. * Set up the gfx DMA ring buffers and enable them (CIK).
  329. * Returns 0 for success, error for failure.
  330. */
  331. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  332. {
  333. struct amdgpu_ring *ring;
  334. u32 rb_cntl, ib_cntl;
  335. u32 rb_bufsz;
  336. u32 wb_offset;
  337. int i, j, r;
  338. for (i = 0; i < adev->sdma.num_instances; i++) {
  339. ring = &adev->sdma.instance[i].ring;
  340. wb_offset = (ring->rptr_offs * 4);
  341. mutex_lock(&adev->srbm_mutex);
  342. for (j = 0; j < 16; j++) {
  343. cik_srbm_select(adev, 0, 0, 0, j);
  344. /* SDMA GFX */
  345. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  346. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  347. /* XXX SDMA RLC - todo */
  348. }
  349. cik_srbm_select(adev, 0, 0, 0, 0);
  350. mutex_unlock(&adev->srbm_mutex);
  351. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  352. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  353. /* Set ring buffer size in dwords */
  354. rb_bufsz = order_base_2(ring->ring_size / 4);
  355. rb_cntl = rb_bufsz << 1;
  356. #ifdef __BIG_ENDIAN
  357. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  358. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  359. #endif
  360. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  361. /* Initialize the ring buffer's read and write pointers */
  362. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  363. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  364. /* set the wb address whether it's enabled or not */
  365. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  366. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  367. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  368. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  369. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  370. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  371. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  372. ring->wptr = 0;
  373. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  374. /* enable DMA RB */
  375. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  376. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  377. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  378. #ifdef __BIG_ENDIAN
  379. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  380. #endif
  381. /* enable DMA IBs */
  382. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  383. ring->ready = true;
  384. r = amdgpu_ring_test_ring(ring);
  385. if (r) {
  386. ring->ready = false;
  387. return r;
  388. }
  389. if (adev->mman.buffer_funcs_ring == ring)
  390. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  391. }
  392. return 0;
  393. }
  394. /**
  395. * cik_sdma_rlc_resume - setup and start the async dma engines
  396. *
  397. * @adev: amdgpu_device pointer
  398. *
  399. * Set up the compute DMA queues and enable them (CIK).
  400. * Returns 0 for success, error for failure.
  401. */
  402. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  403. {
  404. /* XXX todo */
  405. return 0;
  406. }
  407. /**
  408. * cik_sdma_load_microcode - load the sDMA ME ucode
  409. *
  410. * @adev: amdgpu_device pointer
  411. *
  412. * Loads the sDMA0/1 ucode.
  413. * Returns 0 for success, -EINVAL if the ucode is not available.
  414. */
  415. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  416. {
  417. const struct sdma_firmware_header_v1_0 *hdr;
  418. const __le32 *fw_data;
  419. u32 fw_size;
  420. int i, j;
  421. /* halt the MEs */
  422. cik_sdma_enable(adev, false);
  423. for (i = 0; i < adev->sdma.num_instances; i++) {
  424. if (!adev->sdma.instance[i].fw)
  425. return -EINVAL;
  426. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  427. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  428. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  429. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  430. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  431. if (adev->sdma.instance[i].feature_version >= 20)
  432. adev->sdma.instance[i].burst_nop = true;
  433. fw_data = (const __le32 *)
  434. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  435. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  436. for (j = 0; j < fw_size; j++)
  437. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  438. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  439. }
  440. return 0;
  441. }
  442. /**
  443. * cik_sdma_start - setup and start the async dma engines
  444. *
  445. * @adev: amdgpu_device pointer
  446. *
  447. * Set up the DMA engines and enable them (CIK).
  448. * Returns 0 for success, error for failure.
  449. */
  450. static int cik_sdma_start(struct amdgpu_device *adev)
  451. {
  452. int r;
  453. r = cik_sdma_load_microcode(adev);
  454. if (r)
  455. return r;
  456. /* unhalt the MEs */
  457. cik_sdma_enable(adev, true);
  458. /* start the gfx rings and rlc compute queues */
  459. r = cik_sdma_gfx_resume(adev);
  460. if (r)
  461. return r;
  462. r = cik_sdma_rlc_resume(adev);
  463. if (r)
  464. return r;
  465. return 0;
  466. }
  467. /**
  468. * cik_sdma_ring_test_ring - simple async dma engine test
  469. *
  470. * @ring: amdgpu_ring structure holding ring information
  471. *
  472. * Test the DMA engine by writing using it to write an
  473. * value to memory. (CIK).
  474. * Returns 0 for success, error for failure.
  475. */
  476. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  477. {
  478. struct amdgpu_device *adev = ring->adev;
  479. unsigned i;
  480. unsigned index;
  481. int r;
  482. u32 tmp;
  483. u64 gpu_addr;
  484. r = amdgpu_wb_get(adev, &index);
  485. if (r) {
  486. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  487. return r;
  488. }
  489. gpu_addr = adev->wb.gpu_addr + (index * 4);
  490. tmp = 0xCAFEDEAD;
  491. adev->wb.wb[index] = cpu_to_le32(tmp);
  492. r = amdgpu_ring_alloc(ring, 5);
  493. if (r) {
  494. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  495. amdgpu_wb_free(adev, index);
  496. return r;
  497. }
  498. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  499. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  500. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  501. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  502. amdgpu_ring_write(ring, 0xDEADBEEF);
  503. amdgpu_ring_commit(ring);
  504. for (i = 0; i < adev->usec_timeout; i++) {
  505. tmp = le32_to_cpu(adev->wb.wb[index]);
  506. if (tmp == 0xDEADBEEF)
  507. break;
  508. DRM_UDELAY(1);
  509. }
  510. if (i < adev->usec_timeout) {
  511. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  512. } else {
  513. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  514. ring->idx, tmp);
  515. r = -EINVAL;
  516. }
  517. amdgpu_wb_free(adev, index);
  518. return r;
  519. }
  520. /**
  521. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  522. *
  523. * @ring: amdgpu_ring structure holding ring information
  524. *
  525. * Test a simple IB in the DMA ring (CIK).
  526. * Returns 0 on success, error on failure.
  527. */
  528. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  529. {
  530. struct amdgpu_device *adev = ring->adev;
  531. struct amdgpu_ib ib;
  532. struct fence *f = NULL;
  533. unsigned i;
  534. unsigned index;
  535. int r;
  536. u32 tmp = 0;
  537. u64 gpu_addr;
  538. r = amdgpu_wb_get(adev, &index);
  539. if (r) {
  540. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  541. return r;
  542. }
  543. gpu_addr = adev->wb.gpu_addr + (index * 4);
  544. tmp = 0xCAFEDEAD;
  545. adev->wb.wb[index] = cpu_to_le32(tmp);
  546. memset(&ib, 0, sizeof(ib));
  547. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  548. if (r) {
  549. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  550. goto err0;
  551. }
  552. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  553. ib.ptr[1] = lower_32_bits(gpu_addr);
  554. ib.ptr[2] = upper_32_bits(gpu_addr);
  555. ib.ptr[3] = 1;
  556. ib.ptr[4] = 0xDEADBEEF;
  557. ib.length_dw = 5;
  558. r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
  559. NULL, &f);
  560. if (r)
  561. goto err1;
  562. r = fence_wait(f, false);
  563. if (r) {
  564. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  565. goto err1;
  566. }
  567. for (i = 0; i < adev->usec_timeout; i++) {
  568. tmp = le32_to_cpu(adev->wb.wb[index]);
  569. if (tmp == 0xDEADBEEF)
  570. break;
  571. DRM_UDELAY(1);
  572. }
  573. if (i < adev->usec_timeout) {
  574. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  575. ring->idx, i);
  576. goto err1;
  577. } else {
  578. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  579. r = -EINVAL;
  580. }
  581. err1:
  582. fence_put(f);
  583. amdgpu_ib_free(adev, &ib);
  584. err0:
  585. amdgpu_wb_free(adev, index);
  586. return r;
  587. }
  588. /**
  589. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  590. *
  591. * @ib: indirect buffer to fill with commands
  592. * @pe: addr of the page entry
  593. * @src: src addr to copy from
  594. * @count: number of page entries to update
  595. *
  596. * Update PTEs by copying them from the GART using sDMA (CIK).
  597. */
  598. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  599. uint64_t pe, uint64_t src,
  600. unsigned count)
  601. {
  602. while (count) {
  603. unsigned bytes = count * 8;
  604. if (bytes > 0x1FFFF8)
  605. bytes = 0x1FFFF8;
  606. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  607. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  608. ib->ptr[ib->length_dw++] = bytes;
  609. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  610. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  611. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  612. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  613. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  614. pe += bytes;
  615. src += bytes;
  616. count -= bytes / 8;
  617. }
  618. }
  619. /**
  620. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  621. *
  622. * @ib: indirect buffer to fill with commands
  623. * @pe: addr of the page entry
  624. * @addr: dst addr to write into pe
  625. * @count: number of page entries to update
  626. * @incr: increase next addr by incr bytes
  627. * @flags: access flags
  628. *
  629. * Update PTEs by writing them manually using sDMA (CIK).
  630. */
  631. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  632. const dma_addr_t *pages_addr, uint64_t pe,
  633. uint64_t addr, unsigned count,
  634. uint32_t incr, uint32_t flags)
  635. {
  636. uint64_t value;
  637. unsigned ndw;
  638. while (count) {
  639. ndw = count * 2;
  640. if (ndw > 0xFFFFE)
  641. ndw = 0xFFFFE;
  642. /* for non-physically contiguous pages (system) */
  643. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  644. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  645. ib->ptr[ib->length_dw++] = pe;
  646. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  647. ib->ptr[ib->length_dw++] = ndw;
  648. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  649. value = amdgpu_vm_map_gart(pages_addr, addr);
  650. addr += incr;
  651. value |= flags;
  652. ib->ptr[ib->length_dw++] = value;
  653. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  654. }
  655. }
  656. }
  657. /**
  658. * cik_sdma_vm_set_pages - update the page tables using sDMA
  659. *
  660. * @ib: indirect buffer to fill with commands
  661. * @pe: addr of the page entry
  662. * @addr: dst addr to write into pe
  663. * @count: number of page entries to update
  664. * @incr: increase next addr by incr bytes
  665. * @flags: access flags
  666. *
  667. * Update the page tables using sDMA (CIK).
  668. */
  669. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  670. uint64_t pe,
  671. uint64_t addr, unsigned count,
  672. uint32_t incr, uint32_t flags)
  673. {
  674. uint64_t value;
  675. unsigned ndw;
  676. while (count) {
  677. ndw = count;
  678. if (ndw > 0x7FFFF)
  679. ndw = 0x7FFFF;
  680. if (flags & AMDGPU_PTE_VALID)
  681. value = addr;
  682. else
  683. value = 0;
  684. /* for physically contiguous pages (vram) */
  685. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  686. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  687. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  688. ib->ptr[ib->length_dw++] = flags; /* mask */
  689. ib->ptr[ib->length_dw++] = 0;
  690. ib->ptr[ib->length_dw++] = value; /* value */
  691. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  692. ib->ptr[ib->length_dw++] = incr; /* increment size */
  693. ib->ptr[ib->length_dw++] = 0;
  694. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  695. pe += ndw * 8;
  696. addr += ndw * incr;
  697. count -= ndw;
  698. }
  699. }
  700. /**
  701. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  702. *
  703. * @ib: indirect buffer to fill with padding
  704. *
  705. */
  706. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  707. {
  708. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  709. u32 pad_count;
  710. int i;
  711. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  712. for (i = 0; i < pad_count; i++)
  713. if (sdma && sdma->burst_nop && (i == 0))
  714. ib->ptr[ib->length_dw++] =
  715. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  716. SDMA_NOP_COUNT(pad_count - 1);
  717. else
  718. ib->ptr[ib->length_dw++] =
  719. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  720. }
  721. /**
  722. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  723. *
  724. * @ring: amdgpu_ring pointer
  725. * @vm: amdgpu_vm pointer
  726. *
  727. * Update the page table base and flush the VM TLB
  728. * using sDMA (CIK).
  729. */
  730. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  731. unsigned vm_id, uint64_t pd_addr)
  732. {
  733. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  734. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  735. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  736. if (vm_id < 8) {
  737. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  738. } else {
  739. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  740. }
  741. amdgpu_ring_write(ring, pd_addr >> 12);
  742. /* flush TLB */
  743. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  744. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  745. amdgpu_ring_write(ring, 1 << vm_id);
  746. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  747. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  748. amdgpu_ring_write(ring, 0);
  749. amdgpu_ring_write(ring, 0); /* reference */
  750. amdgpu_ring_write(ring, 0); /* mask */
  751. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  752. }
  753. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  754. bool enable)
  755. {
  756. u32 orig, data;
  757. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  758. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  759. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  760. } else {
  761. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  762. data |= 0xff000000;
  763. if (data != orig)
  764. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  765. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  766. data |= 0xff000000;
  767. if (data != orig)
  768. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  769. }
  770. }
  771. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  772. bool enable)
  773. {
  774. u32 orig, data;
  775. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  776. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  777. data |= 0x100;
  778. if (orig != data)
  779. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  780. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  781. data |= 0x100;
  782. if (orig != data)
  783. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  784. } else {
  785. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  786. data &= ~0x100;
  787. if (orig != data)
  788. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  789. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  790. data &= ~0x100;
  791. if (orig != data)
  792. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  793. }
  794. }
  795. static int cik_sdma_early_init(void *handle)
  796. {
  797. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  798. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  799. cik_sdma_set_ring_funcs(adev);
  800. cik_sdma_set_irq_funcs(adev);
  801. cik_sdma_set_buffer_funcs(adev);
  802. cik_sdma_set_vm_pte_funcs(adev);
  803. return 0;
  804. }
  805. static int cik_sdma_sw_init(void *handle)
  806. {
  807. struct amdgpu_ring *ring;
  808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  809. int r, i;
  810. r = cik_sdma_init_microcode(adev);
  811. if (r) {
  812. DRM_ERROR("Failed to load sdma firmware!\n");
  813. return r;
  814. }
  815. /* SDMA trap event */
  816. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  817. if (r)
  818. return r;
  819. /* SDMA Privileged inst */
  820. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  821. if (r)
  822. return r;
  823. /* SDMA Privileged inst */
  824. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  825. if (r)
  826. return r;
  827. for (i = 0; i < adev->sdma.num_instances; i++) {
  828. ring = &adev->sdma.instance[i].ring;
  829. ring->ring_obj = NULL;
  830. sprintf(ring->name, "sdma%d", i);
  831. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  832. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  833. &adev->sdma.trap_irq,
  834. (i == 0) ?
  835. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  836. AMDGPU_RING_TYPE_SDMA);
  837. if (r)
  838. return r;
  839. }
  840. return r;
  841. }
  842. static int cik_sdma_sw_fini(void *handle)
  843. {
  844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  845. int i;
  846. for (i = 0; i < adev->sdma.num_instances; i++)
  847. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  848. return 0;
  849. }
  850. static int cik_sdma_hw_init(void *handle)
  851. {
  852. int r;
  853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  854. r = cik_sdma_start(adev);
  855. if (r)
  856. return r;
  857. return r;
  858. }
  859. static int cik_sdma_hw_fini(void *handle)
  860. {
  861. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  862. cik_sdma_enable(adev, false);
  863. return 0;
  864. }
  865. static int cik_sdma_suspend(void *handle)
  866. {
  867. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  868. return cik_sdma_hw_fini(adev);
  869. }
  870. static int cik_sdma_resume(void *handle)
  871. {
  872. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  873. return cik_sdma_hw_init(adev);
  874. }
  875. static bool cik_sdma_is_idle(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. u32 tmp = RREG32(mmSRBM_STATUS2);
  879. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  880. SRBM_STATUS2__SDMA1_BUSY_MASK))
  881. return false;
  882. return true;
  883. }
  884. static int cik_sdma_wait_for_idle(void *handle)
  885. {
  886. unsigned i;
  887. u32 tmp;
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. for (i = 0; i < adev->usec_timeout; i++) {
  890. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  891. SRBM_STATUS2__SDMA1_BUSY_MASK);
  892. if (!tmp)
  893. return 0;
  894. udelay(1);
  895. }
  896. return -ETIMEDOUT;
  897. }
  898. static void cik_sdma_print_status(void *handle)
  899. {
  900. int i, j;
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. dev_info(adev->dev, "CIK SDMA registers\n");
  903. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  904. RREG32(mmSRBM_STATUS2));
  905. for (i = 0; i < adev->sdma.num_instances; i++) {
  906. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  907. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  908. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  909. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  910. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  911. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  912. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  913. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  914. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  915. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  916. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  917. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  918. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  919. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  920. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  921. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  922. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  923. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  924. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  925. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  926. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  927. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  928. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  929. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  930. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  931. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  932. mutex_lock(&adev->srbm_mutex);
  933. for (j = 0; j < 16; j++) {
  934. cik_srbm_select(adev, 0, 0, 0, j);
  935. dev_info(adev->dev, " VM %d:\n", j);
  936. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  937. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  938. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  939. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  940. }
  941. cik_srbm_select(adev, 0, 0, 0, 0);
  942. mutex_unlock(&adev->srbm_mutex);
  943. }
  944. }
  945. static int cik_sdma_soft_reset(void *handle)
  946. {
  947. u32 srbm_soft_reset = 0;
  948. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  949. u32 tmp = RREG32(mmSRBM_STATUS2);
  950. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  951. /* sdma0 */
  952. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  953. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  954. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  955. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  956. }
  957. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  958. /* sdma1 */
  959. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  960. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  961. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  962. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  963. }
  964. if (srbm_soft_reset) {
  965. cik_sdma_print_status((void *)adev);
  966. tmp = RREG32(mmSRBM_SOFT_RESET);
  967. tmp |= srbm_soft_reset;
  968. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  969. WREG32(mmSRBM_SOFT_RESET, tmp);
  970. tmp = RREG32(mmSRBM_SOFT_RESET);
  971. udelay(50);
  972. tmp &= ~srbm_soft_reset;
  973. WREG32(mmSRBM_SOFT_RESET, tmp);
  974. tmp = RREG32(mmSRBM_SOFT_RESET);
  975. /* Wait a little for things to settle down */
  976. udelay(50);
  977. cik_sdma_print_status((void *)adev);
  978. }
  979. return 0;
  980. }
  981. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  982. struct amdgpu_irq_src *src,
  983. unsigned type,
  984. enum amdgpu_interrupt_state state)
  985. {
  986. u32 sdma_cntl;
  987. switch (type) {
  988. case AMDGPU_SDMA_IRQ_TRAP0:
  989. switch (state) {
  990. case AMDGPU_IRQ_STATE_DISABLE:
  991. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  992. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  993. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  994. break;
  995. case AMDGPU_IRQ_STATE_ENABLE:
  996. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  997. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  998. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  999. break;
  1000. default:
  1001. break;
  1002. }
  1003. break;
  1004. case AMDGPU_SDMA_IRQ_TRAP1:
  1005. switch (state) {
  1006. case AMDGPU_IRQ_STATE_DISABLE:
  1007. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1008. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1009. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1010. break;
  1011. case AMDGPU_IRQ_STATE_ENABLE:
  1012. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1013. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1014. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1015. break;
  1016. default:
  1017. break;
  1018. }
  1019. break;
  1020. default:
  1021. break;
  1022. }
  1023. return 0;
  1024. }
  1025. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1026. struct amdgpu_irq_src *source,
  1027. struct amdgpu_iv_entry *entry)
  1028. {
  1029. u8 instance_id, queue_id;
  1030. instance_id = (entry->ring_id & 0x3) >> 0;
  1031. queue_id = (entry->ring_id & 0xc) >> 2;
  1032. DRM_DEBUG("IH: SDMA trap\n");
  1033. switch (instance_id) {
  1034. case 0:
  1035. switch (queue_id) {
  1036. case 0:
  1037. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1038. break;
  1039. case 1:
  1040. /* XXX compute */
  1041. break;
  1042. case 2:
  1043. /* XXX compute */
  1044. break;
  1045. }
  1046. break;
  1047. case 1:
  1048. switch (queue_id) {
  1049. case 0:
  1050. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1051. break;
  1052. case 1:
  1053. /* XXX compute */
  1054. break;
  1055. case 2:
  1056. /* XXX compute */
  1057. break;
  1058. }
  1059. break;
  1060. }
  1061. return 0;
  1062. }
  1063. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1064. struct amdgpu_irq_src *source,
  1065. struct amdgpu_iv_entry *entry)
  1066. {
  1067. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1068. schedule_work(&adev->reset_work);
  1069. return 0;
  1070. }
  1071. static int cik_sdma_set_clockgating_state(void *handle,
  1072. enum amd_clockgating_state state)
  1073. {
  1074. bool gate = false;
  1075. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1076. if (state == AMD_CG_STATE_GATE)
  1077. gate = true;
  1078. cik_enable_sdma_mgcg(adev, gate);
  1079. cik_enable_sdma_mgls(adev, gate);
  1080. return 0;
  1081. }
  1082. static int cik_sdma_set_powergating_state(void *handle,
  1083. enum amd_powergating_state state)
  1084. {
  1085. return 0;
  1086. }
  1087. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1088. .early_init = cik_sdma_early_init,
  1089. .late_init = NULL,
  1090. .sw_init = cik_sdma_sw_init,
  1091. .sw_fini = cik_sdma_sw_fini,
  1092. .hw_init = cik_sdma_hw_init,
  1093. .hw_fini = cik_sdma_hw_fini,
  1094. .suspend = cik_sdma_suspend,
  1095. .resume = cik_sdma_resume,
  1096. .is_idle = cik_sdma_is_idle,
  1097. .wait_for_idle = cik_sdma_wait_for_idle,
  1098. .soft_reset = cik_sdma_soft_reset,
  1099. .print_status = cik_sdma_print_status,
  1100. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1101. .set_powergating_state = cik_sdma_set_powergating_state,
  1102. };
  1103. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1104. .get_rptr = cik_sdma_ring_get_rptr,
  1105. .get_wptr = cik_sdma_ring_get_wptr,
  1106. .set_wptr = cik_sdma_ring_set_wptr,
  1107. .parse_cs = NULL,
  1108. .emit_ib = cik_sdma_ring_emit_ib,
  1109. .emit_fence = cik_sdma_ring_emit_fence,
  1110. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1111. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1112. .test_ring = cik_sdma_ring_test_ring,
  1113. .test_ib = cik_sdma_ring_test_ib,
  1114. .insert_nop = cik_sdma_ring_insert_nop,
  1115. .pad_ib = cik_sdma_ring_pad_ib,
  1116. };
  1117. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1118. {
  1119. int i;
  1120. for (i = 0; i < adev->sdma.num_instances; i++)
  1121. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1122. }
  1123. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1124. .set = cik_sdma_set_trap_irq_state,
  1125. .process = cik_sdma_process_trap_irq,
  1126. };
  1127. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1128. .process = cik_sdma_process_illegal_inst_irq,
  1129. };
  1130. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1131. {
  1132. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1133. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1134. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1135. }
  1136. /**
  1137. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1138. *
  1139. * @ring: amdgpu_ring structure holding ring information
  1140. * @src_offset: src GPU address
  1141. * @dst_offset: dst GPU address
  1142. * @byte_count: number of bytes to xfer
  1143. *
  1144. * Copy GPU buffers using the DMA engine (CIK).
  1145. * Used by the amdgpu ttm implementation to move pages if
  1146. * registered as the asic copy callback.
  1147. */
  1148. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1149. uint64_t src_offset,
  1150. uint64_t dst_offset,
  1151. uint32_t byte_count)
  1152. {
  1153. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1154. ib->ptr[ib->length_dw++] = byte_count;
  1155. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1156. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1157. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1158. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1159. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1160. }
  1161. /**
  1162. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1163. *
  1164. * @ring: amdgpu_ring structure holding ring information
  1165. * @src_data: value to write to buffer
  1166. * @dst_offset: dst GPU address
  1167. * @byte_count: number of bytes to xfer
  1168. *
  1169. * Fill GPU buffers using the DMA engine (CIK).
  1170. */
  1171. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1172. uint32_t src_data,
  1173. uint64_t dst_offset,
  1174. uint32_t byte_count)
  1175. {
  1176. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1177. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1178. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1179. ib->ptr[ib->length_dw++] = src_data;
  1180. ib->ptr[ib->length_dw++] = byte_count;
  1181. }
  1182. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1183. .copy_max_bytes = 0x1fffff,
  1184. .copy_num_dw = 7,
  1185. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1186. .fill_max_bytes = 0x1fffff,
  1187. .fill_num_dw = 5,
  1188. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1189. };
  1190. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1191. {
  1192. if (adev->mman.buffer_funcs == NULL) {
  1193. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1194. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1195. }
  1196. }
  1197. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1198. .copy_pte = cik_sdma_vm_copy_pte,
  1199. .write_pte = cik_sdma_vm_write_pte,
  1200. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1201. };
  1202. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1203. {
  1204. unsigned i;
  1205. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1206. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1207. for (i = 0; i < adev->sdma.num_instances; i++)
  1208. adev->vm_manager.vm_pte_rings[i] =
  1209. &adev->sdma.instance[i].ring;
  1210. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1211. }
  1212. }