amdgpu.h 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  83. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  84. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  85. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  86. #define AMDGPU_IB_POOL_SIZE 16
  87. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  88. #define AMDGPUFB_CONN_LIMIT 4
  89. #define AMDGPU_BIOS_NUM_SCRATCH 8
  90. /* max number of rings */
  91. #define AMDGPU_MAX_RINGS 16
  92. #define AMDGPU_MAX_GFX_RINGS 1
  93. #define AMDGPU_MAX_COMPUTE_RINGS 8
  94. #define AMDGPU_MAX_VCE_RINGS 2
  95. /* max number of IP instances */
  96. #define AMDGPU_MAX_SDMA_INSTANCES 2
  97. /* hardcode that limit for now */
  98. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  99. /* hard reset data */
  100. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  101. /* reset flags */
  102. #define AMDGPU_RESET_GFX (1 << 0)
  103. #define AMDGPU_RESET_COMPUTE (1 << 1)
  104. #define AMDGPU_RESET_DMA (1 << 2)
  105. #define AMDGPU_RESET_CP (1 << 3)
  106. #define AMDGPU_RESET_GRBM (1 << 4)
  107. #define AMDGPU_RESET_DMA1 (1 << 5)
  108. #define AMDGPU_RESET_RLC (1 << 6)
  109. #define AMDGPU_RESET_SEM (1 << 7)
  110. #define AMDGPU_RESET_IH (1 << 8)
  111. #define AMDGPU_RESET_VMC (1 << 9)
  112. #define AMDGPU_RESET_MC (1 << 10)
  113. #define AMDGPU_RESET_DISPLAY (1 << 11)
  114. #define AMDGPU_RESET_UVD (1 << 12)
  115. #define AMDGPU_RESET_VCE (1 << 13)
  116. #define AMDGPU_RESET_VCE1 (1 << 14)
  117. /* CG block flags */
  118. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  119. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  120. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  121. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  122. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  123. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  124. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  125. /* CG flags */
  126. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  127. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  128. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  129. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  130. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  131. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  132. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  133. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  134. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  135. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  136. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  137. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  138. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  139. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  140. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  141. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  142. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  143. /* PG flags */
  144. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  145. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  146. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  147. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  148. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  149. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  150. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  151. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  152. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  153. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  154. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  155. /* GFX current status */
  156. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  157. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  158. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  159. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  160. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  161. /* max cursor sizes (in pixels) */
  162. #define CIK_CURSOR_WIDTH 128
  163. #define CIK_CURSOR_HEIGHT 128
  164. struct amdgpu_device;
  165. struct amdgpu_fence;
  166. struct amdgpu_ib;
  167. struct amdgpu_vm;
  168. struct amdgpu_ring;
  169. struct amdgpu_cs_parser;
  170. struct amdgpu_job;
  171. struct amdgpu_irq_src;
  172. struct amdgpu_fpriv;
  173. enum amdgpu_cp_irq {
  174. AMDGPU_CP_IRQ_GFX_EOP = 0,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  176. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  177. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  178. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  183. AMDGPU_CP_IRQ_LAST
  184. };
  185. enum amdgpu_sdma_irq {
  186. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  187. AMDGPU_SDMA_IRQ_TRAP1,
  188. AMDGPU_SDMA_IRQ_LAST
  189. };
  190. enum amdgpu_thermal_irq {
  191. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  192. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  193. AMDGPU_THERMAL_IRQ_LAST
  194. };
  195. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type,
  197. enum amd_clockgating_state state);
  198. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  199. enum amd_ip_block_type block_type,
  200. enum amd_powergating_state state);
  201. struct amdgpu_ip_block_version {
  202. enum amd_ip_block_type type;
  203. u32 major;
  204. u32 minor;
  205. u32 rev;
  206. const struct amd_ip_funcs *funcs;
  207. };
  208. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  209. enum amd_ip_block_type type,
  210. u32 major, u32 minor);
  211. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  212. struct amdgpu_device *adev,
  213. enum amd_ip_block_type type);
  214. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  215. struct amdgpu_buffer_funcs {
  216. /* maximum bytes in a single operation */
  217. uint32_t copy_max_bytes;
  218. /* number of dw to reserve per operation */
  219. unsigned copy_num_dw;
  220. /* used for buffer migration */
  221. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  222. /* src addr in bytes */
  223. uint64_t src_offset,
  224. /* dst addr in bytes */
  225. uint64_t dst_offset,
  226. /* number of byte to transfer */
  227. uint32_t byte_count);
  228. /* maximum bytes in a single operation */
  229. uint32_t fill_max_bytes;
  230. /* number of dw to reserve per operation */
  231. unsigned fill_num_dw;
  232. /* used for buffer clearing */
  233. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  234. /* value to write to memory */
  235. uint32_t src_data,
  236. /* dst addr in bytes */
  237. uint64_t dst_offset,
  238. /* number of byte to fill */
  239. uint32_t byte_count);
  240. };
  241. /* provided by hw blocks that can write ptes, e.g., sdma */
  242. struct amdgpu_vm_pte_funcs {
  243. /* copy pte entries from GART */
  244. void (*copy_pte)(struct amdgpu_ib *ib,
  245. uint64_t pe, uint64_t src,
  246. unsigned count);
  247. /* write pte one entry at a time with addr mapping */
  248. void (*write_pte)(struct amdgpu_ib *ib,
  249. const dma_addr_t *pages_addr, uint64_t pe,
  250. uint64_t addr, unsigned count,
  251. uint32_t incr, uint32_t flags);
  252. /* for linear pte/pde updates without addr mapping */
  253. void (*set_pte_pde)(struct amdgpu_ib *ib,
  254. uint64_t pe,
  255. uint64_t addr, unsigned count,
  256. uint32_t incr, uint32_t flags);
  257. };
  258. /* provided by the gmc block */
  259. struct amdgpu_gart_funcs {
  260. /* flush the vm tlb via mmio */
  261. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  262. uint32_t vmid);
  263. /* write pte/pde updates using the cpu */
  264. int (*set_pte_pde)(struct amdgpu_device *adev,
  265. void *cpu_pt_addr, /* cpu addr of page table */
  266. uint32_t gpu_page_idx, /* pte/pde to update */
  267. uint64_t addr, /* addr to write into pte/pde */
  268. uint32_t flags); /* access flags */
  269. };
  270. /* provided by the ih block */
  271. struct amdgpu_ih_funcs {
  272. /* ring read/write ptr handling, called from interrupt context */
  273. u32 (*get_wptr)(struct amdgpu_device *adev);
  274. void (*decode_iv)(struct amdgpu_device *adev,
  275. struct amdgpu_iv_entry *entry);
  276. void (*set_rptr)(struct amdgpu_device *adev);
  277. };
  278. /* provided by hw blocks that expose a ring buffer for commands */
  279. struct amdgpu_ring_funcs {
  280. /* ring read/write ptr handling */
  281. u32 (*get_rptr)(struct amdgpu_ring *ring);
  282. u32 (*get_wptr)(struct amdgpu_ring *ring);
  283. void (*set_wptr)(struct amdgpu_ring *ring);
  284. /* validating and patching of IBs */
  285. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  286. /* command emit functions */
  287. void (*emit_ib)(struct amdgpu_ring *ring,
  288. struct amdgpu_ib *ib);
  289. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  290. uint64_t seq, unsigned flags);
  291. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  292. uint64_t pd_addr);
  293. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  294. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  295. uint32_t gds_base, uint32_t gds_size,
  296. uint32_t gws_base, uint32_t gws_size,
  297. uint32_t oa_base, uint32_t oa_size);
  298. /* testing functions */
  299. int (*test_ring)(struct amdgpu_ring *ring);
  300. int (*test_ib)(struct amdgpu_ring *ring);
  301. /* insert NOP packets */
  302. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  303. /* pad the indirect buffer to the necessary number of dw */
  304. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  305. };
  306. /*
  307. * BIOS.
  308. */
  309. bool amdgpu_get_bios(struct amdgpu_device *adev);
  310. bool amdgpu_read_bios(struct amdgpu_device *adev);
  311. /*
  312. * Dummy page
  313. */
  314. struct amdgpu_dummy_page {
  315. struct page *page;
  316. dma_addr_t addr;
  317. };
  318. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  319. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  320. /*
  321. * Clocks
  322. */
  323. #define AMDGPU_MAX_PPLL 3
  324. struct amdgpu_clock {
  325. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  326. struct amdgpu_pll spll;
  327. struct amdgpu_pll mpll;
  328. /* 10 Khz units */
  329. uint32_t default_mclk;
  330. uint32_t default_sclk;
  331. uint32_t default_dispclk;
  332. uint32_t current_dispclk;
  333. uint32_t dp_extclk;
  334. uint32_t max_pixel_clock;
  335. };
  336. /*
  337. * Fences.
  338. */
  339. struct amdgpu_fence_driver {
  340. uint64_t gpu_addr;
  341. volatile uint32_t *cpu_addr;
  342. /* sync_seq is protected by ring emission lock */
  343. uint64_t sync_seq;
  344. atomic64_t last_seq;
  345. bool initialized;
  346. struct amdgpu_irq_src *irq_src;
  347. unsigned irq_type;
  348. struct timer_list fallback_timer;
  349. wait_queue_head_t fence_queue;
  350. };
  351. /* some special values for the owner field */
  352. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  353. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  354. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  355. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  356. struct amdgpu_fence {
  357. struct fence base;
  358. /* RB, DMA, etc. */
  359. struct amdgpu_ring *ring;
  360. uint64_t seq;
  361. /* filp or special value for fence creator */
  362. void *owner;
  363. wait_queue_t fence_wake;
  364. };
  365. struct amdgpu_user_fence {
  366. /* write-back bo */
  367. struct amdgpu_bo *bo;
  368. /* write-back address offset to bo start */
  369. uint32_t offset;
  370. };
  371. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  372. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  373. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  374. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  375. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  376. struct amdgpu_irq_src *irq_src,
  377. unsigned irq_type);
  378. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  379. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  380. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  381. struct amdgpu_fence **fence);
  382. void amdgpu_fence_process(struct amdgpu_ring *ring);
  383. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  384. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  385. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  386. /*
  387. * TTM.
  388. */
  389. struct amdgpu_mman {
  390. struct ttm_bo_global_ref bo_global_ref;
  391. struct drm_global_reference mem_global_ref;
  392. struct ttm_bo_device bdev;
  393. bool mem_global_referenced;
  394. bool initialized;
  395. #if defined(CONFIG_DEBUG_FS)
  396. struct dentry *vram;
  397. struct dentry *gtt;
  398. #endif
  399. /* buffer handling */
  400. const struct amdgpu_buffer_funcs *buffer_funcs;
  401. struct amdgpu_ring *buffer_funcs_ring;
  402. };
  403. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  404. uint64_t src_offset,
  405. uint64_t dst_offset,
  406. uint32_t byte_count,
  407. struct reservation_object *resv,
  408. struct fence **fence);
  409. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  410. struct amdgpu_bo_list_entry {
  411. struct amdgpu_bo *robj;
  412. struct ttm_validate_buffer tv;
  413. struct amdgpu_bo_va *bo_va;
  414. uint32_t priority;
  415. };
  416. struct amdgpu_bo_va_mapping {
  417. struct list_head list;
  418. struct interval_tree_node it;
  419. uint64_t offset;
  420. uint32_t flags;
  421. };
  422. /* bo virtual addresses in a specific vm */
  423. struct amdgpu_bo_va {
  424. struct mutex mutex;
  425. /* protected by bo being reserved */
  426. struct list_head bo_list;
  427. struct fence *last_pt_update;
  428. unsigned ref_count;
  429. /* protected by vm mutex and spinlock */
  430. struct list_head vm_status;
  431. /* mappings for this bo_va */
  432. struct list_head invalids;
  433. struct list_head valids;
  434. /* constant after initialization */
  435. struct amdgpu_vm *vm;
  436. struct amdgpu_bo *bo;
  437. };
  438. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  439. struct amdgpu_bo {
  440. /* Protected by gem.mutex */
  441. struct list_head list;
  442. /* Protected by tbo.reserved */
  443. u32 prefered_domains;
  444. u32 allowed_domains;
  445. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  446. struct ttm_placement placement;
  447. struct ttm_buffer_object tbo;
  448. struct ttm_bo_kmap_obj kmap;
  449. u64 flags;
  450. unsigned pin_count;
  451. void *kptr;
  452. u64 tiling_flags;
  453. u64 metadata_flags;
  454. void *metadata;
  455. u32 metadata_size;
  456. /* list of all virtual address to which this bo
  457. * is associated to
  458. */
  459. struct list_head va;
  460. /* Constant after initialization */
  461. struct amdgpu_device *adev;
  462. struct drm_gem_object gem_base;
  463. struct amdgpu_bo *parent;
  464. struct ttm_bo_kmap_obj dma_buf_vmap;
  465. pid_t pid;
  466. struct amdgpu_mn *mn;
  467. struct list_head mn_list;
  468. };
  469. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  470. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  471. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  472. struct drm_file *file_priv);
  473. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  474. struct drm_file *file_priv);
  475. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  476. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  477. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  478. struct dma_buf_attachment *attach,
  479. struct sg_table *sg);
  480. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  481. struct drm_gem_object *gobj,
  482. int flags);
  483. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  484. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  485. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  486. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  487. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  488. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  489. /* sub-allocation manager, it has to be protected by another lock.
  490. * By conception this is an helper for other part of the driver
  491. * like the indirect buffer or semaphore, which both have their
  492. * locking.
  493. *
  494. * Principe is simple, we keep a list of sub allocation in offset
  495. * order (first entry has offset == 0, last entry has the highest
  496. * offset).
  497. *
  498. * When allocating new object we first check if there is room at
  499. * the end total_size - (last_object_offset + last_object_size) >=
  500. * alloc_size. If so we allocate new object there.
  501. *
  502. * When there is not enough room at the end, we start waiting for
  503. * each sub object until we reach object_offset+object_size >=
  504. * alloc_size, this object then become the sub object we return.
  505. *
  506. * Alignment can't be bigger than page size.
  507. *
  508. * Hole are not considered for allocation to keep things simple.
  509. * Assumption is that there won't be hole (all object on same
  510. * alignment).
  511. */
  512. struct amdgpu_sa_manager {
  513. wait_queue_head_t wq;
  514. struct amdgpu_bo *bo;
  515. struct list_head *hole;
  516. struct list_head flist[AMDGPU_MAX_RINGS];
  517. struct list_head olist;
  518. unsigned size;
  519. uint64_t gpu_addr;
  520. void *cpu_ptr;
  521. uint32_t domain;
  522. uint32_t align;
  523. };
  524. struct amdgpu_sa_bo;
  525. /* sub-allocation buffer */
  526. struct amdgpu_sa_bo {
  527. struct list_head olist;
  528. struct list_head flist;
  529. struct amdgpu_sa_manager *manager;
  530. unsigned soffset;
  531. unsigned eoffset;
  532. struct fence *fence;
  533. };
  534. /*
  535. * GEM objects.
  536. */
  537. struct amdgpu_gem {
  538. struct mutex mutex;
  539. struct list_head objects;
  540. };
  541. int amdgpu_gem_init(struct amdgpu_device *adev);
  542. void amdgpu_gem_fini(struct amdgpu_device *adev);
  543. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  544. int alignment, u32 initial_domain,
  545. u64 flags, bool kernel,
  546. struct drm_gem_object **obj);
  547. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  548. struct drm_device *dev,
  549. struct drm_mode_create_dumb *args);
  550. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  551. struct drm_device *dev,
  552. uint32_t handle, uint64_t *offset_p);
  553. /*
  554. * Synchronization
  555. */
  556. struct amdgpu_sync {
  557. DECLARE_HASHTABLE(fences, 4);
  558. struct fence *last_vm_update;
  559. };
  560. void amdgpu_sync_create(struct amdgpu_sync *sync);
  561. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  562. struct fence *f);
  563. int amdgpu_sync_resv(struct amdgpu_device *adev,
  564. struct amdgpu_sync *sync,
  565. struct reservation_object *resv,
  566. void *owner);
  567. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  568. int amdgpu_sync_wait(struct amdgpu_sync *sync);
  569. void amdgpu_sync_free(struct amdgpu_sync *sync);
  570. /*
  571. * GART structures, functions & helpers
  572. */
  573. struct amdgpu_mc;
  574. #define AMDGPU_GPU_PAGE_SIZE 4096
  575. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  576. #define AMDGPU_GPU_PAGE_SHIFT 12
  577. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  578. struct amdgpu_gart {
  579. dma_addr_t table_addr;
  580. struct amdgpu_bo *robj;
  581. void *ptr;
  582. unsigned num_gpu_pages;
  583. unsigned num_cpu_pages;
  584. unsigned table_size;
  585. struct page **pages;
  586. dma_addr_t *pages_addr;
  587. bool ready;
  588. const struct amdgpu_gart_funcs *gart_funcs;
  589. };
  590. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  591. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  592. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  593. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  594. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  595. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  596. int amdgpu_gart_init(struct amdgpu_device *adev);
  597. void amdgpu_gart_fini(struct amdgpu_device *adev);
  598. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  599. int pages);
  600. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  601. int pages, struct page **pagelist,
  602. dma_addr_t *dma_addr, uint32_t flags);
  603. /*
  604. * GPU MC structures, functions & helpers
  605. */
  606. struct amdgpu_mc {
  607. resource_size_t aper_size;
  608. resource_size_t aper_base;
  609. resource_size_t agp_base;
  610. /* for some chips with <= 32MB we need to lie
  611. * about vram size near mc fb location */
  612. u64 mc_vram_size;
  613. u64 visible_vram_size;
  614. u64 gtt_size;
  615. u64 gtt_start;
  616. u64 gtt_end;
  617. u64 vram_start;
  618. u64 vram_end;
  619. unsigned vram_width;
  620. u64 real_vram_size;
  621. int vram_mtrr;
  622. u64 gtt_base_align;
  623. u64 mc_mask;
  624. const struct firmware *fw; /* MC firmware */
  625. uint32_t fw_version;
  626. struct amdgpu_irq_src vm_fault;
  627. uint32_t vram_type;
  628. };
  629. /*
  630. * GPU doorbell structures, functions & helpers
  631. */
  632. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  633. {
  634. AMDGPU_DOORBELL_KIQ = 0x000,
  635. AMDGPU_DOORBELL_HIQ = 0x001,
  636. AMDGPU_DOORBELL_DIQ = 0x002,
  637. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  638. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  639. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  640. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  641. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  642. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  643. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  644. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  645. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  646. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  647. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  648. AMDGPU_DOORBELL_IH = 0x1E8,
  649. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  650. AMDGPU_DOORBELL_INVALID = 0xFFFF
  651. } AMDGPU_DOORBELL_ASSIGNMENT;
  652. struct amdgpu_doorbell {
  653. /* doorbell mmio */
  654. resource_size_t base;
  655. resource_size_t size;
  656. u32 __iomem *ptr;
  657. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  658. };
  659. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  660. phys_addr_t *aperture_base,
  661. size_t *aperture_size,
  662. size_t *start_offset);
  663. /*
  664. * IRQS.
  665. */
  666. struct amdgpu_flip_work {
  667. struct work_struct flip_work;
  668. struct work_struct unpin_work;
  669. struct amdgpu_device *adev;
  670. int crtc_id;
  671. uint64_t base;
  672. struct drm_pending_vblank_event *event;
  673. struct amdgpu_bo *old_rbo;
  674. struct fence *excl;
  675. unsigned shared_count;
  676. struct fence **shared;
  677. };
  678. /*
  679. * CP & rings.
  680. */
  681. struct amdgpu_ib {
  682. struct amdgpu_sa_bo *sa_bo;
  683. uint32_t length_dw;
  684. uint64_t gpu_addr;
  685. uint32_t *ptr;
  686. struct amdgpu_fence *fence;
  687. struct amdgpu_user_fence *user;
  688. bool grabbed_vmid;
  689. struct amdgpu_vm *vm;
  690. struct amdgpu_ctx *ctx;
  691. uint32_t gds_base, gds_size;
  692. uint32_t gws_base, gws_size;
  693. uint32_t oa_base, oa_size;
  694. uint32_t flags;
  695. /* resulting sequence number */
  696. uint64_t sequence;
  697. };
  698. enum amdgpu_ring_type {
  699. AMDGPU_RING_TYPE_GFX,
  700. AMDGPU_RING_TYPE_COMPUTE,
  701. AMDGPU_RING_TYPE_SDMA,
  702. AMDGPU_RING_TYPE_UVD,
  703. AMDGPU_RING_TYPE_VCE
  704. };
  705. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  706. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  707. struct amdgpu_job **job);
  708. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  709. struct amdgpu_job **job);
  710. void amdgpu_job_free(struct amdgpu_job *job);
  711. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  712. struct amd_sched_entity *entity, void *owner,
  713. struct fence **f);
  714. struct amdgpu_ring {
  715. struct amdgpu_device *adev;
  716. const struct amdgpu_ring_funcs *funcs;
  717. struct amdgpu_fence_driver fence_drv;
  718. struct amd_gpu_scheduler sched;
  719. spinlock_t fence_lock;
  720. struct amdgpu_bo *ring_obj;
  721. volatile uint32_t *ring;
  722. unsigned rptr_offs;
  723. u64 next_rptr_gpu_addr;
  724. volatile u32 *next_rptr_cpu_addr;
  725. unsigned wptr;
  726. unsigned wptr_old;
  727. unsigned ring_size;
  728. unsigned max_dw;
  729. int count_dw;
  730. uint64_t gpu_addr;
  731. uint32_t align_mask;
  732. uint32_t ptr_mask;
  733. bool ready;
  734. u32 nop;
  735. u32 idx;
  736. u32 me;
  737. u32 pipe;
  738. u32 queue;
  739. struct amdgpu_bo *mqd_obj;
  740. u32 doorbell_index;
  741. bool use_doorbell;
  742. unsigned wptr_offs;
  743. unsigned next_rptr_offs;
  744. unsigned fence_offs;
  745. struct amdgpu_ctx *current_ctx;
  746. enum amdgpu_ring_type type;
  747. char name[16];
  748. };
  749. /*
  750. * VM
  751. */
  752. /* maximum number of VMIDs */
  753. #define AMDGPU_NUM_VM 16
  754. /* number of entries in page table */
  755. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  756. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  757. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  758. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  759. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  760. #define AMDGPU_PTE_VALID (1 << 0)
  761. #define AMDGPU_PTE_SYSTEM (1 << 1)
  762. #define AMDGPU_PTE_SNOOPED (1 << 2)
  763. /* VI only */
  764. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  765. #define AMDGPU_PTE_READABLE (1 << 5)
  766. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  767. /* PTE (Page Table Entry) fragment field for different page sizes */
  768. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  769. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  770. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  771. /* How to programm VM fault handling */
  772. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  773. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  774. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  775. struct amdgpu_vm_pt {
  776. struct amdgpu_bo_list_entry entry;
  777. uint64_t addr;
  778. };
  779. struct amdgpu_vm_id {
  780. unsigned id;
  781. uint64_t pd_gpu_addr;
  782. /* last flushed PD/PT update */
  783. struct fence *flushed_updates;
  784. };
  785. struct amdgpu_vm {
  786. /* tree of virtual addresses mapped */
  787. spinlock_t it_lock;
  788. struct rb_root va;
  789. /* protecting invalidated */
  790. spinlock_t status_lock;
  791. /* BOs moved, but not yet updated in the PT */
  792. struct list_head invalidated;
  793. /* BOs cleared in the PT because of a move */
  794. struct list_head cleared;
  795. /* BO mappings freed, but not yet updated in the PT */
  796. struct list_head freed;
  797. /* contains the page directory */
  798. struct amdgpu_bo *page_directory;
  799. unsigned max_pde_used;
  800. struct fence *page_directory_fence;
  801. /* array of page tables, one for each page directory entry */
  802. struct amdgpu_vm_pt *page_tables;
  803. /* for id and flush management per ring */
  804. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  805. /* protecting freed */
  806. spinlock_t freed_lock;
  807. /* Scheduler entity for page table updates */
  808. struct amd_sched_entity entity;
  809. };
  810. struct amdgpu_vm_manager_id {
  811. struct list_head list;
  812. struct fence *active;
  813. atomic_long_t owner;
  814. };
  815. struct amdgpu_vm_manager {
  816. /* Handling of VMIDs */
  817. struct mutex lock;
  818. unsigned num_ids;
  819. struct list_head ids_lru;
  820. struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
  821. uint32_t max_pfn;
  822. /* vram base address for page table entry */
  823. u64 vram_base_offset;
  824. /* is vm enabled? */
  825. bool enabled;
  826. /* vm pte handling */
  827. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  828. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  829. unsigned vm_pte_num_rings;
  830. atomic_t vm_pte_next_ring;
  831. };
  832. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  833. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  834. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  835. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  836. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  837. struct list_head *validated,
  838. struct amdgpu_bo_list_entry *entry);
  839. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
  840. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  841. struct amdgpu_vm *vm);
  842. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  843. struct amdgpu_sync *sync, struct fence *fence);
  844. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  845. struct amdgpu_vm *vm,
  846. struct fence *updates);
  847. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  848. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  849. struct amdgpu_vm *vm);
  850. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  851. struct amdgpu_vm *vm);
  852. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  853. struct amdgpu_sync *sync);
  854. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  855. struct amdgpu_bo_va *bo_va,
  856. struct ttm_mem_reg *mem);
  857. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  858. struct amdgpu_bo *bo);
  859. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  860. struct amdgpu_bo *bo);
  861. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  862. struct amdgpu_vm *vm,
  863. struct amdgpu_bo *bo);
  864. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  865. struct amdgpu_bo_va *bo_va,
  866. uint64_t addr, uint64_t offset,
  867. uint64_t size, uint32_t flags);
  868. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  869. struct amdgpu_bo_va *bo_va,
  870. uint64_t addr);
  871. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  872. struct amdgpu_bo_va *bo_va);
  873. /*
  874. * context related structures
  875. */
  876. struct amdgpu_ctx_ring {
  877. uint64_t sequence;
  878. struct fence **fences;
  879. struct amd_sched_entity entity;
  880. };
  881. struct amdgpu_ctx {
  882. struct kref refcount;
  883. struct amdgpu_device *adev;
  884. unsigned reset_counter;
  885. spinlock_t ring_lock;
  886. struct fence **fences;
  887. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  888. };
  889. struct amdgpu_ctx_mgr {
  890. struct amdgpu_device *adev;
  891. struct mutex lock;
  892. /* protected by lock */
  893. struct idr ctx_handles;
  894. };
  895. int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
  896. struct amdgpu_ctx *ctx);
  897. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
  898. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  899. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  900. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  901. struct fence *fence);
  902. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  903. struct amdgpu_ring *ring, uint64_t seq);
  904. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  905. struct drm_file *filp);
  906. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  907. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  908. /*
  909. * file private structure
  910. */
  911. struct amdgpu_fpriv {
  912. struct amdgpu_vm vm;
  913. struct mutex bo_list_lock;
  914. struct idr bo_list_handles;
  915. struct amdgpu_ctx_mgr ctx_mgr;
  916. };
  917. /*
  918. * residency list
  919. */
  920. struct amdgpu_bo_list {
  921. struct mutex lock;
  922. struct amdgpu_bo *gds_obj;
  923. struct amdgpu_bo *gws_obj;
  924. struct amdgpu_bo *oa_obj;
  925. bool has_userptr;
  926. unsigned num_entries;
  927. struct amdgpu_bo_list_entry *array;
  928. };
  929. struct amdgpu_bo_list *
  930. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  931. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  932. struct list_head *validated);
  933. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  934. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  935. /*
  936. * GFX stuff
  937. */
  938. #include "clearstate_defs.h"
  939. struct amdgpu_rlc {
  940. /* for power gating */
  941. struct amdgpu_bo *save_restore_obj;
  942. uint64_t save_restore_gpu_addr;
  943. volatile uint32_t *sr_ptr;
  944. const u32 *reg_list;
  945. u32 reg_list_size;
  946. /* for clear state */
  947. struct amdgpu_bo *clear_state_obj;
  948. uint64_t clear_state_gpu_addr;
  949. volatile uint32_t *cs_ptr;
  950. const struct cs_section_def *cs_data;
  951. u32 clear_state_size;
  952. /* for cp tables */
  953. struct amdgpu_bo *cp_table_obj;
  954. uint64_t cp_table_gpu_addr;
  955. volatile uint32_t *cp_table_ptr;
  956. u32 cp_table_size;
  957. };
  958. struct amdgpu_mec {
  959. struct amdgpu_bo *hpd_eop_obj;
  960. u64 hpd_eop_gpu_addr;
  961. u32 num_pipe;
  962. u32 num_mec;
  963. u32 num_queue;
  964. };
  965. /*
  966. * GPU scratch registers structures, functions & helpers
  967. */
  968. struct amdgpu_scratch {
  969. unsigned num_reg;
  970. uint32_t reg_base;
  971. bool free[32];
  972. uint32_t reg[32];
  973. };
  974. /*
  975. * GFX configurations
  976. */
  977. struct amdgpu_gca_config {
  978. unsigned max_shader_engines;
  979. unsigned max_tile_pipes;
  980. unsigned max_cu_per_sh;
  981. unsigned max_sh_per_se;
  982. unsigned max_backends_per_se;
  983. unsigned max_texture_channel_caches;
  984. unsigned max_gprs;
  985. unsigned max_gs_threads;
  986. unsigned max_hw_contexts;
  987. unsigned sc_prim_fifo_size_frontend;
  988. unsigned sc_prim_fifo_size_backend;
  989. unsigned sc_hiz_tile_fifo_size;
  990. unsigned sc_earlyz_tile_fifo_size;
  991. unsigned num_tile_pipes;
  992. unsigned backend_enable_mask;
  993. unsigned mem_max_burst_length_bytes;
  994. unsigned mem_row_size_in_kb;
  995. unsigned shader_engine_tile_size;
  996. unsigned num_gpus;
  997. unsigned multi_gpu_tile_size;
  998. unsigned mc_arb_ramcfg;
  999. unsigned gb_addr_config;
  1000. uint32_t tile_mode_array[32];
  1001. uint32_t macrotile_mode_array[16];
  1002. };
  1003. struct amdgpu_gfx {
  1004. struct mutex gpu_clock_mutex;
  1005. struct amdgpu_gca_config config;
  1006. struct amdgpu_rlc rlc;
  1007. struct amdgpu_mec mec;
  1008. struct amdgpu_scratch scratch;
  1009. const struct firmware *me_fw; /* ME firmware */
  1010. uint32_t me_fw_version;
  1011. const struct firmware *pfp_fw; /* PFP firmware */
  1012. uint32_t pfp_fw_version;
  1013. const struct firmware *ce_fw; /* CE firmware */
  1014. uint32_t ce_fw_version;
  1015. const struct firmware *rlc_fw; /* RLC firmware */
  1016. uint32_t rlc_fw_version;
  1017. const struct firmware *mec_fw; /* MEC firmware */
  1018. uint32_t mec_fw_version;
  1019. const struct firmware *mec2_fw; /* MEC2 firmware */
  1020. uint32_t mec2_fw_version;
  1021. uint32_t me_feature_version;
  1022. uint32_t ce_feature_version;
  1023. uint32_t pfp_feature_version;
  1024. uint32_t rlc_feature_version;
  1025. uint32_t mec_feature_version;
  1026. uint32_t mec2_feature_version;
  1027. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1028. unsigned num_gfx_rings;
  1029. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1030. unsigned num_compute_rings;
  1031. struct amdgpu_irq_src eop_irq;
  1032. struct amdgpu_irq_src priv_reg_irq;
  1033. struct amdgpu_irq_src priv_inst_irq;
  1034. /* gfx status */
  1035. uint32_t gfx_current_status;
  1036. /* ce ram size*/
  1037. unsigned ce_ram_size;
  1038. };
  1039. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1040. unsigned size, struct amdgpu_ib *ib);
  1041. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1042. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1043. struct amdgpu_ib *ib, void *owner,
  1044. struct fence *last_vm_update,
  1045. struct fence **f);
  1046. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1047. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1048. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1049. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1050. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1051. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1052. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1053. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1054. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1055. uint32_t **data);
  1056. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1057. unsigned size, uint32_t *data);
  1058. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1059. unsigned ring_size, u32 nop, u32 align_mask,
  1060. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1061. enum amdgpu_ring_type ring_type);
  1062. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1063. struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
  1064. /*
  1065. * CS.
  1066. */
  1067. struct amdgpu_cs_chunk {
  1068. uint32_t chunk_id;
  1069. uint32_t length_dw;
  1070. uint32_t *kdata;
  1071. };
  1072. struct amdgpu_cs_parser {
  1073. struct amdgpu_device *adev;
  1074. struct drm_file *filp;
  1075. struct amdgpu_ctx *ctx;
  1076. /* chunks */
  1077. unsigned nchunks;
  1078. struct amdgpu_cs_chunk *chunks;
  1079. /* scheduler job object */
  1080. struct amdgpu_job *job;
  1081. /* buffer objects */
  1082. struct ww_acquire_ctx ticket;
  1083. struct amdgpu_bo_list *bo_list;
  1084. struct amdgpu_bo_list_entry vm_pd;
  1085. struct list_head validated;
  1086. struct fence *fence;
  1087. uint64_t bytes_moved_threshold;
  1088. uint64_t bytes_moved;
  1089. /* user fence */
  1090. struct amdgpu_bo_list_entry uf_entry;
  1091. };
  1092. struct amdgpu_job {
  1093. struct amd_sched_job base;
  1094. struct amdgpu_device *adev;
  1095. struct amdgpu_ring *ring;
  1096. struct amdgpu_sync sync;
  1097. struct amdgpu_ib *ibs;
  1098. uint32_t num_ibs;
  1099. void *owner;
  1100. struct amdgpu_user_fence uf;
  1101. };
  1102. #define to_amdgpu_job(sched_job) \
  1103. container_of((sched_job), struct amdgpu_job, base)
  1104. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1105. uint32_t ib_idx, int idx)
  1106. {
  1107. return p->job->ibs[ib_idx].ptr[idx];
  1108. }
  1109. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1110. uint32_t ib_idx, int idx,
  1111. uint32_t value)
  1112. {
  1113. p->job->ibs[ib_idx].ptr[idx] = value;
  1114. }
  1115. /*
  1116. * Writeback
  1117. */
  1118. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1119. struct amdgpu_wb {
  1120. struct amdgpu_bo *wb_obj;
  1121. volatile uint32_t *wb;
  1122. uint64_t gpu_addr;
  1123. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1124. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1125. };
  1126. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1127. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1128. enum amdgpu_int_thermal_type {
  1129. THERMAL_TYPE_NONE,
  1130. THERMAL_TYPE_EXTERNAL,
  1131. THERMAL_TYPE_EXTERNAL_GPIO,
  1132. THERMAL_TYPE_RV6XX,
  1133. THERMAL_TYPE_RV770,
  1134. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1135. THERMAL_TYPE_EVERGREEN,
  1136. THERMAL_TYPE_SUMO,
  1137. THERMAL_TYPE_NI,
  1138. THERMAL_TYPE_SI,
  1139. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1140. THERMAL_TYPE_CI,
  1141. THERMAL_TYPE_KV,
  1142. };
  1143. enum amdgpu_dpm_auto_throttle_src {
  1144. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1145. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1146. };
  1147. enum amdgpu_dpm_event_src {
  1148. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1149. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1150. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1151. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1152. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1153. };
  1154. #define AMDGPU_MAX_VCE_LEVELS 6
  1155. enum amdgpu_vce_level {
  1156. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1157. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1158. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1159. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1160. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1161. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1162. };
  1163. struct amdgpu_ps {
  1164. u32 caps; /* vbios flags */
  1165. u32 class; /* vbios flags */
  1166. u32 class2; /* vbios flags */
  1167. /* UVD clocks */
  1168. u32 vclk;
  1169. u32 dclk;
  1170. /* VCE clocks */
  1171. u32 evclk;
  1172. u32 ecclk;
  1173. bool vce_active;
  1174. enum amdgpu_vce_level vce_level;
  1175. /* asic priv */
  1176. void *ps_priv;
  1177. };
  1178. struct amdgpu_dpm_thermal {
  1179. /* thermal interrupt work */
  1180. struct work_struct work;
  1181. /* low temperature threshold */
  1182. int min_temp;
  1183. /* high temperature threshold */
  1184. int max_temp;
  1185. /* was last interrupt low to high or high to low */
  1186. bool high_to_low;
  1187. /* interrupt source */
  1188. struct amdgpu_irq_src irq;
  1189. };
  1190. enum amdgpu_clk_action
  1191. {
  1192. AMDGPU_SCLK_UP = 1,
  1193. AMDGPU_SCLK_DOWN
  1194. };
  1195. struct amdgpu_blacklist_clocks
  1196. {
  1197. u32 sclk;
  1198. u32 mclk;
  1199. enum amdgpu_clk_action action;
  1200. };
  1201. struct amdgpu_clock_and_voltage_limits {
  1202. u32 sclk;
  1203. u32 mclk;
  1204. u16 vddc;
  1205. u16 vddci;
  1206. };
  1207. struct amdgpu_clock_array {
  1208. u32 count;
  1209. u32 *values;
  1210. };
  1211. struct amdgpu_clock_voltage_dependency_entry {
  1212. u32 clk;
  1213. u16 v;
  1214. };
  1215. struct amdgpu_clock_voltage_dependency_table {
  1216. u32 count;
  1217. struct amdgpu_clock_voltage_dependency_entry *entries;
  1218. };
  1219. union amdgpu_cac_leakage_entry {
  1220. struct {
  1221. u16 vddc;
  1222. u32 leakage;
  1223. };
  1224. struct {
  1225. u16 vddc1;
  1226. u16 vddc2;
  1227. u16 vddc3;
  1228. };
  1229. };
  1230. struct amdgpu_cac_leakage_table {
  1231. u32 count;
  1232. union amdgpu_cac_leakage_entry *entries;
  1233. };
  1234. struct amdgpu_phase_shedding_limits_entry {
  1235. u16 voltage;
  1236. u32 sclk;
  1237. u32 mclk;
  1238. };
  1239. struct amdgpu_phase_shedding_limits_table {
  1240. u32 count;
  1241. struct amdgpu_phase_shedding_limits_entry *entries;
  1242. };
  1243. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1244. u32 vclk;
  1245. u32 dclk;
  1246. u16 v;
  1247. };
  1248. struct amdgpu_uvd_clock_voltage_dependency_table {
  1249. u8 count;
  1250. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1251. };
  1252. struct amdgpu_vce_clock_voltage_dependency_entry {
  1253. u32 ecclk;
  1254. u32 evclk;
  1255. u16 v;
  1256. };
  1257. struct amdgpu_vce_clock_voltage_dependency_table {
  1258. u8 count;
  1259. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1260. };
  1261. struct amdgpu_ppm_table {
  1262. u8 ppm_design;
  1263. u16 cpu_core_number;
  1264. u32 platform_tdp;
  1265. u32 small_ac_platform_tdp;
  1266. u32 platform_tdc;
  1267. u32 small_ac_platform_tdc;
  1268. u32 apu_tdp;
  1269. u32 dgpu_tdp;
  1270. u32 dgpu_ulv_power;
  1271. u32 tj_max;
  1272. };
  1273. struct amdgpu_cac_tdp_table {
  1274. u16 tdp;
  1275. u16 configurable_tdp;
  1276. u16 tdc;
  1277. u16 battery_power_limit;
  1278. u16 small_power_limit;
  1279. u16 low_cac_leakage;
  1280. u16 high_cac_leakage;
  1281. u16 maximum_power_delivery_limit;
  1282. };
  1283. struct amdgpu_dpm_dynamic_state {
  1284. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1285. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1286. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1287. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1288. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1289. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1290. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1291. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1292. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1293. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1294. struct amdgpu_clock_array valid_sclk_values;
  1295. struct amdgpu_clock_array valid_mclk_values;
  1296. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1297. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1298. u32 mclk_sclk_ratio;
  1299. u32 sclk_mclk_delta;
  1300. u16 vddc_vddci_delta;
  1301. u16 min_vddc_for_pcie_gen2;
  1302. struct amdgpu_cac_leakage_table cac_leakage_table;
  1303. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1304. struct amdgpu_ppm_table *ppm_table;
  1305. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1306. };
  1307. struct amdgpu_dpm_fan {
  1308. u16 t_min;
  1309. u16 t_med;
  1310. u16 t_high;
  1311. u16 pwm_min;
  1312. u16 pwm_med;
  1313. u16 pwm_high;
  1314. u8 t_hyst;
  1315. u32 cycle_delay;
  1316. u16 t_max;
  1317. u8 control_mode;
  1318. u16 default_max_fan_pwm;
  1319. u16 default_fan_output_sensitivity;
  1320. u16 fan_output_sensitivity;
  1321. bool ucode_fan_control;
  1322. };
  1323. enum amdgpu_pcie_gen {
  1324. AMDGPU_PCIE_GEN1 = 0,
  1325. AMDGPU_PCIE_GEN2 = 1,
  1326. AMDGPU_PCIE_GEN3 = 2,
  1327. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1328. };
  1329. enum amdgpu_dpm_forced_level {
  1330. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1331. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1332. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1333. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1334. };
  1335. struct amdgpu_vce_state {
  1336. /* vce clocks */
  1337. u32 evclk;
  1338. u32 ecclk;
  1339. /* gpu clocks */
  1340. u32 sclk;
  1341. u32 mclk;
  1342. u8 clk_idx;
  1343. u8 pstate;
  1344. };
  1345. struct amdgpu_dpm_funcs {
  1346. int (*get_temperature)(struct amdgpu_device *adev);
  1347. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1348. int (*set_power_state)(struct amdgpu_device *adev);
  1349. void (*post_set_power_state)(struct amdgpu_device *adev);
  1350. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1351. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1352. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1353. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1354. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1355. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1356. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1357. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1358. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1359. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1360. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1361. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1362. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1363. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1364. };
  1365. struct amdgpu_dpm {
  1366. struct amdgpu_ps *ps;
  1367. /* number of valid power states */
  1368. int num_ps;
  1369. /* current power state that is active */
  1370. struct amdgpu_ps *current_ps;
  1371. /* requested power state */
  1372. struct amdgpu_ps *requested_ps;
  1373. /* boot up power state */
  1374. struct amdgpu_ps *boot_ps;
  1375. /* default uvd power state */
  1376. struct amdgpu_ps *uvd_ps;
  1377. /* vce requirements */
  1378. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1379. enum amdgpu_vce_level vce_level;
  1380. enum amd_pm_state_type state;
  1381. enum amd_pm_state_type user_state;
  1382. u32 platform_caps;
  1383. u32 voltage_response_time;
  1384. u32 backbias_response_time;
  1385. void *priv;
  1386. u32 new_active_crtcs;
  1387. int new_active_crtc_count;
  1388. u32 current_active_crtcs;
  1389. int current_active_crtc_count;
  1390. struct amdgpu_dpm_dynamic_state dyn_state;
  1391. struct amdgpu_dpm_fan fan;
  1392. u32 tdp_limit;
  1393. u32 near_tdp_limit;
  1394. u32 near_tdp_limit_adjusted;
  1395. u32 sq_ramping_threshold;
  1396. u32 cac_leakage;
  1397. u16 tdp_od_limit;
  1398. u32 tdp_adjustment;
  1399. u16 load_line_slope;
  1400. bool power_control;
  1401. bool ac_power;
  1402. /* special states active */
  1403. bool thermal_active;
  1404. bool uvd_active;
  1405. bool vce_active;
  1406. /* thermal handling */
  1407. struct amdgpu_dpm_thermal thermal;
  1408. /* forced levels */
  1409. enum amdgpu_dpm_forced_level forced_level;
  1410. };
  1411. struct amdgpu_pm {
  1412. struct mutex mutex;
  1413. u32 current_sclk;
  1414. u32 current_mclk;
  1415. u32 default_sclk;
  1416. u32 default_mclk;
  1417. struct amdgpu_i2c_chan *i2c_bus;
  1418. /* internal thermal controller on rv6xx+ */
  1419. enum amdgpu_int_thermal_type int_thermal_type;
  1420. struct device *int_hwmon_dev;
  1421. /* fan control parameters */
  1422. bool no_fan;
  1423. u8 fan_pulses_per_revolution;
  1424. u8 fan_min_rpm;
  1425. u8 fan_max_rpm;
  1426. /* dpm */
  1427. bool dpm_enabled;
  1428. bool sysfs_initialized;
  1429. struct amdgpu_dpm dpm;
  1430. const struct firmware *fw; /* SMC firmware */
  1431. uint32_t fw_version;
  1432. const struct amdgpu_dpm_funcs *funcs;
  1433. uint32_t pcie_gen_mask;
  1434. uint32_t pcie_mlw_mask;
  1435. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1436. };
  1437. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1438. /*
  1439. * UVD
  1440. */
  1441. #define AMDGPU_MAX_UVD_HANDLES 10
  1442. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1443. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1444. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1445. struct amdgpu_uvd {
  1446. struct amdgpu_bo *vcpu_bo;
  1447. void *cpu_addr;
  1448. uint64_t gpu_addr;
  1449. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1450. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1451. struct delayed_work idle_work;
  1452. const struct firmware *fw; /* UVD firmware */
  1453. struct amdgpu_ring ring;
  1454. struct amdgpu_irq_src irq;
  1455. bool address_64_bit;
  1456. };
  1457. /*
  1458. * VCE
  1459. */
  1460. #define AMDGPU_MAX_VCE_HANDLES 16
  1461. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1462. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1463. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1464. struct amdgpu_vce {
  1465. struct amdgpu_bo *vcpu_bo;
  1466. uint64_t gpu_addr;
  1467. unsigned fw_version;
  1468. unsigned fb_version;
  1469. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1470. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1471. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1472. struct delayed_work idle_work;
  1473. const struct firmware *fw; /* VCE firmware */
  1474. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1475. struct amdgpu_irq_src irq;
  1476. unsigned harvest_config;
  1477. };
  1478. /*
  1479. * SDMA
  1480. */
  1481. struct amdgpu_sdma_instance {
  1482. /* SDMA firmware */
  1483. const struct firmware *fw;
  1484. uint32_t fw_version;
  1485. uint32_t feature_version;
  1486. struct amdgpu_ring ring;
  1487. bool burst_nop;
  1488. };
  1489. struct amdgpu_sdma {
  1490. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1491. struct amdgpu_irq_src trap_irq;
  1492. struct amdgpu_irq_src illegal_inst_irq;
  1493. int num_instances;
  1494. };
  1495. /*
  1496. * Firmware
  1497. */
  1498. struct amdgpu_firmware {
  1499. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1500. bool smu_load;
  1501. struct amdgpu_bo *fw_buf;
  1502. unsigned int fw_size;
  1503. };
  1504. /*
  1505. * Benchmarking
  1506. */
  1507. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1508. /*
  1509. * Testing
  1510. */
  1511. void amdgpu_test_moves(struct amdgpu_device *adev);
  1512. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1513. struct amdgpu_ring *cpA,
  1514. struct amdgpu_ring *cpB);
  1515. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1516. /*
  1517. * MMU Notifier
  1518. */
  1519. #if defined(CONFIG_MMU_NOTIFIER)
  1520. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1521. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1522. #else
  1523. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1524. {
  1525. return -ENODEV;
  1526. }
  1527. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1528. #endif
  1529. /*
  1530. * Debugfs
  1531. */
  1532. struct amdgpu_debugfs {
  1533. struct drm_info_list *files;
  1534. unsigned num_files;
  1535. };
  1536. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1537. struct drm_info_list *files,
  1538. unsigned nfiles);
  1539. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1540. #if defined(CONFIG_DEBUG_FS)
  1541. int amdgpu_debugfs_init(struct drm_minor *minor);
  1542. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1543. #endif
  1544. /*
  1545. * amdgpu smumgr functions
  1546. */
  1547. struct amdgpu_smumgr_funcs {
  1548. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1549. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1550. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1551. };
  1552. /*
  1553. * amdgpu smumgr
  1554. */
  1555. struct amdgpu_smumgr {
  1556. struct amdgpu_bo *toc_buf;
  1557. struct amdgpu_bo *smu_buf;
  1558. /* asic priv smu data */
  1559. void *priv;
  1560. spinlock_t smu_lock;
  1561. /* smumgr functions */
  1562. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1563. /* ucode loading complete flag */
  1564. uint32_t fw_flags;
  1565. };
  1566. /*
  1567. * ASIC specific register table accessible by UMD
  1568. */
  1569. struct amdgpu_allowed_register_entry {
  1570. uint32_t reg_offset;
  1571. bool untouched;
  1572. bool grbm_indexed;
  1573. };
  1574. struct amdgpu_cu_info {
  1575. uint32_t number; /* total active CU number */
  1576. uint32_t ao_cu_mask;
  1577. uint32_t bitmap[4][4];
  1578. };
  1579. /*
  1580. * ASIC specific functions.
  1581. */
  1582. struct amdgpu_asic_funcs {
  1583. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1584. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1585. u8 *bios, u32 length_bytes);
  1586. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1587. u32 sh_num, u32 reg_offset, u32 *value);
  1588. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1589. int (*reset)(struct amdgpu_device *adev);
  1590. /* wait for mc_idle */
  1591. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1592. /* get the reference clock */
  1593. u32 (*get_xclk)(struct amdgpu_device *adev);
  1594. /* get the gpu clock counter */
  1595. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1596. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1597. /* MM block clocks */
  1598. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1599. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1600. };
  1601. /*
  1602. * IOCTL.
  1603. */
  1604. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1605. struct drm_file *filp);
  1606. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1607. struct drm_file *filp);
  1608. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1609. struct drm_file *filp);
  1610. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1611. struct drm_file *filp);
  1612. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1613. struct drm_file *filp);
  1614. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1615. struct drm_file *filp);
  1616. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1617. struct drm_file *filp);
  1618. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1619. struct drm_file *filp);
  1620. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1621. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1622. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1623. struct drm_file *filp);
  1624. /* VRAM scratch page for HDP bug, default vram page */
  1625. struct amdgpu_vram_scratch {
  1626. struct amdgpu_bo *robj;
  1627. volatile uint32_t *ptr;
  1628. u64 gpu_addr;
  1629. };
  1630. /*
  1631. * ACPI
  1632. */
  1633. struct amdgpu_atif_notification_cfg {
  1634. bool enabled;
  1635. int command_code;
  1636. };
  1637. struct amdgpu_atif_notifications {
  1638. bool display_switch;
  1639. bool expansion_mode_change;
  1640. bool thermal_state;
  1641. bool forced_power_state;
  1642. bool system_power_state;
  1643. bool display_conf_change;
  1644. bool px_gfx_switch;
  1645. bool brightness_change;
  1646. bool dgpu_display_event;
  1647. };
  1648. struct amdgpu_atif_functions {
  1649. bool system_params;
  1650. bool sbios_requests;
  1651. bool select_active_disp;
  1652. bool lid_state;
  1653. bool get_tv_standard;
  1654. bool set_tv_standard;
  1655. bool get_panel_expansion_mode;
  1656. bool set_panel_expansion_mode;
  1657. bool temperature_change;
  1658. bool graphics_device_types;
  1659. };
  1660. struct amdgpu_atif {
  1661. struct amdgpu_atif_notifications notifications;
  1662. struct amdgpu_atif_functions functions;
  1663. struct amdgpu_atif_notification_cfg notification_cfg;
  1664. struct amdgpu_encoder *encoder_for_bl;
  1665. };
  1666. struct amdgpu_atcs_functions {
  1667. bool get_ext_state;
  1668. bool pcie_perf_req;
  1669. bool pcie_dev_rdy;
  1670. bool pcie_bus_width;
  1671. };
  1672. struct amdgpu_atcs {
  1673. struct amdgpu_atcs_functions functions;
  1674. };
  1675. /*
  1676. * CGS
  1677. */
  1678. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1679. void amdgpu_cgs_destroy_device(void *cgs_device);
  1680. /*
  1681. * CGS
  1682. */
  1683. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1684. void amdgpu_cgs_destroy_device(void *cgs_device);
  1685. /* GPU virtualization */
  1686. struct amdgpu_virtualization {
  1687. bool supports_sr_iov;
  1688. };
  1689. /*
  1690. * Core structure, functions and helpers.
  1691. */
  1692. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1693. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1694. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1695. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1696. struct amdgpu_ip_block_status {
  1697. bool valid;
  1698. bool sw;
  1699. bool hw;
  1700. };
  1701. struct amdgpu_device {
  1702. struct device *dev;
  1703. struct drm_device *ddev;
  1704. struct pci_dev *pdev;
  1705. #ifdef CONFIG_DRM_AMD_ACP
  1706. struct amdgpu_acp acp;
  1707. #endif
  1708. /* ASIC */
  1709. enum amd_asic_type asic_type;
  1710. uint32_t family;
  1711. uint32_t rev_id;
  1712. uint32_t external_rev_id;
  1713. unsigned long flags;
  1714. int usec_timeout;
  1715. const struct amdgpu_asic_funcs *asic_funcs;
  1716. bool shutdown;
  1717. bool suspend;
  1718. bool need_dma32;
  1719. bool accel_working;
  1720. struct work_struct reset_work;
  1721. struct notifier_block acpi_nb;
  1722. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1723. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1724. unsigned debugfs_count;
  1725. #if defined(CONFIG_DEBUG_FS)
  1726. struct dentry *debugfs_regs;
  1727. #endif
  1728. struct amdgpu_atif atif;
  1729. struct amdgpu_atcs atcs;
  1730. struct mutex srbm_mutex;
  1731. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1732. struct mutex grbm_idx_mutex;
  1733. struct dev_pm_domain vga_pm_domain;
  1734. bool have_disp_power_ref;
  1735. /* BIOS */
  1736. uint8_t *bios;
  1737. bool is_atom_bios;
  1738. uint16_t bios_header_start;
  1739. struct amdgpu_bo *stollen_vga_memory;
  1740. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1741. /* Register/doorbell mmio */
  1742. resource_size_t rmmio_base;
  1743. resource_size_t rmmio_size;
  1744. void __iomem *rmmio;
  1745. /* protects concurrent MM_INDEX/DATA based register access */
  1746. spinlock_t mmio_idx_lock;
  1747. /* protects concurrent SMC based register access */
  1748. spinlock_t smc_idx_lock;
  1749. amdgpu_rreg_t smc_rreg;
  1750. amdgpu_wreg_t smc_wreg;
  1751. /* protects concurrent PCIE register access */
  1752. spinlock_t pcie_idx_lock;
  1753. amdgpu_rreg_t pcie_rreg;
  1754. amdgpu_wreg_t pcie_wreg;
  1755. /* protects concurrent UVD register access */
  1756. spinlock_t uvd_ctx_idx_lock;
  1757. amdgpu_rreg_t uvd_ctx_rreg;
  1758. amdgpu_wreg_t uvd_ctx_wreg;
  1759. /* protects concurrent DIDT register access */
  1760. spinlock_t didt_idx_lock;
  1761. amdgpu_rreg_t didt_rreg;
  1762. amdgpu_wreg_t didt_wreg;
  1763. /* protects concurrent ENDPOINT (audio) register access */
  1764. spinlock_t audio_endpt_idx_lock;
  1765. amdgpu_block_rreg_t audio_endpt_rreg;
  1766. amdgpu_block_wreg_t audio_endpt_wreg;
  1767. void __iomem *rio_mem;
  1768. resource_size_t rio_mem_size;
  1769. struct amdgpu_doorbell doorbell;
  1770. /* clock/pll info */
  1771. struct amdgpu_clock clock;
  1772. /* MC */
  1773. struct amdgpu_mc mc;
  1774. struct amdgpu_gart gart;
  1775. struct amdgpu_dummy_page dummy_page;
  1776. struct amdgpu_vm_manager vm_manager;
  1777. /* memory management */
  1778. struct amdgpu_mman mman;
  1779. struct amdgpu_gem gem;
  1780. struct amdgpu_vram_scratch vram_scratch;
  1781. struct amdgpu_wb wb;
  1782. atomic64_t vram_usage;
  1783. atomic64_t vram_vis_usage;
  1784. atomic64_t gtt_usage;
  1785. atomic64_t num_bytes_moved;
  1786. atomic_t gpu_reset_counter;
  1787. /* display */
  1788. struct amdgpu_mode_info mode_info;
  1789. struct work_struct hotplug_work;
  1790. struct amdgpu_irq_src crtc_irq;
  1791. struct amdgpu_irq_src pageflip_irq;
  1792. struct amdgpu_irq_src hpd_irq;
  1793. /* rings */
  1794. unsigned fence_context;
  1795. unsigned num_rings;
  1796. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1797. bool ib_pool_ready;
  1798. struct amdgpu_sa_manager ring_tmp_bo;
  1799. /* interrupts */
  1800. struct amdgpu_irq irq;
  1801. /* powerplay */
  1802. struct amd_powerplay powerplay;
  1803. bool pp_enabled;
  1804. bool pp_force_state_enabled;
  1805. /* dpm */
  1806. struct amdgpu_pm pm;
  1807. u32 cg_flags;
  1808. u32 pg_flags;
  1809. /* amdgpu smumgr */
  1810. struct amdgpu_smumgr smu;
  1811. /* gfx */
  1812. struct amdgpu_gfx gfx;
  1813. /* sdma */
  1814. struct amdgpu_sdma sdma;
  1815. /* uvd */
  1816. bool has_uvd;
  1817. struct amdgpu_uvd uvd;
  1818. /* vce */
  1819. struct amdgpu_vce vce;
  1820. /* firmwares */
  1821. struct amdgpu_firmware firmware;
  1822. /* GDS */
  1823. struct amdgpu_gds gds;
  1824. const struct amdgpu_ip_block_version *ip_blocks;
  1825. int num_ip_blocks;
  1826. struct amdgpu_ip_block_status *ip_block_status;
  1827. struct mutex mn_lock;
  1828. DECLARE_HASHTABLE(mn_hash, 7);
  1829. /* tracking pinned memory */
  1830. u64 vram_pin_size;
  1831. u64 gart_pin_size;
  1832. /* amdkfd interface */
  1833. struct kfd_dev *kfd;
  1834. /* kernel conext for IB submission */
  1835. struct amdgpu_ctx kernel_ctx;
  1836. struct amdgpu_virtualization virtualization;
  1837. };
  1838. bool amdgpu_device_is_px(struct drm_device *dev);
  1839. int amdgpu_device_init(struct amdgpu_device *adev,
  1840. struct drm_device *ddev,
  1841. struct pci_dev *pdev,
  1842. uint32_t flags);
  1843. void amdgpu_device_fini(struct amdgpu_device *adev);
  1844. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1845. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1846. bool always_indirect);
  1847. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1848. bool always_indirect);
  1849. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1850. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1851. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1852. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1853. /*
  1854. * Cast helper
  1855. */
  1856. extern const struct fence_ops amdgpu_fence_ops;
  1857. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1858. {
  1859. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1860. if (__f->base.ops == &amdgpu_fence_ops)
  1861. return __f;
  1862. return NULL;
  1863. }
  1864. /*
  1865. * Registers read & write functions.
  1866. */
  1867. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1868. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1869. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1870. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1871. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1872. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1873. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1874. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1875. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1876. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1877. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1878. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1879. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1880. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1881. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1882. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1883. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1884. #define WREG32_P(reg, val, mask) \
  1885. do { \
  1886. uint32_t tmp_ = RREG32(reg); \
  1887. tmp_ &= (mask); \
  1888. tmp_ |= ((val) & ~(mask)); \
  1889. WREG32(reg, tmp_); \
  1890. } while (0)
  1891. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1892. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1893. #define WREG32_PLL_P(reg, val, mask) \
  1894. do { \
  1895. uint32_t tmp_ = RREG32_PLL(reg); \
  1896. tmp_ &= (mask); \
  1897. tmp_ |= ((val) & ~(mask)); \
  1898. WREG32_PLL(reg, tmp_); \
  1899. } while (0)
  1900. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1901. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1902. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1903. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1904. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1905. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1906. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1907. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1908. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1909. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1910. #define REG_GET_FIELD(value, reg, field) \
  1911. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1912. /*
  1913. * BIOS helpers.
  1914. */
  1915. #define RBIOS8(i) (adev->bios[i])
  1916. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1917. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1918. /*
  1919. * RING helpers.
  1920. */
  1921. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1922. {
  1923. if (ring->count_dw <= 0)
  1924. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1925. ring->ring[ring->wptr++] = v;
  1926. ring->wptr &= ring->ptr_mask;
  1927. ring->count_dw--;
  1928. }
  1929. static inline struct amdgpu_sdma_instance *
  1930. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1931. {
  1932. struct amdgpu_device *adev = ring->adev;
  1933. int i;
  1934. for (i = 0; i < adev->sdma.num_instances; i++)
  1935. if (&adev->sdma.instance[i].ring == ring)
  1936. break;
  1937. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1938. return &adev->sdma.instance[i];
  1939. else
  1940. return NULL;
  1941. }
  1942. /*
  1943. * ASICs macro.
  1944. */
  1945. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1946. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1947. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1948. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1949. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1950. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1951. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1952. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1953. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1954. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1955. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1956. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1957. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1958. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1959. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1960. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1961. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1962. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1963. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1964. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1965. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1966. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1967. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1968. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1969. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1970. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1971. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1972. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1973. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1974. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1975. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1976. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1977. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1978. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1979. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1980. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1981. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1982. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1983. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1984. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1985. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1986. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1987. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1988. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1989. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1990. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1991. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1992. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1993. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1994. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1995. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1996. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1997. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1998. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1999. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2000. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2001. #define amdgpu_dpm_get_temperature(adev) \
  2002. ((adev)->pp_enabled ? \
  2003. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2004. (adev)->pm.funcs->get_temperature((adev)))
  2005. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2006. ((adev)->pp_enabled ? \
  2007. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2008. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2009. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2010. ((adev)->pp_enabled ? \
  2011. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2012. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2013. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2014. ((adev)->pp_enabled ? \
  2015. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2016. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2017. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2018. ((adev)->pp_enabled ? \
  2019. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2020. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2021. #define amdgpu_dpm_get_sclk(adev, l) \
  2022. ((adev)->pp_enabled ? \
  2023. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2024. (adev)->pm.funcs->get_sclk((adev), (l)))
  2025. #define amdgpu_dpm_get_mclk(adev, l) \
  2026. ((adev)->pp_enabled ? \
  2027. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2028. (adev)->pm.funcs->get_mclk((adev), (l)))
  2029. #define amdgpu_dpm_force_performance_level(adev, l) \
  2030. ((adev)->pp_enabled ? \
  2031. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2032. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2033. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2034. ((adev)->pp_enabled ? \
  2035. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2036. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2037. #define amdgpu_dpm_powergate_vce(adev, g) \
  2038. ((adev)->pp_enabled ? \
  2039. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2040. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2041. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2042. ((adev)->pp_enabled ? \
  2043. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2044. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2045. #define amdgpu_dpm_get_current_power_state(adev) \
  2046. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2047. #define amdgpu_dpm_get_performance_level(adev) \
  2048. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2049. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2050. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2051. #define amdgpu_dpm_get_pp_table(adev, table) \
  2052. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2053. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2054. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2055. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2056. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2057. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2058. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2059. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2060. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2061. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2062. /* Common functions */
  2063. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2064. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2065. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2066. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2067. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2068. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2069. u32 ip_instance, u32 ring,
  2070. struct amdgpu_ring **out_ring);
  2071. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2072. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2073. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2074. uint32_t flags);
  2075. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2076. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2077. unsigned long end);
  2078. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2079. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2080. struct ttm_mem_reg *mem);
  2081. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2082. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2083. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2084. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2085. const u32 *registers,
  2086. const u32 array_size);
  2087. bool amdgpu_device_is_px(struct drm_device *dev);
  2088. /* atpx handler */
  2089. #if defined(CONFIG_VGA_SWITCHEROO)
  2090. void amdgpu_register_atpx_handler(void);
  2091. void amdgpu_unregister_atpx_handler(void);
  2092. #else
  2093. static inline void amdgpu_register_atpx_handler(void) {}
  2094. static inline void amdgpu_unregister_atpx_handler(void) {}
  2095. #endif
  2096. /*
  2097. * KMS
  2098. */
  2099. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2100. extern int amdgpu_max_kms_ioctl;
  2101. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2102. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2103. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2104. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2105. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2106. struct drm_file *file_priv);
  2107. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2108. struct drm_file *file_priv);
  2109. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2110. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2111. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2112. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2113. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2114. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2115. int *max_error,
  2116. struct timeval *vblank_time,
  2117. unsigned flags);
  2118. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2119. unsigned long arg);
  2120. /*
  2121. * functions used by amdgpu_encoder.c
  2122. */
  2123. struct amdgpu_afmt_acr {
  2124. u32 clock;
  2125. int n_32khz;
  2126. int cts_32khz;
  2127. int n_44_1khz;
  2128. int cts_44_1khz;
  2129. int n_48khz;
  2130. int cts_48khz;
  2131. };
  2132. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2133. /* amdgpu_acpi.c */
  2134. #if defined(CONFIG_ACPI)
  2135. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2136. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2137. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2138. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2139. u8 perf_req, bool advertise);
  2140. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2141. #else
  2142. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2143. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2144. #endif
  2145. struct amdgpu_bo_va_mapping *
  2146. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2147. uint64_t addr, struct amdgpu_bo **bo);
  2148. #include "amdgpu_object.h"
  2149. #endif