amdgpu_device.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  59. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  60. static const char *amdgpu_asic_name[] = {
  61. "TAHITI",
  62. "PITCAIRN",
  63. "VERDE",
  64. "OLAND",
  65. "HAINAN",
  66. "BONAIRE",
  67. "KAVERI",
  68. "KABINI",
  69. "HAWAII",
  70. "MULLINS",
  71. "TOPAZ",
  72. "TONGA",
  73. "FIJI",
  74. "CARRIZO",
  75. "STONEY",
  76. "POLARIS10",
  77. "POLARIS11",
  78. "POLARIS12",
  79. "VEGA10",
  80. "RAVEN",
  81. "LAST",
  82. };
  83. bool amdgpu_device_is_px(struct drm_device *dev)
  84. {
  85. struct amdgpu_device *adev = dev->dev_private;
  86. if (adev->flags & AMD_IS_PX)
  87. return true;
  88. return false;
  89. }
  90. /*
  91. * MMIO register access helper functions.
  92. */
  93. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  94. uint32_t acc_flags)
  95. {
  96. uint32_t ret;
  97. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  98. BUG_ON(in_interrupt());
  99. return amdgpu_virt_kiq_rreg(adev, reg);
  100. }
  101. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  102. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  103. else {
  104. unsigned long flags;
  105. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  106. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  107. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  108. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  109. }
  110. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  111. return ret;
  112. }
  113. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  114. uint32_t acc_flags)
  115. {
  116. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  117. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  118. BUG_ON(in_interrupt());
  119. return amdgpu_virt_kiq_wreg(adev, reg, v);
  120. }
  121. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  122. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  123. else {
  124. unsigned long flags;
  125. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  126. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  127. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  128. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  129. }
  130. }
  131. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  132. {
  133. if ((reg * 4) < adev->rio_mem_size)
  134. return ioread32(adev->rio_mem + (reg * 4));
  135. else {
  136. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  137. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  138. }
  139. }
  140. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  141. {
  142. if ((reg * 4) < adev->rio_mem_size)
  143. iowrite32(v, adev->rio_mem + (reg * 4));
  144. else {
  145. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  146. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  147. }
  148. }
  149. /**
  150. * amdgpu_mm_rdoorbell - read a doorbell dword
  151. *
  152. * @adev: amdgpu_device pointer
  153. * @index: doorbell index
  154. *
  155. * Returns the value in the doorbell aperture at the
  156. * requested doorbell index (CIK).
  157. */
  158. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  159. {
  160. if (index < adev->doorbell.num_doorbells) {
  161. return readl(adev->doorbell.ptr + index);
  162. } else {
  163. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  164. return 0;
  165. }
  166. }
  167. /**
  168. * amdgpu_mm_wdoorbell - write a doorbell dword
  169. *
  170. * @adev: amdgpu_device pointer
  171. * @index: doorbell index
  172. * @v: value to write
  173. *
  174. * Writes @v to the doorbell aperture at the
  175. * requested doorbell index (CIK).
  176. */
  177. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  178. {
  179. if (index < adev->doorbell.num_doorbells) {
  180. writel(v, adev->doorbell.ptr + index);
  181. } else {
  182. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  183. }
  184. }
  185. /**
  186. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @index: doorbell index
  190. *
  191. * Returns the value in the doorbell aperture at the
  192. * requested doorbell index (VEGA10+).
  193. */
  194. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  195. {
  196. if (index < adev->doorbell.num_doorbells) {
  197. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  198. } else {
  199. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  200. return 0;
  201. }
  202. }
  203. /**
  204. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  205. *
  206. * @adev: amdgpu_device pointer
  207. * @index: doorbell index
  208. * @v: value to write
  209. *
  210. * Writes @v to the doorbell aperture at the
  211. * requested doorbell index (VEGA10+).
  212. */
  213. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  214. {
  215. if (index < adev->doorbell.num_doorbells) {
  216. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  217. } else {
  218. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  219. }
  220. }
  221. /**
  222. * amdgpu_invalid_rreg - dummy reg read function
  223. *
  224. * @adev: amdgpu device pointer
  225. * @reg: offset of register
  226. *
  227. * Dummy register read function. Used for register blocks
  228. * that certain asics don't have (all asics).
  229. * Returns the value in the register.
  230. */
  231. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  232. {
  233. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  234. BUG();
  235. return 0;
  236. }
  237. /**
  238. * amdgpu_invalid_wreg - dummy reg write function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. * @v: value to write to the register
  243. *
  244. * Dummy register read function. Used for register blocks
  245. * that certain asics don't have (all asics).
  246. */
  247. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  248. {
  249. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  250. reg, v);
  251. BUG();
  252. }
  253. /**
  254. * amdgpu_block_invalid_rreg - dummy reg read function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @block: offset of instance
  258. * @reg: offset of register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. * Returns the value in the register.
  263. */
  264. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  265. uint32_t block, uint32_t reg)
  266. {
  267. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  268. reg, block);
  269. BUG();
  270. return 0;
  271. }
  272. /**
  273. * amdgpu_block_invalid_wreg - dummy reg write function
  274. *
  275. * @adev: amdgpu device pointer
  276. * @block: offset of instance
  277. * @reg: offset of register
  278. * @v: value to write to the register
  279. *
  280. * Dummy register read function. Used for register blocks
  281. * that certain asics don't have (all asics).
  282. */
  283. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  284. uint32_t block,
  285. uint32_t reg, uint32_t v)
  286. {
  287. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  288. reg, block, v);
  289. BUG();
  290. }
  291. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  292. {
  293. int r;
  294. if (adev->vram_scratch.robj == NULL) {
  295. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  296. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  297. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  298. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  299. NULL, NULL, &adev->vram_scratch.robj);
  300. if (r) {
  301. return r;
  302. }
  303. }
  304. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  305. if (unlikely(r != 0))
  306. return r;
  307. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  308. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  309. if (r) {
  310. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  311. return r;
  312. }
  313. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  314. (void **)&adev->vram_scratch.ptr);
  315. if (r)
  316. amdgpu_bo_unpin(adev->vram_scratch.robj);
  317. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  318. return r;
  319. }
  320. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  321. {
  322. int r;
  323. if (adev->vram_scratch.robj == NULL) {
  324. return;
  325. }
  326. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  327. if (likely(r == 0)) {
  328. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  329. amdgpu_bo_unpin(adev->vram_scratch.robj);
  330. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  331. }
  332. amdgpu_bo_unref(&adev->vram_scratch.robj);
  333. }
  334. /**
  335. * amdgpu_program_register_sequence - program an array of registers.
  336. *
  337. * @adev: amdgpu_device pointer
  338. * @registers: pointer to the register array
  339. * @array_size: size of the register array
  340. *
  341. * Programs an array or registers with and and or masks.
  342. * This is a helper for setting golden registers.
  343. */
  344. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  345. const u32 *registers,
  346. const u32 array_size)
  347. {
  348. u32 tmp, reg, and_mask, or_mask;
  349. int i;
  350. if (array_size % 3)
  351. return;
  352. for (i = 0; i < array_size; i +=3) {
  353. reg = registers[i + 0];
  354. and_mask = registers[i + 1];
  355. or_mask = registers[i + 2];
  356. if (and_mask == 0xffffffff) {
  357. tmp = or_mask;
  358. } else {
  359. tmp = RREG32(reg);
  360. tmp &= ~and_mask;
  361. tmp |= or_mask;
  362. }
  363. WREG32(reg, tmp);
  364. }
  365. }
  366. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  367. {
  368. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  369. }
  370. /*
  371. * GPU doorbell aperture helpers function.
  372. */
  373. /**
  374. * amdgpu_doorbell_init - Init doorbell driver information.
  375. *
  376. * @adev: amdgpu_device pointer
  377. *
  378. * Init doorbell driver information (CIK)
  379. * Returns 0 on success, error on failure.
  380. */
  381. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  382. {
  383. /* doorbell bar mapping */
  384. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  385. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  386. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  387. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  388. if (adev->doorbell.num_doorbells == 0)
  389. return -EINVAL;
  390. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  391. adev->doorbell.num_doorbells *
  392. sizeof(u32));
  393. if (adev->doorbell.ptr == NULL)
  394. return -ENOMEM;
  395. return 0;
  396. }
  397. /**
  398. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  399. *
  400. * @adev: amdgpu_device pointer
  401. *
  402. * Tear down doorbell driver information (CIK)
  403. */
  404. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  405. {
  406. iounmap(adev->doorbell.ptr);
  407. adev->doorbell.ptr = NULL;
  408. }
  409. /**
  410. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  411. * setup amdkfd
  412. *
  413. * @adev: amdgpu_device pointer
  414. * @aperture_base: output returning doorbell aperture base physical address
  415. * @aperture_size: output returning doorbell aperture size in bytes
  416. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  417. *
  418. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  419. * takes doorbells required for its own rings and reports the setup to amdkfd.
  420. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  421. */
  422. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  423. phys_addr_t *aperture_base,
  424. size_t *aperture_size,
  425. size_t *start_offset)
  426. {
  427. /*
  428. * The first num_doorbells are used by amdgpu.
  429. * amdkfd takes whatever's left in the aperture.
  430. */
  431. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  432. *aperture_base = adev->doorbell.base;
  433. *aperture_size = adev->doorbell.size;
  434. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  435. } else {
  436. *aperture_base = 0;
  437. *aperture_size = 0;
  438. *start_offset = 0;
  439. }
  440. }
  441. /*
  442. * amdgpu_wb_*()
  443. * Writeback is the method by which the GPU updates special pages in memory
  444. * with the status of certain GPU events (fences, ring pointers,etc.).
  445. */
  446. /**
  447. * amdgpu_wb_fini - Disable Writeback and free memory
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Disables Writeback and frees the Writeback memory (all asics).
  452. * Used at driver shutdown.
  453. */
  454. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  455. {
  456. if (adev->wb.wb_obj) {
  457. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  458. &adev->wb.gpu_addr,
  459. (void **)&adev->wb.wb);
  460. adev->wb.wb_obj = NULL;
  461. }
  462. }
  463. /**
  464. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  465. *
  466. * @adev: amdgpu_device pointer
  467. *
  468. * Initializes writeback and allocates writeback memory (all asics).
  469. * Used at driver startup.
  470. * Returns 0 on success or an -error on failure.
  471. */
  472. static int amdgpu_wb_init(struct amdgpu_device *adev)
  473. {
  474. int r;
  475. if (adev->wb.wb_obj == NULL) {
  476. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  477. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  478. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  479. (void **)&adev->wb.wb);
  480. if (r) {
  481. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  482. return r;
  483. }
  484. adev->wb.num_wb = AMDGPU_MAX_WB;
  485. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  486. /* clear wb memory */
  487. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  488. }
  489. return 0;
  490. }
  491. /**
  492. * amdgpu_wb_get - Allocate a wb entry
  493. *
  494. * @adev: amdgpu_device pointer
  495. * @wb: wb index
  496. *
  497. * Allocate a wb slot for use by the driver (all asics).
  498. * Returns 0 on success or -EINVAL on failure.
  499. */
  500. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  501. {
  502. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  503. if (offset < adev->wb.num_wb) {
  504. __set_bit(offset, adev->wb.used);
  505. *wb = offset;
  506. return 0;
  507. } else {
  508. return -EINVAL;
  509. }
  510. }
  511. /**
  512. * amdgpu_wb_get_64bit - Allocate a wb entry
  513. *
  514. * @adev: amdgpu_device pointer
  515. * @wb: wb index
  516. *
  517. * Allocate a wb slot for use by the driver (all asics).
  518. * Returns 0 on success or -EINVAL on failure.
  519. */
  520. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  521. {
  522. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  523. adev->wb.num_wb, 0, 2, 7, 0);
  524. if ((offset + 1) < adev->wb.num_wb) {
  525. __set_bit(offset, adev->wb.used);
  526. __set_bit(offset + 1, adev->wb.used);
  527. *wb = offset;
  528. return 0;
  529. } else {
  530. return -EINVAL;
  531. }
  532. }
  533. /**
  534. * amdgpu_wb_free - Free a wb entry
  535. *
  536. * @adev: amdgpu_device pointer
  537. * @wb: wb index
  538. *
  539. * Free a wb slot allocated for use by the driver (all asics)
  540. */
  541. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  542. {
  543. if (wb < adev->wb.num_wb)
  544. __clear_bit(wb, adev->wb.used);
  545. }
  546. /**
  547. * amdgpu_wb_free_64bit - Free a wb entry
  548. *
  549. * @adev: amdgpu_device pointer
  550. * @wb: wb index
  551. *
  552. * Free a wb slot allocated for use by the driver (all asics)
  553. */
  554. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  555. {
  556. if ((wb + 1) < adev->wb.num_wb) {
  557. __clear_bit(wb, adev->wb.used);
  558. __clear_bit(wb + 1, adev->wb.used);
  559. }
  560. }
  561. /**
  562. * amdgpu_vram_location - try to find VRAM location
  563. * @adev: amdgpu device structure holding all necessary informations
  564. * @mc: memory controller structure holding memory informations
  565. * @base: base address at which to put VRAM
  566. *
  567. * Function will try to place VRAM at base address provided
  568. * as parameter (which is so far either PCI aperture address or
  569. * for IGP TOM base address).
  570. *
  571. * If there is not enough space to fit the unvisible VRAM in the 32bits
  572. * address space then we limit the VRAM size to the aperture.
  573. *
  574. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  575. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  576. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  577. * not IGP.
  578. *
  579. * Note: we use mc_vram_size as on some board we need to program the mc to
  580. * cover the whole aperture even if VRAM size is inferior to aperture size
  581. * Novell bug 204882 + along with lots of ubuntu ones
  582. *
  583. * Note: when limiting vram it's safe to overwritte real_vram_size because
  584. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  585. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  586. * ones)
  587. *
  588. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  589. * explicitly check for that though.
  590. *
  591. * FIXME: when reducing VRAM size align new size on power of 2.
  592. */
  593. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  594. {
  595. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  596. mc->vram_start = base;
  597. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  598. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  599. mc->real_vram_size = mc->aper_size;
  600. mc->mc_vram_size = mc->aper_size;
  601. }
  602. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  603. if (limit && limit < mc->real_vram_size)
  604. mc->real_vram_size = limit;
  605. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  606. mc->mc_vram_size >> 20, mc->vram_start,
  607. mc->vram_end, mc->real_vram_size >> 20);
  608. }
  609. /**
  610. * amdgpu_gtt_location - try to find GTT location
  611. * @adev: amdgpu device structure holding all necessary informations
  612. * @mc: memory controller structure holding memory informations
  613. *
  614. * Function will place try to place GTT before or after VRAM.
  615. *
  616. * If GTT size is bigger than space left then we ajust GTT size.
  617. * Thus function will never fails.
  618. *
  619. * FIXME: when reducing GTT size align new size on power of 2.
  620. */
  621. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  622. {
  623. u64 size_af, size_bf;
  624. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  625. size_bf = mc->vram_start & ~mc->gtt_base_align;
  626. if (size_bf > size_af) {
  627. if (mc->gtt_size > size_bf) {
  628. dev_warn(adev->dev, "limiting GTT\n");
  629. mc->gtt_size = size_bf;
  630. }
  631. mc->gtt_start = 0;
  632. } else {
  633. if (mc->gtt_size > size_af) {
  634. dev_warn(adev->dev, "limiting GTT\n");
  635. mc->gtt_size = size_af;
  636. }
  637. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  638. }
  639. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  640. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  641. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  642. }
  643. /*
  644. * GPU helpers function.
  645. */
  646. /**
  647. * amdgpu_need_post - check if the hw need post or not
  648. *
  649. * @adev: amdgpu_device pointer
  650. *
  651. * Check if the asic has been initialized (all asics) at driver startup
  652. * or post is needed if hw reset is performed.
  653. * Returns true if need or false if not.
  654. */
  655. bool amdgpu_need_post(struct amdgpu_device *adev)
  656. {
  657. uint32_t reg;
  658. if (adev->has_hw_reset) {
  659. adev->has_hw_reset = false;
  660. return true;
  661. }
  662. /* then check MEM_SIZE, in case the crtcs are off */
  663. reg = amdgpu_asic_get_config_memsize(adev);
  664. if ((reg != 0) && (reg != 0xffffffff))
  665. return false;
  666. return true;
  667. }
  668. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  669. {
  670. if (amdgpu_sriov_vf(adev))
  671. return false;
  672. if (amdgpu_passthrough(adev)) {
  673. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  674. * some old smc fw still need driver do vPost otherwise gpu hang, while
  675. * those smc fw version above 22.15 doesn't have this flaw, so we force
  676. * vpost executed for smc version below 22.15
  677. */
  678. if (adev->asic_type == CHIP_FIJI) {
  679. int err;
  680. uint32_t fw_ver;
  681. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  682. /* force vPost if error occured */
  683. if (err)
  684. return true;
  685. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  686. if (fw_ver < 0x00160e00)
  687. return true;
  688. }
  689. }
  690. return amdgpu_need_post(adev);
  691. }
  692. /**
  693. * amdgpu_dummy_page_init - init dummy page used by the driver
  694. *
  695. * @adev: amdgpu_device pointer
  696. *
  697. * Allocate the dummy page used by the driver (all asics).
  698. * This dummy page is used by the driver as a filler for gart entries
  699. * when pages are taken out of the GART
  700. * Returns 0 on sucess, -ENOMEM on failure.
  701. */
  702. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  703. {
  704. if (adev->dummy_page.page)
  705. return 0;
  706. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  707. if (adev->dummy_page.page == NULL)
  708. return -ENOMEM;
  709. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  710. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  711. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  712. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  713. __free_page(adev->dummy_page.page);
  714. adev->dummy_page.page = NULL;
  715. return -ENOMEM;
  716. }
  717. return 0;
  718. }
  719. /**
  720. * amdgpu_dummy_page_fini - free dummy page used by the driver
  721. *
  722. * @adev: amdgpu_device pointer
  723. *
  724. * Frees the dummy page used by the driver (all asics).
  725. */
  726. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  727. {
  728. if (adev->dummy_page.page == NULL)
  729. return;
  730. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  731. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  732. __free_page(adev->dummy_page.page);
  733. adev->dummy_page.page = NULL;
  734. }
  735. /* ATOM accessor methods */
  736. /*
  737. * ATOM is an interpreted byte code stored in tables in the vbios. The
  738. * driver registers callbacks to access registers and the interpreter
  739. * in the driver parses the tables and executes then to program specific
  740. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  741. * atombios.h, and atom.c
  742. */
  743. /**
  744. * cail_pll_read - read PLL register
  745. *
  746. * @info: atom card_info pointer
  747. * @reg: PLL register offset
  748. *
  749. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  750. * Returns the value of the PLL register.
  751. */
  752. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  753. {
  754. return 0;
  755. }
  756. /**
  757. * cail_pll_write - write PLL register
  758. *
  759. * @info: atom card_info pointer
  760. * @reg: PLL register offset
  761. * @val: value to write to the pll register
  762. *
  763. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  764. */
  765. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  766. {
  767. }
  768. /**
  769. * cail_mc_read - read MC (Memory Controller) register
  770. *
  771. * @info: atom card_info pointer
  772. * @reg: MC register offset
  773. *
  774. * Provides an MC register accessor for the atom interpreter (r4xx+).
  775. * Returns the value of the MC register.
  776. */
  777. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  778. {
  779. return 0;
  780. }
  781. /**
  782. * cail_mc_write - write MC (Memory Controller) register
  783. *
  784. * @info: atom card_info pointer
  785. * @reg: MC register offset
  786. * @val: value to write to the pll register
  787. *
  788. * Provides a MC register accessor for the atom interpreter (r4xx+).
  789. */
  790. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  791. {
  792. }
  793. /**
  794. * cail_reg_write - write MMIO register
  795. *
  796. * @info: atom card_info pointer
  797. * @reg: MMIO register offset
  798. * @val: value to write to the pll register
  799. *
  800. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  801. */
  802. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  803. {
  804. struct amdgpu_device *adev = info->dev->dev_private;
  805. WREG32(reg, val);
  806. }
  807. /**
  808. * cail_reg_read - read MMIO register
  809. *
  810. * @info: atom card_info pointer
  811. * @reg: MMIO register offset
  812. *
  813. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  814. * Returns the value of the MMIO register.
  815. */
  816. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  817. {
  818. struct amdgpu_device *adev = info->dev->dev_private;
  819. uint32_t r;
  820. r = RREG32(reg);
  821. return r;
  822. }
  823. /**
  824. * cail_ioreg_write - write IO register
  825. *
  826. * @info: atom card_info pointer
  827. * @reg: IO register offset
  828. * @val: value to write to the pll register
  829. *
  830. * Provides a IO register accessor for the atom interpreter (r4xx+).
  831. */
  832. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  833. {
  834. struct amdgpu_device *adev = info->dev->dev_private;
  835. WREG32_IO(reg, val);
  836. }
  837. /**
  838. * cail_ioreg_read - read IO register
  839. *
  840. * @info: atom card_info pointer
  841. * @reg: IO register offset
  842. *
  843. * Provides an IO register accessor for the atom interpreter (r4xx+).
  844. * Returns the value of the IO register.
  845. */
  846. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  847. {
  848. struct amdgpu_device *adev = info->dev->dev_private;
  849. uint32_t r;
  850. r = RREG32_IO(reg);
  851. return r;
  852. }
  853. /**
  854. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  855. *
  856. * @adev: amdgpu_device pointer
  857. *
  858. * Frees the driver info and register access callbacks for the ATOM
  859. * interpreter (r4xx+).
  860. * Called at driver shutdown.
  861. */
  862. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  863. {
  864. if (adev->mode_info.atom_context) {
  865. kfree(adev->mode_info.atom_context->scratch);
  866. kfree(adev->mode_info.atom_context->iio);
  867. }
  868. kfree(adev->mode_info.atom_context);
  869. adev->mode_info.atom_context = NULL;
  870. kfree(adev->mode_info.atom_card_info);
  871. adev->mode_info.atom_card_info = NULL;
  872. }
  873. /**
  874. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  875. *
  876. * @adev: amdgpu_device pointer
  877. *
  878. * Initializes the driver info and register access callbacks for the
  879. * ATOM interpreter (r4xx+).
  880. * Returns 0 on sucess, -ENOMEM on failure.
  881. * Called at driver startup.
  882. */
  883. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  884. {
  885. struct card_info *atom_card_info =
  886. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  887. if (!atom_card_info)
  888. return -ENOMEM;
  889. adev->mode_info.atom_card_info = atom_card_info;
  890. atom_card_info->dev = adev->ddev;
  891. atom_card_info->reg_read = cail_reg_read;
  892. atom_card_info->reg_write = cail_reg_write;
  893. /* needed for iio ops */
  894. if (adev->rio_mem) {
  895. atom_card_info->ioreg_read = cail_ioreg_read;
  896. atom_card_info->ioreg_write = cail_ioreg_write;
  897. } else {
  898. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  899. atom_card_info->ioreg_read = cail_reg_read;
  900. atom_card_info->ioreg_write = cail_reg_write;
  901. }
  902. atom_card_info->mc_read = cail_mc_read;
  903. atom_card_info->mc_write = cail_mc_write;
  904. atom_card_info->pll_read = cail_pll_read;
  905. atom_card_info->pll_write = cail_pll_write;
  906. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  907. if (!adev->mode_info.atom_context) {
  908. amdgpu_atombios_fini(adev);
  909. return -ENOMEM;
  910. }
  911. mutex_init(&adev->mode_info.atom_context->mutex);
  912. if (adev->is_atom_fw) {
  913. amdgpu_atomfirmware_scratch_regs_init(adev);
  914. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  915. } else {
  916. amdgpu_atombios_scratch_regs_init(adev);
  917. amdgpu_atombios_allocate_fb_scratch(adev);
  918. }
  919. return 0;
  920. }
  921. /* if we get transitioned to only one device, take VGA back */
  922. /**
  923. * amdgpu_vga_set_decode - enable/disable vga decode
  924. *
  925. * @cookie: amdgpu_device pointer
  926. * @state: enable/disable vga decode
  927. *
  928. * Enable/disable vga decode (all asics).
  929. * Returns VGA resource flags.
  930. */
  931. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  932. {
  933. struct amdgpu_device *adev = cookie;
  934. amdgpu_asic_set_vga_state(adev, state);
  935. if (state)
  936. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  937. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  938. else
  939. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  940. }
  941. /**
  942. * amdgpu_check_pot_argument - check that argument is a power of two
  943. *
  944. * @arg: value to check
  945. *
  946. * Validates that a certain argument is a power of two (all asics).
  947. * Returns true if argument is valid.
  948. */
  949. static bool amdgpu_check_pot_argument(int arg)
  950. {
  951. return (arg & (arg - 1)) == 0;
  952. }
  953. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  954. {
  955. /* defines number of bits in page table versus page directory,
  956. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  957. * page table and the remaining bits are in the page directory */
  958. if (amdgpu_vm_block_size == -1)
  959. return;
  960. if (amdgpu_vm_block_size < 9) {
  961. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  962. amdgpu_vm_block_size);
  963. goto def_value;
  964. }
  965. if (amdgpu_vm_block_size > 24 ||
  966. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  967. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  968. amdgpu_vm_block_size);
  969. goto def_value;
  970. }
  971. return;
  972. def_value:
  973. amdgpu_vm_block_size = -1;
  974. }
  975. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  976. {
  977. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  978. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  979. amdgpu_vm_size);
  980. goto def_value;
  981. }
  982. if (amdgpu_vm_size < 1) {
  983. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  984. amdgpu_vm_size);
  985. goto def_value;
  986. }
  987. /*
  988. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  989. */
  990. if (amdgpu_vm_size > 1024) {
  991. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  992. amdgpu_vm_size);
  993. goto def_value;
  994. }
  995. return;
  996. def_value:
  997. amdgpu_vm_size = -1;
  998. }
  999. /**
  1000. * amdgpu_check_arguments - validate module params
  1001. *
  1002. * @adev: amdgpu_device pointer
  1003. *
  1004. * Validates certain module parameters and updates
  1005. * the associated values used by the driver (all asics).
  1006. */
  1007. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1008. {
  1009. if (amdgpu_sched_jobs < 4) {
  1010. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1011. amdgpu_sched_jobs);
  1012. amdgpu_sched_jobs = 4;
  1013. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1014. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1015. amdgpu_sched_jobs);
  1016. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1017. }
  1018. if (amdgpu_gart_size != -1) {
  1019. /* gtt size must be greater or equal to 32M */
  1020. if (amdgpu_gart_size < 32) {
  1021. dev_warn(adev->dev, "gart size (%d) too small\n",
  1022. amdgpu_gart_size);
  1023. amdgpu_gart_size = -1;
  1024. }
  1025. }
  1026. amdgpu_check_vm_size(adev);
  1027. amdgpu_check_block_size(adev);
  1028. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1029. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1030. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1031. amdgpu_vram_page_split);
  1032. amdgpu_vram_page_split = 1024;
  1033. }
  1034. }
  1035. /**
  1036. * amdgpu_switcheroo_set_state - set switcheroo state
  1037. *
  1038. * @pdev: pci dev pointer
  1039. * @state: vga_switcheroo state
  1040. *
  1041. * Callback for the switcheroo driver. Suspends or resumes the
  1042. * the asics before or after it is powered up using ACPI methods.
  1043. */
  1044. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1045. {
  1046. struct drm_device *dev = pci_get_drvdata(pdev);
  1047. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1048. return;
  1049. if (state == VGA_SWITCHEROO_ON) {
  1050. unsigned d3_delay = dev->pdev->d3_delay;
  1051. pr_info("amdgpu: switched on\n");
  1052. /* don't suspend or resume card normally */
  1053. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1054. amdgpu_device_resume(dev, true, true);
  1055. dev->pdev->d3_delay = d3_delay;
  1056. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1057. drm_kms_helper_poll_enable(dev);
  1058. } else {
  1059. pr_info("amdgpu: switched off\n");
  1060. drm_kms_helper_poll_disable(dev);
  1061. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1062. amdgpu_device_suspend(dev, true, true);
  1063. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1064. }
  1065. }
  1066. /**
  1067. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1068. *
  1069. * @pdev: pci dev pointer
  1070. *
  1071. * Callback for the switcheroo driver. Check of the switcheroo
  1072. * state can be changed.
  1073. * Returns true if the state can be changed, false if not.
  1074. */
  1075. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1076. {
  1077. struct drm_device *dev = pci_get_drvdata(pdev);
  1078. /*
  1079. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1080. * locking inversion with the driver load path. And the access here is
  1081. * completely racy anyway. So don't bother with locking for now.
  1082. */
  1083. return dev->open_count == 0;
  1084. }
  1085. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1086. .set_gpu_state = amdgpu_switcheroo_set_state,
  1087. .reprobe = NULL,
  1088. .can_switch = amdgpu_switcheroo_can_switch,
  1089. };
  1090. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1091. enum amd_ip_block_type block_type,
  1092. enum amd_clockgating_state state)
  1093. {
  1094. int i, r = 0;
  1095. for (i = 0; i < adev->num_ip_blocks; i++) {
  1096. if (!adev->ip_blocks[i].status.valid)
  1097. continue;
  1098. if (adev->ip_blocks[i].version->type != block_type)
  1099. continue;
  1100. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1101. continue;
  1102. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1103. (void *)adev, state);
  1104. if (r)
  1105. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1106. adev->ip_blocks[i].version->funcs->name, r);
  1107. }
  1108. return r;
  1109. }
  1110. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1111. enum amd_ip_block_type block_type,
  1112. enum amd_powergating_state state)
  1113. {
  1114. int i, r = 0;
  1115. for (i = 0; i < adev->num_ip_blocks; i++) {
  1116. if (!adev->ip_blocks[i].status.valid)
  1117. continue;
  1118. if (adev->ip_blocks[i].version->type != block_type)
  1119. continue;
  1120. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1121. continue;
  1122. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1123. (void *)adev, state);
  1124. if (r)
  1125. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1126. adev->ip_blocks[i].version->funcs->name, r);
  1127. }
  1128. return r;
  1129. }
  1130. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1131. {
  1132. int i;
  1133. for (i = 0; i < adev->num_ip_blocks; i++) {
  1134. if (!adev->ip_blocks[i].status.valid)
  1135. continue;
  1136. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1137. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1138. }
  1139. }
  1140. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1141. enum amd_ip_block_type block_type)
  1142. {
  1143. int i, r;
  1144. for (i = 0; i < adev->num_ip_blocks; i++) {
  1145. if (!adev->ip_blocks[i].status.valid)
  1146. continue;
  1147. if (adev->ip_blocks[i].version->type == block_type) {
  1148. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1149. if (r)
  1150. return r;
  1151. break;
  1152. }
  1153. }
  1154. return 0;
  1155. }
  1156. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1157. enum amd_ip_block_type block_type)
  1158. {
  1159. int i;
  1160. for (i = 0; i < adev->num_ip_blocks; i++) {
  1161. if (!adev->ip_blocks[i].status.valid)
  1162. continue;
  1163. if (adev->ip_blocks[i].version->type == block_type)
  1164. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1165. }
  1166. return true;
  1167. }
  1168. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1169. enum amd_ip_block_type type)
  1170. {
  1171. int i;
  1172. for (i = 0; i < adev->num_ip_blocks; i++)
  1173. if (adev->ip_blocks[i].version->type == type)
  1174. return &adev->ip_blocks[i];
  1175. return NULL;
  1176. }
  1177. /**
  1178. * amdgpu_ip_block_version_cmp
  1179. *
  1180. * @adev: amdgpu_device pointer
  1181. * @type: enum amd_ip_block_type
  1182. * @major: major version
  1183. * @minor: minor version
  1184. *
  1185. * return 0 if equal or greater
  1186. * return 1 if smaller or the ip_block doesn't exist
  1187. */
  1188. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1189. enum amd_ip_block_type type,
  1190. u32 major, u32 minor)
  1191. {
  1192. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1193. if (ip_block && ((ip_block->version->major > major) ||
  1194. ((ip_block->version->major == major) &&
  1195. (ip_block->version->minor >= minor))))
  1196. return 0;
  1197. return 1;
  1198. }
  1199. /**
  1200. * amdgpu_ip_block_add
  1201. *
  1202. * @adev: amdgpu_device pointer
  1203. * @ip_block_version: pointer to the IP to add
  1204. *
  1205. * Adds the IP block driver information to the collection of IPs
  1206. * on the asic.
  1207. */
  1208. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1209. const struct amdgpu_ip_block_version *ip_block_version)
  1210. {
  1211. if (!ip_block_version)
  1212. return -EINVAL;
  1213. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1214. return 0;
  1215. }
  1216. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1217. {
  1218. adev->enable_virtual_display = false;
  1219. if (amdgpu_virtual_display) {
  1220. struct drm_device *ddev = adev->ddev;
  1221. const char *pci_address_name = pci_name(ddev->pdev);
  1222. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1223. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1224. pciaddstr_tmp = pciaddstr;
  1225. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1226. pciaddname = strsep(&pciaddname_tmp, ",");
  1227. if (!strcmp("all", pciaddname)
  1228. || !strcmp(pci_address_name, pciaddname)) {
  1229. long num_crtc;
  1230. int res = -1;
  1231. adev->enable_virtual_display = true;
  1232. if (pciaddname_tmp)
  1233. res = kstrtol(pciaddname_tmp, 10,
  1234. &num_crtc);
  1235. if (!res) {
  1236. if (num_crtc < 1)
  1237. num_crtc = 1;
  1238. if (num_crtc > 6)
  1239. num_crtc = 6;
  1240. adev->mode_info.num_crtc = num_crtc;
  1241. } else {
  1242. adev->mode_info.num_crtc = 1;
  1243. }
  1244. break;
  1245. }
  1246. }
  1247. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1248. amdgpu_virtual_display, pci_address_name,
  1249. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1250. kfree(pciaddstr);
  1251. }
  1252. }
  1253. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1254. {
  1255. const struct firmware *fw;
  1256. const char *chip_name;
  1257. char fw_name[30];
  1258. int err;
  1259. const struct gpu_info_firmware_header_v1_0 *hdr;
  1260. switch (adev->asic_type) {
  1261. case CHIP_TOPAZ:
  1262. case CHIP_TONGA:
  1263. case CHIP_FIJI:
  1264. case CHIP_POLARIS11:
  1265. case CHIP_POLARIS10:
  1266. case CHIP_POLARIS12:
  1267. case CHIP_CARRIZO:
  1268. case CHIP_STONEY:
  1269. #ifdef CONFIG_DRM_AMDGPU_SI
  1270. case CHIP_VERDE:
  1271. case CHIP_TAHITI:
  1272. case CHIP_PITCAIRN:
  1273. case CHIP_OLAND:
  1274. case CHIP_HAINAN:
  1275. #endif
  1276. #ifdef CONFIG_DRM_AMDGPU_CIK
  1277. case CHIP_BONAIRE:
  1278. case CHIP_HAWAII:
  1279. case CHIP_KAVERI:
  1280. case CHIP_KABINI:
  1281. case CHIP_MULLINS:
  1282. #endif
  1283. default:
  1284. return 0;
  1285. case CHIP_VEGA10:
  1286. chip_name = "vega10";
  1287. break;
  1288. case CHIP_RAVEN:
  1289. chip_name = "raven";
  1290. break;
  1291. }
  1292. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1293. err = request_firmware(&fw, fw_name, adev->dev);
  1294. if (err) {
  1295. dev_err(adev->dev,
  1296. "Failed to load gpu_info firmware \"%s\"\n",
  1297. fw_name);
  1298. goto out;
  1299. }
  1300. err = amdgpu_ucode_validate(fw);
  1301. if (err) {
  1302. dev_err(adev->dev,
  1303. "Failed to validate gpu_info firmware \"%s\"\n",
  1304. fw_name);
  1305. goto out;
  1306. }
  1307. hdr = (const struct gpu_info_firmware_header_v1_0 *)fw->data;
  1308. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1309. switch (hdr->version_major) {
  1310. case 1:
  1311. {
  1312. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1313. (const struct gpu_info_firmware_v1_0 *)(fw->data +
  1314. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1315. adev->gfx.config.max_shader_engines = gpu_info_fw->gc_num_se;
  1316. adev->gfx.config.max_cu_per_sh = gpu_info_fw->gc_num_cu_per_sh;
  1317. adev->gfx.config.max_sh_per_se = gpu_info_fw->gc_num_sh_per_se;
  1318. adev->gfx.config.max_backends_per_se = gpu_info_fw->gc_num_rb_per_se;
  1319. adev->gfx.config.max_texture_channel_caches =
  1320. gpu_info_fw->gc_num_tccs;
  1321. adev->gfx.config.max_gprs = gpu_info_fw->gc_num_gprs;
  1322. adev->gfx.config.max_gs_threads = gpu_info_fw->gc_num_max_gs_thds;
  1323. adev->gfx.config.gs_vgt_table_depth = gpu_info_fw->gc_gs_table_depth;
  1324. adev->gfx.config.gs_prim_buffer_depth = gpu_info_fw->gc_gsprim_buff_depth;
  1325. adev->gfx.config.double_offchip_lds_buf =
  1326. gpu_info_fw->gc_double_offchip_lds_buffer;
  1327. adev->gfx.cu_info.wave_front_size = gpu_info_fw->gc_wave_size;
  1328. break;
  1329. }
  1330. default:
  1331. dev_err(adev->dev,
  1332. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1333. err = -EINVAL;
  1334. goto out;
  1335. }
  1336. out:
  1337. release_firmware(fw);
  1338. fw = NULL;
  1339. return err;
  1340. }
  1341. static int amdgpu_early_init(struct amdgpu_device *adev)
  1342. {
  1343. int i, r;
  1344. amdgpu_device_enable_virtual_display(adev);
  1345. switch (adev->asic_type) {
  1346. case CHIP_TOPAZ:
  1347. case CHIP_TONGA:
  1348. case CHIP_FIJI:
  1349. case CHIP_POLARIS11:
  1350. case CHIP_POLARIS10:
  1351. case CHIP_POLARIS12:
  1352. case CHIP_CARRIZO:
  1353. case CHIP_STONEY:
  1354. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1355. adev->family = AMDGPU_FAMILY_CZ;
  1356. else
  1357. adev->family = AMDGPU_FAMILY_VI;
  1358. r = vi_set_ip_blocks(adev);
  1359. if (r)
  1360. return r;
  1361. break;
  1362. #ifdef CONFIG_DRM_AMDGPU_SI
  1363. case CHIP_VERDE:
  1364. case CHIP_TAHITI:
  1365. case CHIP_PITCAIRN:
  1366. case CHIP_OLAND:
  1367. case CHIP_HAINAN:
  1368. adev->family = AMDGPU_FAMILY_SI;
  1369. r = si_set_ip_blocks(adev);
  1370. if (r)
  1371. return r;
  1372. break;
  1373. #endif
  1374. #ifdef CONFIG_DRM_AMDGPU_CIK
  1375. case CHIP_BONAIRE:
  1376. case CHIP_HAWAII:
  1377. case CHIP_KAVERI:
  1378. case CHIP_KABINI:
  1379. case CHIP_MULLINS:
  1380. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1381. adev->family = AMDGPU_FAMILY_CI;
  1382. else
  1383. adev->family = AMDGPU_FAMILY_KV;
  1384. r = cik_set_ip_blocks(adev);
  1385. if (r)
  1386. return r;
  1387. break;
  1388. #endif
  1389. case CHIP_VEGA10:
  1390. case CHIP_RAVEN:
  1391. if (adev->asic_type == CHIP_RAVEN)
  1392. adev->family = AMDGPU_FAMILY_RV;
  1393. else
  1394. adev->family = AMDGPU_FAMILY_AI;
  1395. r = soc15_set_ip_blocks(adev);
  1396. if (r)
  1397. return r;
  1398. break;
  1399. default:
  1400. /* FIXME: not supported yet */
  1401. return -EINVAL;
  1402. }
  1403. r = amdgpu_device_parse_gpu_info_fw(adev);
  1404. if (r)
  1405. return r;
  1406. if (amdgpu_sriov_vf(adev)) {
  1407. r = amdgpu_virt_request_full_gpu(adev, true);
  1408. if (r)
  1409. return r;
  1410. }
  1411. for (i = 0; i < adev->num_ip_blocks; i++) {
  1412. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1413. DRM_ERROR("disabled ip block: %d\n", i);
  1414. adev->ip_blocks[i].status.valid = false;
  1415. } else {
  1416. if (adev->ip_blocks[i].version->funcs->early_init) {
  1417. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1418. if (r == -ENOENT) {
  1419. adev->ip_blocks[i].status.valid = false;
  1420. } else if (r) {
  1421. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1422. adev->ip_blocks[i].version->funcs->name, r);
  1423. return r;
  1424. } else {
  1425. adev->ip_blocks[i].status.valid = true;
  1426. }
  1427. } else {
  1428. adev->ip_blocks[i].status.valid = true;
  1429. }
  1430. }
  1431. }
  1432. adev->cg_flags &= amdgpu_cg_mask;
  1433. adev->pg_flags &= amdgpu_pg_mask;
  1434. return 0;
  1435. }
  1436. static int amdgpu_init(struct amdgpu_device *adev)
  1437. {
  1438. int i, r;
  1439. for (i = 0; i < adev->num_ip_blocks; i++) {
  1440. if (!adev->ip_blocks[i].status.valid)
  1441. continue;
  1442. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1443. if (r) {
  1444. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1445. adev->ip_blocks[i].version->funcs->name, r);
  1446. return r;
  1447. }
  1448. adev->ip_blocks[i].status.sw = true;
  1449. /* need to do gmc hw init early so we can allocate gpu mem */
  1450. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1451. r = amdgpu_vram_scratch_init(adev);
  1452. if (r) {
  1453. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1454. return r;
  1455. }
  1456. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1457. if (r) {
  1458. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1459. return r;
  1460. }
  1461. r = amdgpu_wb_init(adev);
  1462. if (r) {
  1463. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1464. return r;
  1465. }
  1466. adev->ip_blocks[i].status.hw = true;
  1467. /* right after GMC hw init, we create CSA */
  1468. if (amdgpu_sriov_vf(adev)) {
  1469. r = amdgpu_allocate_static_csa(adev);
  1470. if (r) {
  1471. DRM_ERROR("allocate CSA failed %d\n", r);
  1472. return r;
  1473. }
  1474. }
  1475. }
  1476. }
  1477. for (i = 0; i < adev->num_ip_blocks; i++) {
  1478. if (!adev->ip_blocks[i].status.sw)
  1479. continue;
  1480. /* gmc hw init is done early */
  1481. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1482. continue;
  1483. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1484. if (r) {
  1485. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1486. adev->ip_blocks[i].version->funcs->name, r);
  1487. return r;
  1488. }
  1489. adev->ip_blocks[i].status.hw = true;
  1490. }
  1491. return 0;
  1492. }
  1493. static int amdgpu_late_init(struct amdgpu_device *adev)
  1494. {
  1495. int i = 0, r;
  1496. for (i = 0; i < adev->num_ip_blocks; i++) {
  1497. if (!adev->ip_blocks[i].status.valid)
  1498. continue;
  1499. if (adev->ip_blocks[i].version->funcs->late_init) {
  1500. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1501. if (r) {
  1502. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1503. adev->ip_blocks[i].version->funcs->name, r);
  1504. return r;
  1505. }
  1506. adev->ip_blocks[i].status.late_initialized = true;
  1507. }
  1508. /* skip CG for VCE/UVD, it's handled specially */
  1509. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1510. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1511. /* enable clockgating to save power */
  1512. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1513. AMD_CG_STATE_GATE);
  1514. if (r) {
  1515. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1516. adev->ip_blocks[i].version->funcs->name, r);
  1517. return r;
  1518. }
  1519. }
  1520. }
  1521. return 0;
  1522. }
  1523. static int amdgpu_fini(struct amdgpu_device *adev)
  1524. {
  1525. int i, r;
  1526. /* need to disable SMC first */
  1527. for (i = 0; i < adev->num_ip_blocks; i++) {
  1528. if (!adev->ip_blocks[i].status.hw)
  1529. continue;
  1530. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1531. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1532. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1533. AMD_CG_STATE_UNGATE);
  1534. if (r) {
  1535. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1536. adev->ip_blocks[i].version->funcs->name, r);
  1537. return r;
  1538. }
  1539. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1540. /* XXX handle errors */
  1541. if (r) {
  1542. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1543. adev->ip_blocks[i].version->funcs->name, r);
  1544. }
  1545. adev->ip_blocks[i].status.hw = false;
  1546. break;
  1547. }
  1548. }
  1549. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1550. if (!adev->ip_blocks[i].status.hw)
  1551. continue;
  1552. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1553. amdgpu_wb_fini(adev);
  1554. amdgpu_vram_scratch_fini(adev);
  1555. }
  1556. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1557. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1558. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1559. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1560. AMD_CG_STATE_UNGATE);
  1561. if (r) {
  1562. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1563. adev->ip_blocks[i].version->funcs->name, r);
  1564. return r;
  1565. }
  1566. }
  1567. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1568. /* XXX handle errors */
  1569. if (r) {
  1570. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1571. adev->ip_blocks[i].version->funcs->name, r);
  1572. }
  1573. adev->ip_blocks[i].status.hw = false;
  1574. }
  1575. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1576. if (!adev->ip_blocks[i].status.sw)
  1577. continue;
  1578. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1579. /* XXX handle errors */
  1580. if (r) {
  1581. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1582. adev->ip_blocks[i].version->funcs->name, r);
  1583. }
  1584. adev->ip_blocks[i].status.sw = false;
  1585. adev->ip_blocks[i].status.valid = false;
  1586. }
  1587. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1588. if (!adev->ip_blocks[i].status.late_initialized)
  1589. continue;
  1590. if (adev->ip_blocks[i].version->funcs->late_fini)
  1591. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1592. adev->ip_blocks[i].status.late_initialized = false;
  1593. }
  1594. if (amdgpu_sriov_vf(adev)) {
  1595. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1596. amdgpu_virt_release_full_gpu(adev, false);
  1597. }
  1598. return 0;
  1599. }
  1600. int amdgpu_suspend(struct amdgpu_device *adev)
  1601. {
  1602. int i, r;
  1603. if (amdgpu_sriov_vf(adev))
  1604. amdgpu_virt_request_full_gpu(adev, false);
  1605. /* ungate SMC block first */
  1606. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1607. AMD_CG_STATE_UNGATE);
  1608. if (r) {
  1609. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1610. }
  1611. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1612. if (!adev->ip_blocks[i].status.valid)
  1613. continue;
  1614. /* ungate blocks so that suspend can properly shut them down */
  1615. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1616. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1617. AMD_CG_STATE_UNGATE);
  1618. if (r) {
  1619. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1620. adev->ip_blocks[i].version->funcs->name, r);
  1621. }
  1622. }
  1623. /* XXX handle errors */
  1624. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1625. /* XXX handle errors */
  1626. if (r) {
  1627. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1628. adev->ip_blocks[i].version->funcs->name, r);
  1629. }
  1630. }
  1631. if (amdgpu_sriov_vf(adev))
  1632. amdgpu_virt_release_full_gpu(adev, false);
  1633. return 0;
  1634. }
  1635. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1636. {
  1637. int i, r;
  1638. static enum amd_ip_block_type ip_order[] = {
  1639. AMD_IP_BLOCK_TYPE_GMC,
  1640. AMD_IP_BLOCK_TYPE_COMMON,
  1641. AMD_IP_BLOCK_TYPE_GFXHUB,
  1642. AMD_IP_BLOCK_TYPE_MMHUB,
  1643. AMD_IP_BLOCK_TYPE_IH,
  1644. };
  1645. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1646. int j;
  1647. struct amdgpu_ip_block *block;
  1648. for (j = 0; j < adev->num_ip_blocks; j++) {
  1649. block = &adev->ip_blocks[j];
  1650. if (block->version->type != ip_order[i] ||
  1651. !block->status.valid)
  1652. continue;
  1653. r = block->version->funcs->hw_init(adev);
  1654. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1655. }
  1656. }
  1657. return 0;
  1658. }
  1659. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1660. {
  1661. int i, r;
  1662. static enum amd_ip_block_type ip_order[] = {
  1663. AMD_IP_BLOCK_TYPE_SMC,
  1664. AMD_IP_BLOCK_TYPE_DCE,
  1665. AMD_IP_BLOCK_TYPE_GFX,
  1666. AMD_IP_BLOCK_TYPE_SDMA,
  1667. AMD_IP_BLOCK_TYPE_VCE,
  1668. };
  1669. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1670. int j;
  1671. struct amdgpu_ip_block *block;
  1672. for (j = 0; j < adev->num_ip_blocks; j++) {
  1673. block = &adev->ip_blocks[j];
  1674. if (block->version->type != ip_order[i] ||
  1675. !block->status.valid)
  1676. continue;
  1677. r = block->version->funcs->hw_init(adev);
  1678. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1679. }
  1680. }
  1681. return 0;
  1682. }
  1683. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1684. {
  1685. int i, r;
  1686. for (i = 0; i < adev->num_ip_blocks; i++) {
  1687. if (!adev->ip_blocks[i].status.valid)
  1688. continue;
  1689. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1690. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1691. adev->ip_blocks[i].version->type ==
  1692. AMD_IP_BLOCK_TYPE_IH) {
  1693. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1694. if (r) {
  1695. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1696. adev->ip_blocks[i].version->funcs->name, r);
  1697. return r;
  1698. }
  1699. }
  1700. }
  1701. return 0;
  1702. }
  1703. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1704. {
  1705. int i, r;
  1706. for (i = 0; i < adev->num_ip_blocks; i++) {
  1707. if (!adev->ip_blocks[i].status.valid)
  1708. continue;
  1709. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1710. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1711. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1712. continue;
  1713. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1714. if (r) {
  1715. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1716. adev->ip_blocks[i].version->funcs->name, r);
  1717. return r;
  1718. }
  1719. }
  1720. return 0;
  1721. }
  1722. static int amdgpu_resume(struct amdgpu_device *adev)
  1723. {
  1724. int r;
  1725. r = amdgpu_resume_phase1(adev);
  1726. if (r)
  1727. return r;
  1728. r = amdgpu_resume_phase2(adev);
  1729. return r;
  1730. }
  1731. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1732. {
  1733. if (adev->is_atom_fw) {
  1734. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1735. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1736. } else {
  1737. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1738. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1739. }
  1740. }
  1741. /**
  1742. * amdgpu_device_init - initialize the driver
  1743. *
  1744. * @adev: amdgpu_device pointer
  1745. * @pdev: drm dev pointer
  1746. * @pdev: pci dev pointer
  1747. * @flags: driver flags
  1748. *
  1749. * Initializes the driver info and hw (all asics).
  1750. * Returns 0 for success or an error on failure.
  1751. * Called at driver startup.
  1752. */
  1753. int amdgpu_device_init(struct amdgpu_device *adev,
  1754. struct drm_device *ddev,
  1755. struct pci_dev *pdev,
  1756. uint32_t flags)
  1757. {
  1758. int r, i;
  1759. bool runtime = false;
  1760. u32 max_MBps;
  1761. adev->shutdown = false;
  1762. adev->dev = &pdev->dev;
  1763. adev->ddev = ddev;
  1764. adev->pdev = pdev;
  1765. adev->flags = flags;
  1766. adev->asic_type = flags & AMD_ASIC_MASK;
  1767. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1768. adev->mc.gtt_size = 512 * 1024 * 1024;
  1769. adev->accel_working = false;
  1770. adev->num_rings = 0;
  1771. adev->mman.buffer_funcs = NULL;
  1772. adev->mman.buffer_funcs_ring = NULL;
  1773. adev->vm_manager.vm_pte_funcs = NULL;
  1774. adev->vm_manager.vm_pte_num_rings = 0;
  1775. adev->gart.gart_funcs = NULL;
  1776. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1777. adev->smc_rreg = &amdgpu_invalid_rreg;
  1778. adev->smc_wreg = &amdgpu_invalid_wreg;
  1779. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1780. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1781. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1782. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1783. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1784. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1785. adev->didt_rreg = &amdgpu_invalid_rreg;
  1786. adev->didt_wreg = &amdgpu_invalid_wreg;
  1787. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1788. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1789. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1790. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1791. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1792. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1793. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1794. /* mutex initialization are all done here so we
  1795. * can recall function without having locking issues */
  1796. atomic_set(&adev->irq.ih.lock, 0);
  1797. mutex_init(&adev->firmware.mutex);
  1798. mutex_init(&adev->pm.mutex);
  1799. mutex_init(&adev->gfx.gpu_clock_mutex);
  1800. mutex_init(&adev->srbm_mutex);
  1801. mutex_init(&adev->grbm_idx_mutex);
  1802. mutex_init(&adev->mn_lock);
  1803. hash_init(adev->mn_hash);
  1804. amdgpu_check_arguments(adev);
  1805. /* Registers mapping */
  1806. /* TODO: block userspace mapping of io register */
  1807. spin_lock_init(&adev->mmio_idx_lock);
  1808. spin_lock_init(&adev->smc_idx_lock);
  1809. spin_lock_init(&adev->pcie_idx_lock);
  1810. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1811. spin_lock_init(&adev->didt_idx_lock);
  1812. spin_lock_init(&adev->gc_cac_idx_lock);
  1813. spin_lock_init(&adev->audio_endpt_idx_lock);
  1814. spin_lock_init(&adev->mm_stats.lock);
  1815. INIT_LIST_HEAD(&adev->shadow_list);
  1816. mutex_init(&adev->shadow_list_lock);
  1817. INIT_LIST_HEAD(&adev->gtt_list);
  1818. spin_lock_init(&adev->gtt_list_lock);
  1819. if (adev->asic_type >= CHIP_BONAIRE) {
  1820. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1821. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1822. } else {
  1823. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1824. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1825. }
  1826. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1827. if (adev->rmmio == NULL) {
  1828. return -ENOMEM;
  1829. }
  1830. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1831. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1832. if (adev->asic_type >= CHIP_BONAIRE)
  1833. /* doorbell bar mapping */
  1834. amdgpu_doorbell_init(adev);
  1835. /* io port mapping */
  1836. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1837. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1838. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1839. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1840. break;
  1841. }
  1842. }
  1843. if (adev->rio_mem == NULL)
  1844. DRM_INFO("PCI I/O BAR is not found.\n");
  1845. /* early init functions */
  1846. r = amdgpu_early_init(adev);
  1847. if (r)
  1848. return r;
  1849. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1850. /* this will fail for cards that aren't VGA class devices, just
  1851. * ignore it */
  1852. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1853. if (amdgpu_runtime_pm == 1)
  1854. runtime = true;
  1855. if (amdgpu_device_is_px(ddev))
  1856. runtime = true;
  1857. if (!pci_is_thunderbolt_attached(adev->pdev))
  1858. vga_switcheroo_register_client(adev->pdev,
  1859. &amdgpu_switcheroo_ops, runtime);
  1860. if (runtime)
  1861. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1862. /* Read BIOS */
  1863. if (!amdgpu_get_bios(adev)) {
  1864. r = -EINVAL;
  1865. goto failed;
  1866. }
  1867. r = amdgpu_atombios_init(adev);
  1868. if (r) {
  1869. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1870. goto failed;
  1871. }
  1872. /* detect if we are with an SRIOV vbios */
  1873. amdgpu_device_detect_sriov_bios(adev);
  1874. /* Post card if necessary */
  1875. if (amdgpu_vpost_needed(adev)) {
  1876. if (!adev->bios) {
  1877. dev_err(adev->dev, "no vBIOS found\n");
  1878. r = -EINVAL;
  1879. goto failed;
  1880. }
  1881. DRM_INFO("GPU posting now...\n");
  1882. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1883. if (r) {
  1884. dev_err(adev->dev, "gpu post error!\n");
  1885. goto failed;
  1886. }
  1887. } else {
  1888. DRM_INFO("GPU post is not needed\n");
  1889. }
  1890. if (!adev->is_atom_fw) {
  1891. /* Initialize clocks */
  1892. r = amdgpu_atombios_get_clock_info(adev);
  1893. if (r) {
  1894. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1895. return r;
  1896. }
  1897. /* init i2c buses */
  1898. amdgpu_atombios_i2c_init(adev);
  1899. }
  1900. /* Fence driver */
  1901. r = amdgpu_fence_driver_init(adev);
  1902. if (r) {
  1903. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1904. goto failed;
  1905. }
  1906. /* init the mode config */
  1907. drm_mode_config_init(adev->ddev);
  1908. r = amdgpu_init(adev);
  1909. if (r) {
  1910. dev_err(adev->dev, "amdgpu_init failed\n");
  1911. amdgpu_fini(adev);
  1912. goto failed;
  1913. }
  1914. adev->accel_working = true;
  1915. /* Initialize the buffer migration limit. */
  1916. if (amdgpu_moverate >= 0)
  1917. max_MBps = amdgpu_moverate;
  1918. else
  1919. max_MBps = 8; /* Allow 8 MB/s. */
  1920. /* Get a log2 for easy divisions. */
  1921. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1922. r = amdgpu_ib_pool_init(adev);
  1923. if (r) {
  1924. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1925. goto failed;
  1926. }
  1927. r = amdgpu_ib_ring_tests(adev);
  1928. if (r)
  1929. DRM_ERROR("ib ring test failed (%d).\n", r);
  1930. amdgpu_fbdev_init(adev);
  1931. r = amdgpu_gem_debugfs_init(adev);
  1932. if (r)
  1933. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1934. r = amdgpu_debugfs_regs_init(adev);
  1935. if (r)
  1936. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1937. r = amdgpu_debugfs_firmware_init(adev);
  1938. if (r)
  1939. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1940. if ((amdgpu_testing & 1)) {
  1941. if (adev->accel_working)
  1942. amdgpu_test_moves(adev);
  1943. else
  1944. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1945. }
  1946. if (amdgpu_benchmarking) {
  1947. if (adev->accel_working)
  1948. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1949. else
  1950. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1951. }
  1952. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1953. * explicit gating rather than handling it automatically.
  1954. */
  1955. r = amdgpu_late_init(adev);
  1956. if (r) {
  1957. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1958. goto failed;
  1959. }
  1960. return 0;
  1961. failed:
  1962. if (runtime)
  1963. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1964. return r;
  1965. }
  1966. /**
  1967. * amdgpu_device_fini - tear down the driver
  1968. *
  1969. * @adev: amdgpu_device pointer
  1970. *
  1971. * Tear down the driver info (all asics).
  1972. * Called at driver shutdown.
  1973. */
  1974. void amdgpu_device_fini(struct amdgpu_device *adev)
  1975. {
  1976. int r;
  1977. DRM_INFO("amdgpu: finishing device.\n");
  1978. adev->shutdown = true;
  1979. if (adev->mode_info.mode_config_initialized)
  1980. drm_crtc_force_disable_all(adev->ddev);
  1981. /* evict vram memory */
  1982. amdgpu_bo_evict_vram(adev);
  1983. amdgpu_ib_pool_fini(adev);
  1984. amdgpu_fence_driver_fini(adev);
  1985. amdgpu_fbdev_fini(adev);
  1986. r = amdgpu_fini(adev);
  1987. adev->accel_working = false;
  1988. /* free i2c buses */
  1989. amdgpu_i2c_fini(adev);
  1990. amdgpu_atombios_fini(adev);
  1991. kfree(adev->bios);
  1992. adev->bios = NULL;
  1993. if (!pci_is_thunderbolt_attached(adev->pdev))
  1994. vga_switcheroo_unregister_client(adev->pdev);
  1995. if (adev->flags & AMD_IS_PX)
  1996. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1997. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1998. if (adev->rio_mem)
  1999. pci_iounmap(adev->pdev, adev->rio_mem);
  2000. adev->rio_mem = NULL;
  2001. iounmap(adev->rmmio);
  2002. adev->rmmio = NULL;
  2003. if (adev->asic_type >= CHIP_BONAIRE)
  2004. amdgpu_doorbell_fini(adev);
  2005. amdgpu_debugfs_regs_cleanup(adev);
  2006. }
  2007. /*
  2008. * Suspend & resume.
  2009. */
  2010. /**
  2011. * amdgpu_device_suspend - initiate device suspend
  2012. *
  2013. * @pdev: drm dev pointer
  2014. * @state: suspend state
  2015. *
  2016. * Puts the hw in the suspend state (all asics).
  2017. * Returns 0 for success or an error on failure.
  2018. * Called at driver suspend.
  2019. */
  2020. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2021. {
  2022. struct amdgpu_device *adev;
  2023. struct drm_crtc *crtc;
  2024. struct drm_connector *connector;
  2025. int r;
  2026. if (dev == NULL || dev->dev_private == NULL) {
  2027. return -ENODEV;
  2028. }
  2029. adev = dev->dev_private;
  2030. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2031. return 0;
  2032. drm_kms_helper_poll_disable(dev);
  2033. /* turn off display hw */
  2034. drm_modeset_lock_all(dev);
  2035. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2036. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2037. }
  2038. drm_modeset_unlock_all(dev);
  2039. /* unpin the front buffers and cursors */
  2040. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2041. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2042. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2043. struct amdgpu_bo *robj;
  2044. if (amdgpu_crtc->cursor_bo) {
  2045. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2046. r = amdgpu_bo_reserve(aobj, true);
  2047. if (r == 0) {
  2048. amdgpu_bo_unpin(aobj);
  2049. amdgpu_bo_unreserve(aobj);
  2050. }
  2051. }
  2052. if (rfb == NULL || rfb->obj == NULL) {
  2053. continue;
  2054. }
  2055. robj = gem_to_amdgpu_bo(rfb->obj);
  2056. /* don't unpin kernel fb objects */
  2057. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2058. r = amdgpu_bo_reserve(robj, true);
  2059. if (r == 0) {
  2060. amdgpu_bo_unpin(robj);
  2061. amdgpu_bo_unreserve(robj);
  2062. }
  2063. }
  2064. }
  2065. /* evict vram memory */
  2066. amdgpu_bo_evict_vram(adev);
  2067. amdgpu_fence_driver_suspend(adev);
  2068. r = amdgpu_suspend(adev);
  2069. /* evict remaining vram memory
  2070. * This second call to evict vram is to evict the gart page table
  2071. * using the CPU.
  2072. */
  2073. amdgpu_bo_evict_vram(adev);
  2074. if (adev->is_atom_fw)
  2075. amdgpu_atomfirmware_scratch_regs_save(adev);
  2076. else
  2077. amdgpu_atombios_scratch_regs_save(adev);
  2078. pci_save_state(dev->pdev);
  2079. if (suspend) {
  2080. /* Shut down the device */
  2081. pci_disable_device(dev->pdev);
  2082. pci_set_power_state(dev->pdev, PCI_D3hot);
  2083. } else {
  2084. r = amdgpu_asic_reset(adev);
  2085. if (r)
  2086. DRM_ERROR("amdgpu asic reset failed\n");
  2087. }
  2088. if (fbcon) {
  2089. console_lock();
  2090. amdgpu_fbdev_set_suspend(adev, 1);
  2091. console_unlock();
  2092. }
  2093. return 0;
  2094. }
  2095. /**
  2096. * amdgpu_device_resume - initiate device resume
  2097. *
  2098. * @pdev: drm dev pointer
  2099. *
  2100. * Bring the hw back to operating state (all asics).
  2101. * Returns 0 for success or an error on failure.
  2102. * Called at driver resume.
  2103. */
  2104. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2105. {
  2106. struct drm_connector *connector;
  2107. struct amdgpu_device *adev = dev->dev_private;
  2108. struct drm_crtc *crtc;
  2109. int r = 0;
  2110. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2111. return 0;
  2112. if (fbcon)
  2113. console_lock();
  2114. if (resume) {
  2115. pci_set_power_state(dev->pdev, PCI_D0);
  2116. pci_restore_state(dev->pdev);
  2117. r = pci_enable_device(dev->pdev);
  2118. if (r)
  2119. goto unlock;
  2120. }
  2121. if (adev->is_atom_fw)
  2122. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2123. else
  2124. amdgpu_atombios_scratch_regs_restore(adev);
  2125. /* post card */
  2126. if (amdgpu_need_post(adev)) {
  2127. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2128. if (r)
  2129. DRM_ERROR("amdgpu asic init failed\n");
  2130. }
  2131. r = amdgpu_resume(adev);
  2132. if (r) {
  2133. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2134. goto unlock;
  2135. }
  2136. amdgpu_fence_driver_resume(adev);
  2137. if (resume) {
  2138. r = amdgpu_ib_ring_tests(adev);
  2139. if (r)
  2140. DRM_ERROR("ib ring test failed (%d).\n", r);
  2141. }
  2142. r = amdgpu_late_init(adev);
  2143. if (r)
  2144. goto unlock;
  2145. /* pin cursors */
  2146. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2147. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2148. if (amdgpu_crtc->cursor_bo) {
  2149. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2150. r = amdgpu_bo_reserve(aobj, true);
  2151. if (r == 0) {
  2152. r = amdgpu_bo_pin(aobj,
  2153. AMDGPU_GEM_DOMAIN_VRAM,
  2154. &amdgpu_crtc->cursor_addr);
  2155. if (r != 0)
  2156. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2157. amdgpu_bo_unreserve(aobj);
  2158. }
  2159. }
  2160. }
  2161. /* blat the mode back in */
  2162. if (fbcon) {
  2163. drm_helper_resume_force_mode(dev);
  2164. /* turn on display hw */
  2165. drm_modeset_lock_all(dev);
  2166. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2167. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2168. }
  2169. drm_modeset_unlock_all(dev);
  2170. }
  2171. drm_kms_helper_poll_enable(dev);
  2172. /*
  2173. * Most of the connector probing functions try to acquire runtime pm
  2174. * refs to ensure that the GPU is powered on when connector polling is
  2175. * performed. Since we're calling this from a runtime PM callback,
  2176. * trying to acquire rpm refs will cause us to deadlock.
  2177. *
  2178. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2179. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2180. */
  2181. #ifdef CONFIG_PM
  2182. dev->dev->power.disable_depth++;
  2183. #endif
  2184. drm_helper_hpd_irq_event(dev);
  2185. #ifdef CONFIG_PM
  2186. dev->dev->power.disable_depth--;
  2187. #endif
  2188. if (fbcon)
  2189. amdgpu_fbdev_set_suspend(adev, 0);
  2190. unlock:
  2191. if (fbcon)
  2192. console_unlock();
  2193. return r;
  2194. }
  2195. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2196. {
  2197. int i;
  2198. bool asic_hang = false;
  2199. for (i = 0; i < adev->num_ip_blocks; i++) {
  2200. if (!adev->ip_blocks[i].status.valid)
  2201. continue;
  2202. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2203. adev->ip_blocks[i].status.hang =
  2204. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2205. if (adev->ip_blocks[i].status.hang) {
  2206. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2207. asic_hang = true;
  2208. }
  2209. }
  2210. return asic_hang;
  2211. }
  2212. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2213. {
  2214. int i, r = 0;
  2215. for (i = 0; i < adev->num_ip_blocks; i++) {
  2216. if (!adev->ip_blocks[i].status.valid)
  2217. continue;
  2218. if (adev->ip_blocks[i].status.hang &&
  2219. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2220. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2221. if (r)
  2222. return r;
  2223. }
  2224. }
  2225. return 0;
  2226. }
  2227. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2228. {
  2229. int i;
  2230. for (i = 0; i < adev->num_ip_blocks; i++) {
  2231. if (!adev->ip_blocks[i].status.valid)
  2232. continue;
  2233. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2234. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2235. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2236. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2237. if (adev->ip_blocks[i].status.hang) {
  2238. DRM_INFO("Some block need full reset!\n");
  2239. return true;
  2240. }
  2241. }
  2242. }
  2243. return false;
  2244. }
  2245. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2246. {
  2247. int i, r = 0;
  2248. for (i = 0; i < adev->num_ip_blocks; i++) {
  2249. if (!adev->ip_blocks[i].status.valid)
  2250. continue;
  2251. if (adev->ip_blocks[i].status.hang &&
  2252. adev->ip_blocks[i].version->funcs->soft_reset) {
  2253. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2254. if (r)
  2255. return r;
  2256. }
  2257. }
  2258. return 0;
  2259. }
  2260. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2261. {
  2262. int i, r = 0;
  2263. for (i = 0; i < adev->num_ip_blocks; i++) {
  2264. if (!adev->ip_blocks[i].status.valid)
  2265. continue;
  2266. if (adev->ip_blocks[i].status.hang &&
  2267. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2268. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2269. if (r)
  2270. return r;
  2271. }
  2272. return 0;
  2273. }
  2274. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2275. {
  2276. if (adev->flags & AMD_IS_APU)
  2277. return false;
  2278. return amdgpu_lockup_timeout > 0 ? true : false;
  2279. }
  2280. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2281. struct amdgpu_ring *ring,
  2282. struct amdgpu_bo *bo,
  2283. struct dma_fence **fence)
  2284. {
  2285. uint32_t domain;
  2286. int r;
  2287. if (!bo->shadow)
  2288. return 0;
  2289. r = amdgpu_bo_reserve(bo, true);
  2290. if (r)
  2291. return r;
  2292. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2293. /* if bo has been evicted, then no need to recover */
  2294. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2295. r = amdgpu_bo_validate(bo->shadow);
  2296. if (r) {
  2297. DRM_ERROR("bo validate failed!\n");
  2298. goto err;
  2299. }
  2300. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2301. if (r) {
  2302. DRM_ERROR("%p bind failed\n", bo->shadow);
  2303. goto err;
  2304. }
  2305. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2306. NULL, fence, true);
  2307. if (r) {
  2308. DRM_ERROR("recover page table failed!\n");
  2309. goto err;
  2310. }
  2311. }
  2312. err:
  2313. amdgpu_bo_unreserve(bo);
  2314. return r;
  2315. }
  2316. /**
  2317. * amdgpu_sriov_gpu_reset - reset the asic
  2318. *
  2319. * @adev: amdgpu device pointer
  2320. * @job: which job trigger hang
  2321. *
  2322. * Attempt the reset the GPU if it has hung (all asics).
  2323. * for SRIOV case.
  2324. * Returns 0 for success or an error on failure.
  2325. */
  2326. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2327. {
  2328. int i, j, r = 0;
  2329. int resched;
  2330. struct amdgpu_bo *bo, *tmp;
  2331. struct amdgpu_ring *ring;
  2332. struct dma_fence *fence = NULL, *next = NULL;
  2333. mutex_lock(&adev->virt.lock_reset);
  2334. atomic_inc(&adev->gpu_reset_counter);
  2335. adev->gfx.in_reset = true;
  2336. /* block TTM */
  2337. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2338. /* we start from the ring trigger GPU hang */
  2339. j = job ? job->ring->idx : 0;
  2340. /* block scheduler */
  2341. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2342. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2343. if (!ring || !ring->sched.thread)
  2344. continue;
  2345. kthread_park(ring->sched.thread);
  2346. if (job && j != i)
  2347. continue;
  2348. /* here give the last chance to check if job removed from mirror-list
  2349. * since we already pay some time on kthread_park */
  2350. if (job && list_empty(&job->base.node)) {
  2351. kthread_unpark(ring->sched.thread);
  2352. goto give_up_reset;
  2353. }
  2354. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2355. amd_sched_job_kickout(&job->base);
  2356. /* only do job_reset on the hang ring if @job not NULL */
  2357. amd_sched_hw_job_reset(&ring->sched);
  2358. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2359. amdgpu_fence_driver_force_completion_ring(ring);
  2360. }
  2361. /* request to take full control of GPU before re-initialization */
  2362. if (job)
  2363. amdgpu_virt_reset_gpu(adev);
  2364. else
  2365. amdgpu_virt_request_full_gpu(adev, true);
  2366. /* Resume IP prior to SMC */
  2367. amdgpu_sriov_reinit_early(adev);
  2368. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2369. amdgpu_ttm_recover_gart(adev);
  2370. /* now we are okay to resume SMC/CP/SDMA */
  2371. amdgpu_sriov_reinit_late(adev);
  2372. amdgpu_irq_gpu_reset_resume_helper(adev);
  2373. if (amdgpu_ib_ring_tests(adev))
  2374. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2375. /* release full control of GPU after ib test */
  2376. amdgpu_virt_release_full_gpu(adev, true);
  2377. DRM_INFO("recover vram bo from shadow\n");
  2378. ring = adev->mman.buffer_funcs_ring;
  2379. mutex_lock(&adev->shadow_list_lock);
  2380. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2381. next = NULL;
  2382. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2383. if (fence) {
  2384. r = dma_fence_wait(fence, false);
  2385. if (r) {
  2386. WARN(r, "recovery from shadow isn't completed\n");
  2387. break;
  2388. }
  2389. }
  2390. dma_fence_put(fence);
  2391. fence = next;
  2392. }
  2393. mutex_unlock(&adev->shadow_list_lock);
  2394. if (fence) {
  2395. r = dma_fence_wait(fence, false);
  2396. if (r)
  2397. WARN(r, "recovery from shadow isn't completed\n");
  2398. }
  2399. dma_fence_put(fence);
  2400. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2401. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2402. if (!ring || !ring->sched.thread)
  2403. continue;
  2404. if (job && j != i) {
  2405. kthread_unpark(ring->sched.thread);
  2406. continue;
  2407. }
  2408. amd_sched_job_recovery(&ring->sched);
  2409. kthread_unpark(ring->sched.thread);
  2410. }
  2411. drm_helper_resume_force_mode(adev->ddev);
  2412. give_up_reset:
  2413. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2414. if (r) {
  2415. /* bad news, how to tell it to userspace ? */
  2416. dev_info(adev->dev, "GPU reset failed\n");
  2417. } else {
  2418. dev_info(adev->dev, "GPU reset successed!\n");
  2419. }
  2420. adev->gfx.in_reset = false;
  2421. mutex_unlock(&adev->virt.lock_reset);
  2422. return r;
  2423. }
  2424. /**
  2425. * amdgpu_gpu_reset - reset the asic
  2426. *
  2427. * @adev: amdgpu device pointer
  2428. *
  2429. * Attempt the reset the GPU if it has hung (all asics).
  2430. * Returns 0 for success or an error on failure.
  2431. */
  2432. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2433. {
  2434. int i, r;
  2435. int resched;
  2436. bool need_full_reset;
  2437. if (!amdgpu_check_soft_reset(adev)) {
  2438. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2439. return 0;
  2440. }
  2441. atomic_inc(&adev->gpu_reset_counter);
  2442. /* block TTM */
  2443. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2444. /* block scheduler */
  2445. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2446. struct amdgpu_ring *ring = adev->rings[i];
  2447. if (!ring || !ring->sched.thread)
  2448. continue;
  2449. kthread_park(ring->sched.thread);
  2450. amd_sched_hw_job_reset(&ring->sched);
  2451. }
  2452. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2453. amdgpu_fence_driver_force_completion(adev);
  2454. need_full_reset = amdgpu_need_full_reset(adev);
  2455. if (!need_full_reset) {
  2456. amdgpu_pre_soft_reset(adev);
  2457. r = amdgpu_soft_reset(adev);
  2458. amdgpu_post_soft_reset(adev);
  2459. if (r || amdgpu_check_soft_reset(adev)) {
  2460. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2461. need_full_reset = true;
  2462. }
  2463. }
  2464. if (need_full_reset) {
  2465. r = amdgpu_suspend(adev);
  2466. retry:
  2467. /* Disable fb access */
  2468. if (adev->mode_info.num_crtc) {
  2469. struct amdgpu_mode_mc_save save;
  2470. amdgpu_display_stop_mc_access(adev, &save);
  2471. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2472. }
  2473. if (adev->is_atom_fw)
  2474. amdgpu_atomfirmware_scratch_regs_save(adev);
  2475. else
  2476. amdgpu_atombios_scratch_regs_save(adev);
  2477. r = amdgpu_asic_reset(adev);
  2478. if (adev->is_atom_fw)
  2479. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2480. else
  2481. amdgpu_atombios_scratch_regs_restore(adev);
  2482. /* post card */
  2483. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2484. if (!r) {
  2485. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2486. r = amdgpu_resume_phase1(adev);
  2487. if (r)
  2488. goto out;
  2489. r = amdgpu_ttm_recover_gart(adev);
  2490. if (r)
  2491. goto out;
  2492. r = amdgpu_resume_phase2(adev);
  2493. if (r)
  2494. goto out;
  2495. }
  2496. }
  2497. out:
  2498. if (!r) {
  2499. amdgpu_irq_gpu_reset_resume_helper(adev);
  2500. r = amdgpu_ib_ring_tests(adev);
  2501. if (r) {
  2502. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2503. r = amdgpu_suspend(adev);
  2504. need_full_reset = true;
  2505. goto retry;
  2506. }
  2507. /**
  2508. * recovery vm page tables, since we cannot depend on VRAM is
  2509. * consistent after gpu full reset.
  2510. */
  2511. if (need_full_reset && amdgpu_need_backup(adev)) {
  2512. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2513. struct amdgpu_bo *bo, *tmp;
  2514. struct dma_fence *fence = NULL, *next = NULL;
  2515. DRM_INFO("recover vram bo from shadow\n");
  2516. mutex_lock(&adev->shadow_list_lock);
  2517. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2518. next = NULL;
  2519. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2520. if (fence) {
  2521. r = dma_fence_wait(fence, false);
  2522. if (r) {
  2523. WARN(r, "recovery from shadow isn't completed\n");
  2524. break;
  2525. }
  2526. }
  2527. dma_fence_put(fence);
  2528. fence = next;
  2529. }
  2530. mutex_unlock(&adev->shadow_list_lock);
  2531. if (fence) {
  2532. r = dma_fence_wait(fence, false);
  2533. if (r)
  2534. WARN(r, "recovery from shadow isn't completed\n");
  2535. }
  2536. dma_fence_put(fence);
  2537. }
  2538. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2539. struct amdgpu_ring *ring = adev->rings[i];
  2540. if (!ring || !ring->sched.thread)
  2541. continue;
  2542. amd_sched_job_recovery(&ring->sched);
  2543. kthread_unpark(ring->sched.thread);
  2544. }
  2545. } else {
  2546. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2547. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2548. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2549. kthread_unpark(adev->rings[i]->sched.thread);
  2550. }
  2551. }
  2552. }
  2553. drm_helper_resume_force_mode(adev->ddev);
  2554. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2555. if (r)
  2556. /* bad news, how to tell it to userspace ? */
  2557. dev_info(adev->dev, "GPU reset failed\n");
  2558. else
  2559. dev_info(adev->dev, "GPU reset successed!\n");
  2560. return r;
  2561. }
  2562. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2563. {
  2564. u32 mask;
  2565. int ret;
  2566. if (amdgpu_pcie_gen_cap)
  2567. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2568. if (amdgpu_pcie_lane_cap)
  2569. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2570. /* covers APUs as well */
  2571. if (pci_is_root_bus(adev->pdev->bus)) {
  2572. if (adev->pm.pcie_gen_mask == 0)
  2573. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2574. if (adev->pm.pcie_mlw_mask == 0)
  2575. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2576. return;
  2577. }
  2578. if (adev->pm.pcie_gen_mask == 0) {
  2579. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2580. if (!ret) {
  2581. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2582. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2583. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2584. if (mask & DRM_PCIE_SPEED_25)
  2585. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2586. if (mask & DRM_PCIE_SPEED_50)
  2587. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2588. if (mask & DRM_PCIE_SPEED_80)
  2589. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2590. } else {
  2591. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2592. }
  2593. }
  2594. if (adev->pm.pcie_mlw_mask == 0) {
  2595. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2596. if (!ret) {
  2597. switch (mask) {
  2598. case 32:
  2599. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2600. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2601. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2602. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2603. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2604. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2605. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2606. break;
  2607. case 16:
  2608. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2609. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2610. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2611. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2612. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2613. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2614. break;
  2615. case 12:
  2616. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2617. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2618. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2619. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2620. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2621. break;
  2622. case 8:
  2623. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2624. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2625. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2626. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2627. break;
  2628. case 4:
  2629. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2630. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2631. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2632. break;
  2633. case 2:
  2634. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2635. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2636. break;
  2637. case 1:
  2638. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2639. break;
  2640. default:
  2641. break;
  2642. }
  2643. } else {
  2644. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2645. }
  2646. }
  2647. }
  2648. /*
  2649. * Debugfs
  2650. */
  2651. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2652. const struct drm_info_list *files,
  2653. unsigned nfiles)
  2654. {
  2655. unsigned i;
  2656. for (i = 0; i < adev->debugfs_count; i++) {
  2657. if (adev->debugfs[i].files == files) {
  2658. /* Already registered */
  2659. return 0;
  2660. }
  2661. }
  2662. i = adev->debugfs_count + 1;
  2663. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2664. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2665. DRM_ERROR("Report so we increase "
  2666. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2667. return -EINVAL;
  2668. }
  2669. adev->debugfs[adev->debugfs_count].files = files;
  2670. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2671. adev->debugfs_count = i;
  2672. #if defined(CONFIG_DEBUG_FS)
  2673. drm_debugfs_create_files(files, nfiles,
  2674. adev->ddev->primary->debugfs_root,
  2675. adev->ddev->primary);
  2676. #endif
  2677. return 0;
  2678. }
  2679. #if defined(CONFIG_DEBUG_FS)
  2680. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2681. size_t size, loff_t *pos)
  2682. {
  2683. struct amdgpu_device *adev = file_inode(f)->i_private;
  2684. ssize_t result = 0;
  2685. int r;
  2686. bool pm_pg_lock, use_bank;
  2687. unsigned instance_bank, sh_bank, se_bank;
  2688. if (size & 0x3 || *pos & 0x3)
  2689. return -EINVAL;
  2690. /* are we reading registers for which a PG lock is necessary? */
  2691. pm_pg_lock = (*pos >> 23) & 1;
  2692. if (*pos & (1ULL << 62)) {
  2693. se_bank = (*pos >> 24) & 0x3FF;
  2694. sh_bank = (*pos >> 34) & 0x3FF;
  2695. instance_bank = (*pos >> 44) & 0x3FF;
  2696. if (se_bank == 0x3FF)
  2697. se_bank = 0xFFFFFFFF;
  2698. if (sh_bank == 0x3FF)
  2699. sh_bank = 0xFFFFFFFF;
  2700. if (instance_bank == 0x3FF)
  2701. instance_bank = 0xFFFFFFFF;
  2702. use_bank = 1;
  2703. } else {
  2704. use_bank = 0;
  2705. }
  2706. *pos &= (1UL << 22) - 1;
  2707. if (use_bank) {
  2708. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2709. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2710. return -EINVAL;
  2711. mutex_lock(&adev->grbm_idx_mutex);
  2712. amdgpu_gfx_select_se_sh(adev, se_bank,
  2713. sh_bank, instance_bank);
  2714. }
  2715. if (pm_pg_lock)
  2716. mutex_lock(&adev->pm.mutex);
  2717. while (size) {
  2718. uint32_t value;
  2719. if (*pos > adev->rmmio_size)
  2720. goto end;
  2721. value = RREG32(*pos >> 2);
  2722. r = put_user(value, (uint32_t *)buf);
  2723. if (r) {
  2724. result = r;
  2725. goto end;
  2726. }
  2727. result += 4;
  2728. buf += 4;
  2729. *pos += 4;
  2730. size -= 4;
  2731. }
  2732. end:
  2733. if (use_bank) {
  2734. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2735. mutex_unlock(&adev->grbm_idx_mutex);
  2736. }
  2737. if (pm_pg_lock)
  2738. mutex_unlock(&adev->pm.mutex);
  2739. return result;
  2740. }
  2741. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2742. size_t size, loff_t *pos)
  2743. {
  2744. struct amdgpu_device *adev = file_inode(f)->i_private;
  2745. ssize_t result = 0;
  2746. int r;
  2747. bool pm_pg_lock, use_bank;
  2748. unsigned instance_bank, sh_bank, se_bank;
  2749. if (size & 0x3 || *pos & 0x3)
  2750. return -EINVAL;
  2751. /* are we reading registers for which a PG lock is necessary? */
  2752. pm_pg_lock = (*pos >> 23) & 1;
  2753. if (*pos & (1ULL << 62)) {
  2754. se_bank = (*pos >> 24) & 0x3FF;
  2755. sh_bank = (*pos >> 34) & 0x3FF;
  2756. instance_bank = (*pos >> 44) & 0x3FF;
  2757. if (se_bank == 0x3FF)
  2758. se_bank = 0xFFFFFFFF;
  2759. if (sh_bank == 0x3FF)
  2760. sh_bank = 0xFFFFFFFF;
  2761. if (instance_bank == 0x3FF)
  2762. instance_bank = 0xFFFFFFFF;
  2763. use_bank = 1;
  2764. } else {
  2765. use_bank = 0;
  2766. }
  2767. *pos &= (1UL << 22) - 1;
  2768. if (use_bank) {
  2769. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2770. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2771. return -EINVAL;
  2772. mutex_lock(&adev->grbm_idx_mutex);
  2773. amdgpu_gfx_select_se_sh(adev, se_bank,
  2774. sh_bank, instance_bank);
  2775. }
  2776. if (pm_pg_lock)
  2777. mutex_lock(&adev->pm.mutex);
  2778. while (size) {
  2779. uint32_t value;
  2780. if (*pos > adev->rmmio_size)
  2781. return result;
  2782. r = get_user(value, (uint32_t *)buf);
  2783. if (r)
  2784. return r;
  2785. WREG32(*pos >> 2, value);
  2786. result += 4;
  2787. buf += 4;
  2788. *pos += 4;
  2789. size -= 4;
  2790. }
  2791. if (use_bank) {
  2792. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2793. mutex_unlock(&adev->grbm_idx_mutex);
  2794. }
  2795. if (pm_pg_lock)
  2796. mutex_unlock(&adev->pm.mutex);
  2797. return result;
  2798. }
  2799. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2800. size_t size, loff_t *pos)
  2801. {
  2802. struct amdgpu_device *adev = file_inode(f)->i_private;
  2803. ssize_t result = 0;
  2804. int r;
  2805. if (size & 0x3 || *pos & 0x3)
  2806. return -EINVAL;
  2807. while (size) {
  2808. uint32_t value;
  2809. value = RREG32_PCIE(*pos >> 2);
  2810. r = put_user(value, (uint32_t *)buf);
  2811. if (r)
  2812. return r;
  2813. result += 4;
  2814. buf += 4;
  2815. *pos += 4;
  2816. size -= 4;
  2817. }
  2818. return result;
  2819. }
  2820. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2821. size_t size, loff_t *pos)
  2822. {
  2823. struct amdgpu_device *adev = file_inode(f)->i_private;
  2824. ssize_t result = 0;
  2825. int r;
  2826. if (size & 0x3 || *pos & 0x3)
  2827. return -EINVAL;
  2828. while (size) {
  2829. uint32_t value;
  2830. r = get_user(value, (uint32_t *)buf);
  2831. if (r)
  2832. return r;
  2833. WREG32_PCIE(*pos >> 2, value);
  2834. result += 4;
  2835. buf += 4;
  2836. *pos += 4;
  2837. size -= 4;
  2838. }
  2839. return result;
  2840. }
  2841. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2842. size_t size, loff_t *pos)
  2843. {
  2844. struct amdgpu_device *adev = file_inode(f)->i_private;
  2845. ssize_t result = 0;
  2846. int r;
  2847. if (size & 0x3 || *pos & 0x3)
  2848. return -EINVAL;
  2849. while (size) {
  2850. uint32_t value;
  2851. value = RREG32_DIDT(*pos >> 2);
  2852. r = put_user(value, (uint32_t *)buf);
  2853. if (r)
  2854. return r;
  2855. result += 4;
  2856. buf += 4;
  2857. *pos += 4;
  2858. size -= 4;
  2859. }
  2860. return result;
  2861. }
  2862. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2863. size_t size, loff_t *pos)
  2864. {
  2865. struct amdgpu_device *adev = file_inode(f)->i_private;
  2866. ssize_t result = 0;
  2867. int r;
  2868. if (size & 0x3 || *pos & 0x3)
  2869. return -EINVAL;
  2870. while (size) {
  2871. uint32_t value;
  2872. r = get_user(value, (uint32_t *)buf);
  2873. if (r)
  2874. return r;
  2875. WREG32_DIDT(*pos >> 2, value);
  2876. result += 4;
  2877. buf += 4;
  2878. *pos += 4;
  2879. size -= 4;
  2880. }
  2881. return result;
  2882. }
  2883. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2884. size_t size, loff_t *pos)
  2885. {
  2886. struct amdgpu_device *adev = file_inode(f)->i_private;
  2887. ssize_t result = 0;
  2888. int r;
  2889. if (size & 0x3 || *pos & 0x3)
  2890. return -EINVAL;
  2891. while (size) {
  2892. uint32_t value;
  2893. value = RREG32_SMC(*pos);
  2894. r = put_user(value, (uint32_t *)buf);
  2895. if (r)
  2896. return r;
  2897. result += 4;
  2898. buf += 4;
  2899. *pos += 4;
  2900. size -= 4;
  2901. }
  2902. return result;
  2903. }
  2904. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2905. size_t size, loff_t *pos)
  2906. {
  2907. struct amdgpu_device *adev = file_inode(f)->i_private;
  2908. ssize_t result = 0;
  2909. int r;
  2910. if (size & 0x3 || *pos & 0x3)
  2911. return -EINVAL;
  2912. while (size) {
  2913. uint32_t value;
  2914. r = get_user(value, (uint32_t *)buf);
  2915. if (r)
  2916. return r;
  2917. WREG32_SMC(*pos, value);
  2918. result += 4;
  2919. buf += 4;
  2920. *pos += 4;
  2921. size -= 4;
  2922. }
  2923. return result;
  2924. }
  2925. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2926. size_t size, loff_t *pos)
  2927. {
  2928. struct amdgpu_device *adev = file_inode(f)->i_private;
  2929. ssize_t result = 0;
  2930. int r;
  2931. uint32_t *config, no_regs = 0;
  2932. if (size & 0x3 || *pos & 0x3)
  2933. return -EINVAL;
  2934. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2935. if (!config)
  2936. return -ENOMEM;
  2937. /* version, increment each time something is added */
  2938. config[no_regs++] = 3;
  2939. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2940. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2941. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2942. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2943. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2944. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2945. config[no_regs++] = adev->gfx.config.max_gprs;
  2946. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2947. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2948. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2949. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2950. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2951. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2952. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2953. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2954. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2955. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2956. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2957. config[no_regs++] = adev->gfx.config.num_gpus;
  2958. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2959. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2960. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2961. config[no_regs++] = adev->gfx.config.num_rbs;
  2962. /* rev==1 */
  2963. config[no_regs++] = adev->rev_id;
  2964. config[no_regs++] = adev->pg_flags;
  2965. config[no_regs++] = adev->cg_flags;
  2966. /* rev==2 */
  2967. config[no_regs++] = adev->family;
  2968. config[no_regs++] = adev->external_rev_id;
  2969. /* rev==3 */
  2970. config[no_regs++] = adev->pdev->device;
  2971. config[no_regs++] = adev->pdev->revision;
  2972. config[no_regs++] = adev->pdev->subsystem_device;
  2973. config[no_regs++] = adev->pdev->subsystem_vendor;
  2974. while (size && (*pos < no_regs * 4)) {
  2975. uint32_t value;
  2976. value = config[*pos >> 2];
  2977. r = put_user(value, (uint32_t *)buf);
  2978. if (r) {
  2979. kfree(config);
  2980. return r;
  2981. }
  2982. result += 4;
  2983. buf += 4;
  2984. *pos += 4;
  2985. size -= 4;
  2986. }
  2987. kfree(config);
  2988. return result;
  2989. }
  2990. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2991. size_t size, loff_t *pos)
  2992. {
  2993. struct amdgpu_device *adev = file_inode(f)->i_private;
  2994. int idx, x, outsize, r, valuesize;
  2995. uint32_t values[16];
  2996. if (size & 3 || *pos & 0x3)
  2997. return -EINVAL;
  2998. if (amdgpu_dpm == 0)
  2999. return -EINVAL;
  3000. /* convert offset to sensor number */
  3001. idx = *pos >> 2;
  3002. valuesize = sizeof(values);
  3003. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3004. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3005. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3006. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3007. &valuesize);
  3008. else
  3009. return -EINVAL;
  3010. if (size > valuesize)
  3011. return -EINVAL;
  3012. outsize = 0;
  3013. x = 0;
  3014. if (!r) {
  3015. while (size) {
  3016. r = put_user(values[x++], (int32_t *)buf);
  3017. buf += 4;
  3018. size -= 4;
  3019. outsize += 4;
  3020. }
  3021. }
  3022. return !r ? outsize : r;
  3023. }
  3024. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3025. size_t size, loff_t *pos)
  3026. {
  3027. struct amdgpu_device *adev = f->f_inode->i_private;
  3028. int r, x;
  3029. ssize_t result=0;
  3030. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3031. if (size & 3 || *pos & 3)
  3032. return -EINVAL;
  3033. /* decode offset */
  3034. offset = (*pos & 0x7F);
  3035. se = ((*pos >> 7) & 0xFF);
  3036. sh = ((*pos >> 15) & 0xFF);
  3037. cu = ((*pos >> 23) & 0xFF);
  3038. wave = ((*pos >> 31) & 0xFF);
  3039. simd = ((*pos >> 37) & 0xFF);
  3040. /* switch to the specific se/sh/cu */
  3041. mutex_lock(&adev->grbm_idx_mutex);
  3042. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3043. x = 0;
  3044. if (adev->gfx.funcs->read_wave_data)
  3045. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3046. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3047. mutex_unlock(&adev->grbm_idx_mutex);
  3048. if (!x)
  3049. return -EINVAL;
  3050. while (size && (offset < x * 4)) {
  3051. uint32_t value;
  3052. value = data[offset >> 2];
  3053. r = put_user(value, (uint32_t *)buf);
  3054. if (r)
  3055. return r;
  3056. result += 4;
  3057. buf += 4;
  3058. offset += 4;
  3059. size -= 4;
  3060. }
  3061. return result;
  3062. }
  3063. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3064. size_t size, loff_t *pos)
  3065. {
  3066. struct amdgpu_device *adev = f->f_inode->i_private;
  3067. int r;
  3068. ssize_t result = 0;
  3069. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3070. if (size & 3 || *pos & 3)
  3071. return -EINVAL;
  3072. /* decode offset */
  3073. offset = (*pos & 0xFFF); /* in dwords */
  3074. se = ((*pos >> 12) & 0xFF);
  3075. sh = ((*pos >> 20) & 0xFF);
  3076. cu = ((*pos >> 28) & 0xFF);
  3077. wave = ((*pos >> 36) & 0xFF);
  3078. simd = ((*pos >> 44) & 0xFF);
  3079. thread = ((*pos >> 52) & 0xFF);
  3080. bank = ((*pos >> 60) & 1);
  3081. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3082. if (!data)
  3083. return -ENOMEM;
  3084. /* switch to the specific se/sh/cu */
  3085. mutex_lock(&adev->grbm_idx_mutex);
  3086. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3087. if (bank == 0) {
  3088. if (adev->gfx.funcs->read_wave_vgprs)
  3089. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3090. } else {
  3091. if (adev->gfx.funcs->read_wave_sgprs)
  3092. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3093. }
  3094. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3095. mutex_unlock(&adev->grbm_idx_mutex);
  3096. while (size) {
  3097. uint32_t value;
  3098. value = data[offset++];
  3099. r = put_user(value, (uint32_t *)buf);
  3100. if (r) {
  3101. result = r;
  3102. goto err;
  3103. }
  3104. result += 4;
  3105. buf += 4;
  3106. size -= 4;
  3107. }
  3108. err:
  3109. kfree(data);
  3110. return result;
  3111. }
  3112. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3113. .owner = THIS_MODULE,
  3114. .read = amdgpu_debugfs_regs_read,
  3115. .write = amdgpu_debugfs_regs_write,
  3116. .llseek = default_llseek
  3117. };
  3118. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3119. .owner = THIS_MODULE,
  3120. .read = amdgpu_debugfs_regs_didt_read,
  3121. .write = amdgpu_debugfs_regs_didt_write,
  3122. .llseek = default_llseek
  3123. };
  3124. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3125. .owner = THIS_MODULE,
  3126. .read = amdgpu_debugfs_regs_pcie_read,
  3127. .write = amdgpu_debugfs_regs_pcie_write,
  3128. .llseek = default_llseek
  3129. };
  3130. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3131. .owner = THIS_MODULE,
  3132. .read = amdgpu_debugfs_regs_smc_read,
  3133. .write = amdgpu_debugfs_regs_smc_write,
  3134. .llseek = default_llseek
  3135. };
  3136. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3137. .owner = THIS_MODULE,
  3138. .read = amdgpu_debugfs_gca_config_read,
  3139. .llseek = default_llseek
  3140. };
  3141. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3142. .owner = THIS_MODULE,
  3143. .read = amdgpu_debugfs_sensor_read,
  3144. .llseek = default_llseek
  3145. };
  3146. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3147. .owner = THIS_MODULE,
  3148. .read = amdgpu_debugfs_wave_read,
  3149. .llseek = default_llseek
  3150. };
  3151. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3152. .owner = THIS_MODULE,
  3153. .read = amdgpu_debugfs_gpr_read,
  3154. .llseek = default_llseek
  3155. };
  3156. static const struct file_operations *debugfs_regs[] = {
  3157. &amdgpu_debugfs_regs_fops,
  3158. &amdgpu_debugfs_regs_didt_fops,
  3159. &amdgpu_debugfs_regs_pcie_fops,
  3160. &amdgpu_debugfs_regs_smc_fops,
  3161. &amdgpu_debugfs_gca_config_fops,
  3162. &amdgpu_debugfs_sensors_fops,
  3163. &amdgpu_debugfs_wave_fops,
  3164. &amdgpu_debugfs_gpr_fops,
  3165. };
  3166. static const char *debugfs_regs_names[] = {
  3167. "amdgpu_regs",
  3168. "amdgpu_regs_didt",
  3169. "amdgpu_regs_pcie",
  3170. "amdgpu_regs_smc",
  3171. "amdgpu_gca_config",
  3172. "amdgpu_sensors",
  3173. "amdgpu_wave",
  3174. "amdgpu_gpr",
  3175. };
  3176. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3177. {
  3178. struct drm_minor *minor = adev->ddev->primary;
  3179. struct dentry *ent, *root = minor->debugfs_root;
  3180. unsigned i, j;
  3181. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3182. ent = debugfs_create_file(debugfs_regs_names[i],
  3183. S_IFREG | S_IRUGO, root,
  3184. adev, debugfs_regs[i]);
  3185. if (IS_ERR(ent)) {
  3186. for (j = 0; j < i; j++) {
  3187. debugfs_remove(adev->debugfs_regs[i]);
  3188. adev->debugfs_regs[i] = NULL;
  3189. }
  3190. return PTR_ERR(ent);
  3191. }
  3192. if (!i)
  3193. i_size_write(ent->d_inode, adev->rmmio_size);
  3194. adev->debugfs_regs[i] = ent;
  3195. }
  3196. return 0;
  3197. }
  3198. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3199. {
  3200. unsigned i;
  3201. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3202. if (adev->debugfs_regs[i]) {
  3203. debugfs_remove(adev->debugfs_regs[i]);
  3204. adev->debugfs_regs[i] = NULL;
  3205. }
  3206. }
  3207. }
  3208. int amdgpu_debugfs_init(struct drm_minor *minor)
  3209. {
  3210. return 0;
  3211. }
  3212. #else
  3213. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3214. {
  3215. return 0;
  3216. }
  3217. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3218. #endif