dce_v8_0.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  182. {
  183. unsigned i;
  184. /* Enable pflip interrupts */
  185. for (i = 0; i < adev->mode_info.num_crtc; i++)
  186. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  187. }
  188. static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  189. {
  190. unsigned i;
  191. /* Disable pflip interrupts */
  192. for (i = 0; i < adev->mode_info.num_crtc; i++)
  193. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  194. }
  195. /**
  196. * dce_v8_0_page_flip - pageflip callback.
  197. *
  198. * @adev: amdgpu_device pointer
  199. * @crtc_id: crtc to cleanup pageflip on
  200. * @crtc_base: new address of the crtc (GPU MC address)
  201. *
  202. * Triggers the actual pageflip by updating the primary
  203. * surface base address.
  204. */
  205. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  206. int crtc_id, u64 crtc_base, bool async)
  207. {
  208. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  209. /* flip at hsync for async, default is vsync */
  210. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  211. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  212. /* update the primary scanout addresses */
  213. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  214. upper_32_bits(crtc_base));
  215. /* writing to the low address triggers the update */
  216. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  217. lower_32_bits(crtc_base));
  218. /* post the write */
  219. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  220. }
  221. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  222. u32 *vbl, u32 *position)
  223. {
  224. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  225. return -EINVAL;
  226. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  227. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  228. return 0;
  229. }
  230. /**
  231. * dce_v8_0_hpd_sense - hpd sense callback.
  232. *
  233. * @adev: amdgpu_device pointer
  234. * @hpd: hpd (hotplug detect) pin
  235. *
  236. * Checks if a digital monitor is connected (evergreen+).
  237. * Returns true if connected, false if not connected.
  238. */
  239. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  240. enum amdgpu_hpd_id hpd)
  241. {
  242. bool connected = false;
  243. switch (hpd) {
  244. case AMDGPU_HPD_1:
  245. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  246. connected = true;
  247. break;
  248. case AMDGPU_HPD_2:
  249. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  250. connected = true;
  251. break;
  252. case AMDGPU_HPD_3:
  253. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  254. connected = true;
  255. break;
  256. case AMDGPU_HPD_4:
  257. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  258. connected = true;
  259. break;
  260. case AMDGPU_HPD_5:
  261. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  262. connected = true;
  263. break;
  264. case AMDGPU_HPD_6:
  265. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  266. connected = true;
  267. break;
  268. default:
  269. break;
  270. }
  271. return connected;
  272. }
  273. /**
  274. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  275. *
  276. * @adev: amdgpu_device pointer
  277. * @hpd: hpd (hotplug detect) pin
  278. *
  279. * Set the polarity of the hpd pin (evergreen+).
  280. */
  281. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  282. enum amdgpu_hpd_id hpd)
  283. {
  284. u32 tmp;
  285. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  286. switch (hpd) {
  287. case AMDGPU_HPD_1:
  288. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  289. if (connected)
  290. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  291. else
  292. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  293. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  294. break;
  295. case AMDGPU_HPD_2:
  296. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  297. if (connected)
  298. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  299. else
  300. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  301. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  302. break;
  303. case AMDGPU_HPD_3:
  304. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  305. if (connected)
  306. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  307. else
  308. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  309. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  310. break;
  311. case AMDGPU_HPD_4:
  312. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  313. if (connected)
  314. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  315. else
  316. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  317. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  318. break;
  319. case AMDGPU_HPD_5:
  320. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  321. if (connected)
  322. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  323. else
  324. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  325. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  326. break;
  327. case AMDGPU_HPD_6:
  328. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  329. if (connected)
  330. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  331. else
  332. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  333. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  334. break;
  335. default:
  336. break;
  337. }
  338. }
  339. /**
  340. * dce_v8_0_hpd_init - hpd setup callback.
  341. *
  342. * @adev: amdgpu_device pointer
  343. *
  344. * Setup the hpd pins used by the card (evergreen+).
  345. * Enable the pin, set the polarity, and enable the hpd interrupts.
  346. */
  347. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  348. {
  349. struct drm_device *dev = adev->ddev;
  350. struct drm_connector *connector;
  351. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  352. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  353. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  354. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  355. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  356. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  357. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  358. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  359. * aux dp channel on imac and help (but not completely fix)
  360. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  361. * also avoid interrupt storms during dpms.
  362. */
  363. continue;
  364. }
  365. switch (amdgpu_connector->hpd.hpd) {
  366. case AMDGPU_HPD_1:
  367. WREG32(mmDC_HPD1_CONTROL, tmp);
  368. break;
  369. case AMDGPU_HPD_2:
  370. WREG32(mmDC_HPD2_CONTROL, tmp);
  371. break;
  372. case AMDGPU_HPD_3:
  373. WREG32(mmDC_HPD3_CONTROL, tmp);
  374. break;
  375. case AMDGPU_HPD_4:
  376. WREG32(mmDC_HPD4_CONTROL, tmp);
  377. break;
  378. case AMDGPU_HPD_5:
  379. WREG32(mmDC_HPD5_CONTROL, tmp);
  380. break;
  381. case AMDGPU_HPD_6:
  382. WREG32(mmDC_HPD6_CONTROL, tmp);
  383. break;
  384. default:
  385. break;
  386. }
  387. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  388. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  389. }
  390. }
  391. /**
  392. * dce_v8_0_hpd_fini - hpd tear down callback.
  393. *
  394. * @adev: amdgpu_device pointer
  395. *
  396. * Tear down the hpd pins used by the card (evergreen+).
  397. * Disable the hpd interrupts.
  398. */
  399. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  400. {
  401. struct drm_device *dev = adev->ddev;
  402. struct drm_connector *connector;
  403. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  404. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  405. switch (amdgpu_connector->hpd.hpd) {
  406. case AMDGPU_HPD_1:
  407. WREG32(mmDC_HPD1_CONTROL, 0);
  408. break;
  409. case AMDGPU_HPD_2:
  410. WREG32(mmDC_HPD2_CONTROL, 0);
  411. break;
  412. case AMDGPU_HPD_3:
  413. WREG32(mmDC_HPD3_CONTROL, 0);
  414. break;
  415. case AMDGPU_HPD_4:
  416. WREG32(mmDC_HPD4_CONTROL, 0);
  417. break;
  418. case AMDGPU_HPD_5:
  419. WREG32(mmDC_HPD5_CONTROL, 0);
  420. break;
  421. case AMDGPU_HPD_6:
  422. WREG32(mmDC_HPD6_CONTROL, 0);
  423. break;
  424. default:
  425. break;
  426. }
  427. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  428. }
  429. }
  430. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  431. {
  432. return mmDC_GPIO_HPD_A;
  433. }
  434. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  435. {
  436. u32 crtc_hung = 0;
  437. u32 crtc_status[6];
  438. u32 i, j, tmp;
  439. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  440. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  441. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  442. crtc_hung |= (1 << i);
  443. }
  444. }
  445. for (j = 0; j < 10; j++) {
  446. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  447. if (crtc_hung & (1 << i)) {
  448. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  449. if (tmp != crtc_status[i])
  450. crtc_hung &= ~(1 << i);
  451. }
  452. }
  453. if (crtc_hung == 0)
  454. return false;
  455. udelay(100);
  456. }
  457. return true;
  458. }
  459. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  460. struct amdgpu_mode_mc_save *save)
  461. {
  462. u32 crtc_enabled, tmp;
  463. int i;
  464. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  465. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  466. /* disable VGA render */
  467. tmp = RREG32(mmVGA_RENDER_CONTROL);
  468. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  469. WREG32(mmVGA_RENDER_CONTROL, tmp);
  470. /* blank the display controllers */
  471. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  472. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  473. CRTC_CONTROL, CRTC_MASTER_EN);
  474. if (crtc_enabled) {
  475. #if 0
  476. u32 frame_count;
  477. int j;
  478. save->crtc_enabled[i] = true;
  479. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  480. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  481. amdgpu_display_vblank_wait(adev, i);
  482. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  483. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  484. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  485. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  486. }
  487. /* wait for the next frame */
  488. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  489. for (j = 0; j < adev->usec_timeout; j++) {
  490. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  491. break;
  492. udelay(1);
  493. }
  494. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  495. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  496. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  497. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  498. }
  499. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  500. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  501. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  502. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  503. }
  504. #else
  505. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  506. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  507. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  508. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  509. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  510. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  511. save->crtc_enabled[i] = false;
  512. /* ***** */
  513. #endif
  514. } else {
  515. save->crtc_enabled[i] = false;
  516. }
  517. }
  518. }
  519. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  520. struct amdgpu_mode_mc_save *save)
  521. {
  522. u32 tmp, frame_count;
  523. int i, j;
  524. /* update crtc base addresses */
  525. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  526. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  527. upper_32_bits(adev->mc.vram_start));
  528. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  529. upper_32_bits(adev->mc.vram_start));
  530. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  531. (u32)adev->mc.vram_start);
  532. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  533. (u32)adev->mc.vram_start);
  534. if (save->crtc_enabled[i]) {
  535. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  536. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  537. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  538. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  539. }
  540. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  541. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  542. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  543. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  544. }
  545. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  546. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  547. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  548. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  549. }
  550. for (j = 0; j < adev->usec_timeout; j++) {
  551. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  552. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  553. break;
  554. udelay(1);
  555. }
  556. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  557. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  558. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  559. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  560. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  561. /* wait for the next frame */
  562. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  563. for (j = 0; j < adev->usec_timeout; j++) {
  564. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  565. break;
  566. udelay(1);
  567. }
  568. }
  569. }
  570. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  571. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  572. /* Unlock vga access */
  573. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  574. mdelay(1);
  575. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  576. }
  577. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  578. bool render)
  579. {
  580. u32 tmp;
  581. /* Lockout access through VGA aperture*/
  582. tmp = RREG32(mmVGA_HDP_CONTROL);
  583. if (render)
  584. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  585. else
  586. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  587. WREG32(mmVGA_HDP_CONTROL, tmp);
  588. /* disable VGA render */
  589. tmp = RREG32(mmVGA_RENDER_CONTROL);
  590. if (render)
  591. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  592. else
  593. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  594. WREG32(mmVGA_RENDER_CONTROL, tmp);
  595. }
  596. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  597. {
  598. struct drm_device *dev = encoder->dev;
  599. struct amdgpu_device *adev = dev->dev_private;
  600. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  601. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  602. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  603. int bpc = 0;
  604. u32 tmp = 0;
  605. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  606. if (connector) {
  607. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  608. bpc = amdgpu_connector_get_monitor_bpc(connector);
  609. dither = amdgpu_connector->dither;
  610. }
  611. /* LVDS/eDP FMT is set up by atom */
  612. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  613. return;
  614. /* not needed for analog */
  615. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  616. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  617. return;
  618. if (bpc == 0)
  619. return;
  620. switch (bpc) {
  621. case 6:
  622. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  623. /* XXX sort out optimal dither settings */
  624. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  625. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  626. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  627. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  628. else
  629. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  630. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  631. break;
  632. case 8:
  633. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  634. /* XXX sort out optimal dither settings */
  635. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  636. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  637. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  638. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  639. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  640. else
  641. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  642. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  643. break;
  644. case 10:
  645. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  646. /* XXX sort out optimal dither settings */
  647. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  648. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  649. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  650. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  651. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  652. else
  653. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  654. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  655. break;
  656. default:
  657. /* not needed */
  658. break;
  659. }
  660. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  661. }
  662. /* display watermark setup */
  663. /**
  664. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  665. *
  666. * @adev: amdgpu_device pointer
  667. * @amdgpu_crtc: the selected display controller
  668. * @mode: the current display mode on the selected display
  669. * controller
  670. *
  671. * Setup up the line buffer allocation for
  672. * the selected display controller (CIK).
  673. * Returns the line buffer size in pixels.
  674. */
  675. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  676. struct amdgpu_crtc *amdgpu_crtc,
  677. struct drm_display_mode *mode)
  678. {
  679. u32 tmp, buffer_alloc, i;
  680. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  681. /*
  682. * Line Buffer Setup
  683. * There are 6 line buffers, one for each display controllers.
  684. * There are 3 partitions per LB. Select the number of partitions
  685. * to enable based on the display width. For display widths larger
  686. * than 4096, you need use to use 2 display controllers and combine
  687. * them using the stereo blender.
  688. */
  689. if (amdgpu_crtc->base.enabled && mode) {
  690. if (mode->crtc_hdisplay < 1920) {
  691. tmp = 1;
  692. buffer_alloc = 2;
  693. } else if (mode->crtc_hdisplay < 2560) {
  694. tmp = 2;
  695. buffer_alloc = 2;
  696. } else if (mode->crtc_hdisplay < 4096) {
  697. tmp = 0;
  698. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  699. } else {
  700. DRM_DEBUG_KMS("Mode too big for LB!\n");
  701. tmp = 0;
  702. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  703. }
  704. } else {
  705. tmp = 1;
  706. buffer_alloc = 0;
  707. }
  708. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  709. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  710. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  711. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  712. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  713. for (i = 0; i < adev->usec_timeout; i++) {
  714. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  715. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  716. break;
  717. udelay(1);
  718. }
  719. if (amdgpu_crtc->base.enabled && mode) {
  720. switch (tmp) {
  721. case 0:
  722. default:
  723. return 4096 * 2;
  724. case 1:
  725. return 1920 * 2;
  726. case 2:
  727. return 2560 * 2;
  728. }
  729. }
  730. /* controller not enabled, so no lb used */
  731. return 0;
  732. }
  733. /**
  734. * cik_get_number_of_dram_channels - get the number of dram channels
  735. *
  736. * @adev: amdgpu_device pointer
  737. *
  738. * Look up the number of video ram channels (CIK).
  739. * Used for display watermark bandwidth calculations
  740. * Returns the number of dram channels
  741. */
  742. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  743. {
  744. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  745. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  746. case 0:
  747. default:
  748. return 1;
  749. case 1:
  750. return 2;
  751. case 2:
  752. return 4;
  753. case 3:
  754. return 8;
  755. case 4:
  756. return 3;
  757. case 5:
  758. return 6;
  759. case 6:
  760. return 10;
  761. case 7:
  762. return 12;
  763. case 8:
  764. return 16;
  765. }
  766. }
  767. struct dce8_wm_params {
  768. u32 dram_channels; /* number of dram channels */
  769. u32 yclk; /* bandwidth per dram data pin in kHz */
  770. u32 sclk; /* engine clock in kHz */
  771. u32 disp_clk; /* display clock in kHz */
  772. u32 src_width; /* viewport width */
  773. u32 active_time; /* active display time in ns */
  774. u32 blank_time; /* blank time in ns */
  775. bool interlaced; /* mode is interlaced */
  776. fixed20_12 vsc; /* vertical scale ratio */
  777. u32 num_heads; /* number of active crtcs */
  778. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  779. u32 lb_size; /* line buffer allocated to pipe */
  780. u32 vtaps; /* vertical scaler taps */
  781. };
  782. /**
  783. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  784. *
  785. * @wm: watermark calculation data
  786. *
  787. * Calculate the raw dram bandwidth (CIK).
  788. * Used for display watermark bandwidth calculations
  789. * Returns the dram bandwidth in MBytes/s
  790. */
  791. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  792. {
  793. /* Calculate raw DRAM Bandwidth */
  794. fixed20_12 dram_efficiency; /* 0.7 */
  795. fixed20_12 yclk, dram_channels, bandwidth;
  796. fixed20_12 a;
  797. a.full = dfixed_const(1000);
  798. yclk.full = dfixed_const(wm->yclk);
  799. yclk.full = dfixed_div(yclk, a);
  800. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  801. a.full = dfixed_const(10);
  802. dram_efficiency.full = dfixed_const(7);
  803. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  804. bandwidth.full = dfixed_mul(dram_channels, yclk);
  805. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  806. return dfixed_trunc(bandwidth);
  807. }
  808. /**
  809. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  810. *
  811. * @wm: watermark calculation data
  812. *
  813. * Calculate the dram bandwidth used for display (CIK).
  814. * Used for display watermark bandwidth calculations
  815. * Returns the dram bandwidth for display in MBytes/s
  816. */
  817. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  818. {
  819. /* Calculate DRAM Bandwidth and the part allocated to display. */
  820. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  821. fixed20_12 yclk, dram_channels, bandwidth;
  822. fixed20_12 a;
  823. a.full = dfixed_const(1000);
  824. yclk.full = dfixed_const(wm->yclk);
  825. yclk.full = dfixed_div(yclk, a);
  826. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  827. a.full = dfixed_const(10);
  828. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  829. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  830. bandwidth.full = dfixed_mul(dram_channels, yclk);
  831. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  832. return dfixed_trunc(bandwidth);
  833. }
  834. /**
  835. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  836. *
  837. * @wm: watermark calculation data
  838. *
  839. * Calculate the data return bandwidth used for display (CIK).
  840. * Used for display watermark bandwidth calculations
  841. * Returns the data return bandwidth in MBytes/s
  842. */
  843. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  844. {
  845. /* Calculate the display Data return Bandwidth */
  846. fixed20_12 return_efficiency; /* 0.8 */
  847. fixed20_12 sclk, bandwidth;
  848. fixed20_12 a;
  849. a.full = dfixed_const(1000);
  850. sclk.full = dfixed_const(wm->sclk);
  851. sclk.full = dfixed_div(sclk, a);
  852. a.full = dfixed_const(10);
  853. return_efficiency.full = dfixed_const(8);
  854. return_efficiency.full = dfixed_div(return_efficiency, a);
  855. a.full = dfixed_const(32);
  856. bandwidth.full = dfixed_mul(a, sclk);
  857. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  858. return dfixed_trunc(bandwidth);
  859. }
  860. /**
  861. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  862. *
  863. * @wm: watermark calculation data
  864. *
  865. * Calculate the dmif bandwidth used for display (CIK).
  866. * Used for display watermark bandwidth calculations
  867. * Returns the dmif bandwidth in MBytes/s
  868. */
  869. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  870. {
  871. /* Calculate the DMIF Request Bandwidth */
  872. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  873. fixed20_12 disp_clk, bandwidth;
  874. fixed20_12 a, b;
  875. a.full = dfixed_const(1000);
  876. disp_clk.full = dfixed_const(wm->disp_clk);
  877. disp_clk.full = dfixed_div(disp_clk, a);
  878. a.full = dfixed_const(32);
  879. b.full = dfixed_mul(a, disp_clk);
  880. a.full = dfixed_const(10);
  881. disp_clk_request_efficiency.full = dfixed_const(8);
  882. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  883. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  884. return dfixed_trunc(bandwidth);
  885. }
  886. /**
  887. * dce_v8_0_available_bandwidth - get the min available bandwidth
  888. *
  889. * @wm: watermark calculation data
  890. *
  891. * Calculate the min available bandwidth used for display (CIK).
  892. * Used for display watermark bandwidth calculations
  893. * Returns the min available bandwidth in MBytes/s
  894. */
  895. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  896. {
  897. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  898. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  899. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  900. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  901. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  902. }
  903. /**
  904. * dce_v8_0_average_bandwidth - get the average available bandwidth
  905. *
  906. * @wm: watermark calculation data
  907. *
  908. * Calculate the average available bandwidth used for display (CIK).
  909. * Used for display watermark bandwidth calculations
  910. * Returns the average available bandwidth in MBytes/s
  911. */
  912. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  913. {
  914. /* Calculate the display mode Average Bandwidth
  915. * DisplayMode should contain the source and destination dimensions,
  916. * timing, etc.
  917. */
  918. fixed20_12 bpp;
  919. fixed20_12 line_time;
  920. fixed20_12 src_width;
  921. fixed20_12 bandwidth;
  922. fixed20_12 a;
  923. a.full = dfixed_const(1000);
  924. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  925. line_time.full = dfixed_div(line_time, a);
  926. bpp.full = dfixed_const(wm->bytes_per_pixel);
  927. src_width.full = dfixed_const(wm->src_width);
  928. bandwidth.full = dfixed_mul(src_width, bpp);
  929. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  930. bandwidth.full = dfixed_div(bandwidth, line_time);
  931. return dfixed_trunc(bandwidth);
  932. }
  933. /**
  934. * dce_v8_0_latency_watermark - get the latency watermark
  935. *
  936. * @wm: watermark calculation data
  937. *
  938. * Calculate the latency watermark (CIK).
  939. * Used for display watermark bandwidth calculations
  940. * Returns the latency watermark in ns
  941. */
  942. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  943. {
  944. /* First calculate the latency in ns */
  945. u32 mc_latency = 2000; /* 2000 ns. */
  946. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  947. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  948. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  949. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  950. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  951. (wm->num_heads * cursor_line_pair_return_time);
  952. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  953. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  954. u32 tmp, dmif_size = 12288;
  955. fixed20_12 a, b, c;
  956. if (wm->num_heads == 0)
  957. return 0;
  958. a.full = dfixed_const(2);
  959. b.full = dfixed_const(1);
  960. if ((wm->vsc.full > a.full) ||
  961. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  962. (wm->vtaps >= 5) ||
  963. ((wm->vsc.full >= a.full) && wm->interlaced))
  964. max_src_lines_per_dst_line = 4;
  965. else
  966. max_src_lines_per_dst_line = 2;
  967. a.full = dfixed_const(available_bandwidth);
  968. b.full = dfixed_const(wm->num_heads);
  969. a.full = dfixed_div(a, b);
  970. b.full = dfixed_const(mc_latency + 512);
  971. c.full = dfixed_const(wm->disp_clk);
  972. b.full = dfixed_div(b, c);
  973. c.full = dfixed_const(dmif_size);
  974. b.full = dfixed_div(c, b);
  975. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  976. b.full = dfixed_const(1000);
  977. c.full = dfixed_const(wm->disp_clk);
  978. b.full = dfixed_div(c, b);
  979. c.full = dfixed_const(wm->bytes_per_pixel);
  980. b.full = dfixed_mul(b, c);
  981. lb_fill_bw = min(tmp, dfixed_trunc(b));
  982. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  983. b.full = dfixed_const(1000);
  984. c.full = dfixed_const(lb_fill_bw);
  985. b.full = dfixed_div(c, b);
  986. a.full = dfixed_div(a, b);
  987. line_fill_time = dfixed_trunc(a);
  988. if (line_fill_time < wm->active_time)
  989. return latency;
  990. else
  991. return latency + (line_fill_time - wm->active_time);
  992. }
  993. /**
  994. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  995. * average and available dram bandwidth
  996. *
  997. * @wm: watermark calculation data
  998. *
  999. * Check if the display average bandwidth fits in the display
  1000. * dram bandwidth (CIK).
  1001. * Used for display watermark bandwidth calculations
  1002. * Returns true if the display fits, false if not.
  1003. */
  1004. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  1005. {
  1006. if (dce_v8_0_average_bandwidth(wm) <=
  1007. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1008. return true;
  1009. else
  1010. return false;
  1011. }
  1012. /**
  1013. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1014. * average and available bandwidth
  1015. *
  1016. * @wm: watermark calculation data
  1017. *
  1018. * Check if the display average bandwidth fits in the display
  1019. * available bandwidth (CIK).
  1020. * Used for display watermark bandwidth calculations
  1021. * Returns true if the display fits, false if not.
  1022. */
  1023. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1024. {
  1025. if (dce_v8_0_average_bandwidth(wm) <=
  1026. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1027. return true;
  1028. else
  1029. return false;
  1030. }
  1031. /**
  1032. * dce_v8_0_check_latency_hiding - check latency hiding
  1033. *
  1034. * @wm: watermark calculation data
  1035. *
  1036. * Check latency hiding (CIK).
  1037. * Used for display watermark bandwidth calculations
  1038. * Returns true if the display fits, false if not.
  1039. */
  1040. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1041. {
  1042. u32 lb_partitions = wm->lb_size / wm->src_width;
  1043. u32 line_time = wm->active_time + wm->blank_time;
  1044. u32 latency_tolerant_lines;
  1045. u32 latency_hiding;
  1046. fixed20_12 a;
  1047. a.full = dfixed_const(1);
  1048. if (wm->vsc.full > a.full)
  1049. latency_tolerant_lines = 1;
  1050. else {
  1051. if (lb_partitions <= (wm->vtaps + 1))
  1052. latency_tolerant_lines = 1;
  1053. else
  1054. latency_tolerant_lines = 2;
  1055. }
  1056. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1057. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1058. return true;
  1059. else
  1060. return false;
  1061. }
  1062. /**
  1063. * dce_v8_0_program_watermarks - program display watermarks
  1064. *
  1065. * @adev: amdgpu_device pointer
  1066. * @amdgpu_crtc: the selected display controller
  1067. * @lb_size: line buffer size
  1068. * @num_heads: number of display controllers in use
  1069. *
  1070. * Calculate and program the display watermarks for the
  1071. * selected display controller (CIK).
  1072. */
  1073. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1074. struct amdgpu_crtc *amdgpu_crtc,
  1075. u32 lb_size, u32 num_heads)
  1076. {
  1077. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1078. struct dce8_wm_params wm_low, wm_high;
  1079. u32 pixel_period;
  1080. u32 line_time = 0;
  1081. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1082. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1083. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1084. pixel_period = 1000000 / (u32)mode->clock;
  1085. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1086. /* watermark for high clocks */
  1087. if (adev->pm.dpm_enabled) {
  1088. wm_high.yclk =
  1089. amdgpu_dpm_get_mclk(adev, false) * 10;
  1090. wm_high.sclk =
  1091. amdgpu_dpm_get_sclk(adev, false) * 10;
  1092. } else {
  1093. wm_high.yclk = adev->pm.current_mclk * 10;
  1094. wm_high.sclk = adev->pm.current_sclk * 10;
  1095. }
  1096. wm_high.disp_clk = mode->clock;
  1097. wm_high.src_width = mode->crtc_hdisplay;
  1098. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1099. wm_high.blank_time = line_time - wm_high.active_time;
  1100. wm_high.interlaced = false;
  1101. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1102. wm_high.interlaced = true;
  1103. wm_high.vsc = amdgpu_crtc->vsc;
  1104. wm_high.vtaps = 1;
  1105. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1106. wm_high.vtaps = 2;
  1107. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1108. wm_high.lb_size = lb_size;
  1109. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1110. wm_high.num_heads = num_heads;
  1111. /* set for high clocks */
  1112. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1113. /* possibly force display priority to high */
  1114. /* should really do this at mode validation time... */
  1115. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1116. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1117. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1118. (adev->mode_info.disp_priority == 2)) {
  1119. DRM_DEBUG_KMS("force priority to high\n");
  1120. }
  1121. /* watermark for low clocks */
  1122. if (adev->pm.dpm_enabled) {
  1123. wm_low.yclk =
  1124. amdgpu_dpm_get_mclk(adev, true) * 10;
  1125. wm_low.sclk =
  1126. amdgpu_dpm_get_sclk(adev, true) * 10;
  1127. } else {
  1128. wm_low.yclk = adev->pm.current_mclk * 10;
  1129. wm_low.sclk = adev->pm.current_sclk * 10;
  1130. }
  1131. wm_low.disp_clk = mode->clock;
  1132. wm_low.src_width = mode->crtc_hdisplay;
  1133. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1134. wm_low.blank_time = line_time - wm_low.active_time;
  1135. wm_low.interlaced = false;
  1136. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1137. wm_low.interlaced = true;
  1138. wm_low.vsc = amdgpu_crtc->vsc;
  1139. wm_low.vtaps = 1;
  1140. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1141. wm_low.vtaps = 2;
  1142. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1143. wm_low.lb_size = lb_size;
  1144. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1145. wm_low.num_heads = num_heads;
  1146. /* set for low clocks */
  1147. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1148. /* possibly force display priority to high */
  1149. /* should really do this at mode validation time... */
  1150. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1151. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1152. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1153. (adev->mode_info.disp_priority == 2)) {
  1154. DRM_DEBUG_KMS("force priority to high\n");
  1155. }
  1156. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1157. }
  1158. /* select wm A */
  1159. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1160. tmp = wm_mask;
  1161. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1162. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1163. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1164. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1165. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1166. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1167. /* select wm B */
  1168. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1169. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1170. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1171. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1172. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1173. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1174. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1175. /* restore original selection */
  1176. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1177. /* save values for DPM */
  1178. amdgpu_crtc->line_time = line_time;
  1179. amdgpu_crtc->wm_high = latency_watermark_a;
  1180. amdgpu_crtc->wm_low = latency_watermark_b;
  1181. /* Save number of lines the linebuffer leads before the scanout */
  1182. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1183. }
  1184. /**
  1185. * dce_v8_0_bandwidth_update - program display watermarks
  1186. *
  1187. * @adev: amdgpu_device pointer
  1188. *
  1189. * Calculate and program the display watermarks and line
  1190. * buffer allocation (CIK).
  1191. */
  1192. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1193. {
  1194. struct drm_display_mode *mode = NULL;
  1195. u32 num_heads = 0, lb_size;
  1196. int i;
  1197. amdgpu_update_display_priority(adev);
  1198. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1199. if (adev->mode_info.crtcs[i]->base.enabled)
  1200. num_heads++;
  1201. }
  1202. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1203. mode = &adev->mode_info.crtcs[i]->base.mode;
  1204. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1205. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1206. lb_size, num_heads);
  1207. }
  1208. }
  1209. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1210. {
  1211. int i;
  1212. u32 offset, tmp;
  1213. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1214. offset = adev->mode_info.audio.pin[i].offset;
  1215. tmp = RREG32_AUDIO_ENDPT(offset,
  1216. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1217. if (((tmp &
  1218. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1219. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1220. adev->mode_info.audio.pin[i].connected = false;
  1221. else
  1222. adev->mode_info.audio.pin[i].connected = true;
  1223. }
  1224. }
  1225. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1226. {
  1227. int i;
  1228. dce_v8_0_audio_get_connected_pins(adev);
  1229. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1230. if (adev->mode_info.audio.pin[i].connected)
  1231. return &adev->mode_info.audio.pin[i];
  1232. }
  1233. DRM_ERROR("No connected audio pins found!\n");
  1234. return NULL;
  1235. }
  1236. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1237. {
  1238. struct amdgpu_device *adev = encoder->dev->dev_private;
  1239. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1240. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1241. u32 offset;
  1242. if (!dig || !dig->afmt || !dig->afmt->pin)
  1243. return;
  1244. offset = dig->afmt->offset;
  1245. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1246. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1247. }
  1248. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1249. struct drm_display_mode *mode)
  1250. {
  1251. struct amdgpu_device *adev = encoder->dev->dev_private;
  1252. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1253. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1254. struct drm_connector *connector;
  1255. struct amdgpu_connector *amdgpu_connector = NULL;
  1256. u32 tmp = 0, offset;
  1257. if (!dig || !dig->afmt || !dig->afmt->pin)
  1258. return;
  1259. offset = dig->afmt->pin->offset;
  1260. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1261. if (connector->encoder == encoder) {
  1262. amdgpu_connector = to_amdgpu_connector(connector);
  1263. break;
  1264. }
  1265. }
  1266. if (!amdgpu_connector) {
  1267. DRM_ERROR("Couldn't find encoder's connector\n");
  1268. return;
  1269. }
  1270. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1271. if (connector->latency_present[1])
  1272. tmp =
  1273. (connector->video_latency[1] <<
  1274. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1275. (connector->audio_latency[1] <<
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1277. else
  1278. tmp =
  1279. (0 <<
  1280. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1281. (0 <<
  1282. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1283. } else {
  1284. if (connector->latency_present[0])
  1285. tmp =
  1286. (connector->video_latency[0] <<
  1287. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1288. (connector->audio_latency[0] <<
  1289. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1290. else
  1291. tmp =
  1292. (0 <<
  1293. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1294. (0 <<
  1295. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1296. }
  1297. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1298. }
  1299. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1300. {
  1301. struct amdgpu_device *adev = encoder->dev->dev_private;
  1302. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1303. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1304. struct drm_connector *connector;
  1305. struct amdgpu_connector *amdgpu_connector = NULL;
  1306. u32 offset, tmp;
  1307. u8 *sadb = NULL;
  1308. int sad_count;
  1309. if (!dig || !dig->afmt || !dig->afmt->pin)
  1310. return;
  1311. offset = dig->afmt->pin->offset;
  1312. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1313. if (connector->encoder == encoder) {
  1314. amdgpu_connector = to_amdgpu_connector(connector);
  1315. break;
  1316. }
  1317. }
  1318. if (!amdgpu_connector) {
  1319. DRM_ERROR("Couldn't find encoder's connector\n");
  1320. return;
  1321. }
  1322. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1323. if (sad_count < 0) {
  1324. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1325. sad_count = 0;
  1326. }
  1327. /* program the speaker allocation */
  1328. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1329. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1330. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1331. /* set HDMI mode */
  1332. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1333. if (sad_count)
  1334. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1335. else
  1336. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1337. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1338. kfree(sadb);
  1339. }
  1340. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1341. {
  1342. struct amdgpu_device *adev = encoder->dev->dev_private;
  1343. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1344. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1345. u32 offset;
  1346. struct drm_connector *connector;
  1347. struct amdgpu_connector *amdgpu_connector = NULL;
  1348. struct cea_sad *sads;
  1349. int i, sad_count;
  1350. static const u16 eld_reg_to_type[][2] = {
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1352. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1353. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1354. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1355. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1356. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1357. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1358. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1359. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1360. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1361. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1362. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1363. };
  1364. if (!dig || !dig->afmt || !dig->afmt->pin)
  1365. return;
  1366. offset = dig->afmt->pin->offset;
  1367. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1368. if (connector->encoder == encoder) {
  1369. amdgpu_connector = to_amdgpu_connector(connector);
  1370. break;
  1371. }
  1372. }
  1373. if (!amdgpu_connector) {
  1374. DRM_ERROR("Couldn't find encoder's connector\n");
  1375. return;
  1376. }
  1377. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1378. if (sad_count <= 0) {
  1379. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1380. return;
  1381. }
  1382. BUG_ON(!sads);
  1383. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1384. u32 value = 0;
  1385. u8 stereo_freqs = 0;
  1386. int max_channels = -1;
  1387. int j;
  1388. for (j = 0; j < sad_count; j++) {
  1389. struct cea_sad *sad = &sads[j];
  1390. if (sad->format == eld_reg_to_type[i][1]) {
  1391. if (sad->channels > max_channels) {
  1392. value = (sad->channels <<
  1393. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1394. (sad->byte2 <<
  1395. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1396. (sad->freq <<
  1397. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1398. max_channels = sad->channels;
  1399. }
  1400. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1401. stereo_freqs |= sad->freq;
  1402. else
  1403. break;
  1404. }
  1405. }
  1406. value |= (stereo_freqs <<
  1407. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1408. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1409. }
  1410. kfree(sads);
  1411. }
  1412. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1413. struct amdgpu_audio_pin *pin,
  1414. bool enable)
  1415. {
  1416. if (!pin)
  1417. return;
  1418. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1419. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1420. }
  1421. static const u32 pin_offsets[7] =
  1422. {
  1423. (0x1780 - 0x1780),
  1424. (0x1786 - 0x1780),
  1425. (0x178c - 0x1780),
  1426. (0x1792 - 0x1780),
  1427. (0x1798 - 0x1780),
  1428. (0x179d - 0x1780),
  1429. (0x17a4 - 0x1780),
  1430. };
  1431. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1432. {
  1433. int i;
  1434. if (!amdgpu_audio)
  1435. return 0;
  1436. adev->mode_info.audio.enabled = true;
  1437. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1438. adev->mode_info.audio.num_pins = 7;
  1439. else if ((adev->asic_type == CHIP_KABINI) ||
  1440. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1441. adev->mode_info.audio.num_pins = 3;
  1442. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1443. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1444. adev->mode_info.audio.num_pins = 7;
  1445. else
  1446. adev->mode_info.audio.num_pins = 3;
  1447. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1448. adev->mode_info.audio.pin[i].channels = -1;
  1449. adev->mode_info.audio.pin[i].rate = -1;
  1450. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1451. adev->mode_info.audio.pin[i].status_bits = 0;
  1452. adev->mode_info.audio.pin[i].category_code = 0;
  1453. adev->mode_info.audio.pin[i].connected = false;
  1454. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1455. adev->mode_info.audio.pin[i].id = i;
  1456. /* disable audio. it will be set up later */
  1457. /* XXX remove once we switch to ip funcs */
  1458. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1459. }
  1460. return 0;
  1461. }
  1462. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1463. {
  1464. int i;
  1465. if (!amdgpu_audio)
  1466. return;
  1467. if (!adev->mode_info.audio.enabled)
  1468. return;
  1469. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1470. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1471. adev->mode_info.audio.enabled = false;
  1472. }
  1473. /*
  1474. * update the N and CTS parameters for a given pixel clock rate
  1475. */
  1476. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1477. {
  1478. struct drm_device *dev = encoder->dev;
  1479. struct amdgpu_device *adev = dev->dev_private;
  1480. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1481. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1482. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1483. uint32_t offset = dig->afmt->offset;
  1484. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1485. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1486. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1487. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1488. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1489. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1490. }
  1491. /*
  1492. * build a HDMI Video Info Frame
  1493. */
  1494. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1495. void *buffer, size_t size)
  1496. {
  1497. struct drm_device *dev = encoder->dev;
  1498. struct amdgpu_device *adev = dev->dev_private;
  1499. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1500. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1501. uint32_t offset = dig->afmt->offset;
  1502. uint8_t *frame = buffer + 3;
  1503. uint8_t *header = buffer;
  1504. WREG32(mmAFMT_AVI_INFO0 + offset,
  1505. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1506. WREG32(mmAFMT_AVI_INFO1 + offset,
  1507. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1508. WREG32(mmAFMT_AVI_INFO2 + offset,
  1509. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1510. WREG32(mmAFMT_AVI_INFO3 + offset,
  1511. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1512. }
  1513. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1514. {
  1515. struct drm_device *dev = encoder->dev;
  1516. struct amdgpu_device *adev = dev->dev_private;
  1517. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1518. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1519. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1520. u32 dto_phase = 24 * 1000;
  1521. u32 dto_modulo = clock;
  1522. if (!dig || !dig->afmt)
  1523. return;
  1524. /* XXX two dtos; generally use dto0 for hdmi */
  1525. /* Express [24MHz / target pixel clock] as an exact rational
  1526. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1527. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1528. */
  1529. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1530. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1531. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1532. }
  1533. /*
  1534. * update the info frames with the data from the current display mode
  1535. */
  1536. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1537. struct drm_display_mode *mode)
  1538. {
  1539. struct drm_device *dev = encoder->dev;
  1540. struct amdgpu_device *adev = dev->dev_private;
  1541. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1542. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1543. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1544. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1545. struct hdmi_avi_infoframe frame;
  1546. uint32_t offset, val;
  1547. ssize_t err;
  1548. int bpc = 8;
  1549. if (!dig || !dig->afmt)
  1550. return;
  1551. /* Silent, r600_hdmi_enable will raise WARN for us */
  1552. if (!dig->afmt->enabled)
  1553. return;
  1554. offset = dig->afmt->offset;
  1555. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1556. if (encoder->crtc) {
  1557. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1558. bpc = amdgpu_crtc->bpc;
  1559. }
  1560. /* disable audio prior to setting up hw */
  1561. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1562. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1563. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1564. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1565. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1566. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1567. val = RREG32(mmHDMI_CONTROL + offset);
  1568. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1569. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1570. switch (bpc) {
  1571. case 0:
  1572. case 6:
  1573. case 8:
  1574. case 16:
  1575. default:
  1576. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1577. connector->name, bpc);
  1578. break;
  1579. case 10:
  1580. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1581. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1582. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1583. connector->name);
  1584. break;
  1585. case 12:
  1586. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1587. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1588. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1589. connector->name);
  1590. break;
  1591. }
  1592. WREG32(mmHDMI_CONTROL + offset, val);
  1593. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1594. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1595. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1596. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1597. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1598. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1599. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1600. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1601. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1602. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1603. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1604. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1605. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1606. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1607. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1608. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1609. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1610. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1611. if (bpc > 8)
  1612. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1613. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1614. else
  1615. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1616. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1617. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1618. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1619. WREG32(mmAFMT_60958_0 + offset,
  1620. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1621. WREG32(mmAFMT_60958_1 + offset,
  1622. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1623. WREG32(mmAFMT_60958_2 + offset,
  1624. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1625. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1626. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1627. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1628. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1629. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1630. dce_v8_0_audio_write_speaker_allocation(encoder);
  1631. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1632. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1633. dce_v8_0_afmt_audio_select_pin(encoder);
  1634. dce_v8_0_audio_write_sad_regs(encoder);
  1635. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1636. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1637. if (err < 0) {
  1638. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1639. return;
  1640. }
  1641. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1642. if (err < 0) {
  1643. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1644. return;
  1645. }
  1646. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1647. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1648. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1649. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1650. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1651. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1652. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1653. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1654. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1655. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1656. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1657. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1658. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1659. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1660. /* enable audio after to setting up hw */
  1661. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1662. }
  1663. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1664. {
  1665. struct drm_device *dev = encoder->dev;
  1666. struct amdgpu_device *adev = dev->dev_private;
  1667. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1668. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1669. if (!dig || !dig->afmt)
  1670. return;
  1671. /* Silent, r600_hdmi_enable will raise WARN for us */
  1672. if (enable && dig->afmt->enabled)
  1673. return;
  1674. if (!enable && !dig->afmt->enabled)
  1675. return;
  1676. if (!enable && dig->afmt->pin) {
  1677. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1678. dig->afmt->pin = NULL;
  1679. }
  1680. dig->afmt->enabled = enable;
  1681. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1682. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1683. }
  1684. static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1685. {
  1686. int i;
  1687. for (i = 0; i < adev->mode_info.num_dig; i++)
  1688. adev->mode_info.afmt[i] = NULL;
  1689. /* DCE8 has audio blocks tied to DIG encoders */
  1690. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1691. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1692. if (adev->mode_info.afmt[i]) {
  1693. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1694. adev->mode_info.afmt[i]->id = i;
  1695. } else {
  1696. int j;
  1697. for (j = 0; j < i; j++) {
  1698. kfree(adev->mode_info.afmt[j]);
  1699. adev->mode_info.afmt[j] = NULL;
  1700. }
  1701. return -ENOMEM;
  1702. }
  1703. }
  1704. return 0;
  1705. }
  1706. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1707. {
  1708. int i;
  1709. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1710. kfree(adev->mode_info.afmt[i]);
  1711. adev->mode_info.afmt[i] = NULL;
  1712. }
  1713. }
  1714. static const u32 vga_control_regs[6] =
  1715. {
  1716. mmD1VGA_CONTROL,
  1717. mmD2VGA_CONTROL,
  1718. mmD3VGA_CONTROL,
  1719. mmD4VGA_CONTROL,
  1720. mmD5VGA_CONTROL,
  1721. mmD6VGA_CONTROL,
  1722. };
  1723. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1724. {
  1725. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1726. struct drm_device *dev = crtc->dev;
  1727. struct amdgpu_device *adev = dev->dev_private;
  1728. u32 vga_control;
  1729. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1730. if (enable)
  1731. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1732. else
  1733. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1734. }
  1735. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1736. {
  1737. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1738. struct drm_device *dev = crtc->dev;
  1739. struct amdgpu_device *adev = dev->dev_private;
  1740. if (enable)
  1741. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1742. else
  1743. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1744. }
  1745. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1746. struct drm_framebuffer *fb,
  1747. int x, int y, int atomic)
  1748. {
  1749. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1750. struct drm_device *dev = crtc->dev;
  1751. struct amdgpu_device *adev = dev->dev_private;
  1752. struct amdgpu_framebuffer *amdgpu_fb;
  1753. struct drm_framebuffer *target_fb;
  1754. struct drm_gem_object *obj;
  1755. struct amdgpu_bo *rbo;
  1756. uint64_t fb_location, tiling_flags;
  1757. uint32_t fb_format, fb_pitch_pixels;
  1758. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1759. u32 pipe_config;
  1760. u32 viewport_w, viewport_h;
  1761. int r;
  1762. bool bypass_lut = false;
  1763. /* no fb bound */
  1764. if (!atomic && !crtc->primary->fb) {
  1765. DRM_DEBUG_KMS("No FB bound\n");
  1766. return 0;
  1767. }
  1768. if (atomic) {
  1769. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1770. target_fb = fb;
  1771. } else {
  1772. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1773. target_fb = crtc->primary->fb;
  1774. }
  1775. /* If atomic, assume fb object is pinned & idle & fenced and
  1776. * just update base pointers
  1777. */
  1778. obj = amdgpu_fb->obj;
  1779. rbo = gem_to_amdgpu_bo(obj);
  1780. r = amdgpu_bo_reserve(rbo, false);
  1781. if (unlikely(r != 0))
  1782. return r;
  1783. if (atomic) {
  1784. fb_location = amdgpu_bo_gpu_offset(rbo);
  1785. } else {
  1786. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1787. if (unlikely(r != 0)) {
  1788. amdgpu_bo_unreserve(rbo);
  1789. return -EINVAL;
  1790. }
  1791. }
  1792. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1793. amdgpu_bo_unreserve(rbo);
  1794. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1795. switch (target_fb->pixel_format) {
  1796. case DRM_FORMAT_C8:
  1797. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1798. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1799. break;
  1800. case DRM_FORMAT_XRGB4444:
  1801. case DRM_FORMAT_ARGB4444:
  1802. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1803. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1804. #ifdef __BIG_ENDIAN
  1805. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1806. #endif
  1807. break;
  1808. case DRM_FORMAT_XRGB1555:
  1809. case DRM_FORMAT_ARGB1555:
  1810. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1811. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1812. #ifdef __BIG_ENDIAN
  1813. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1814. #endif
  1815. break;
  1816. case DRM_FORMAT_BGRX5551:
  1817. case DRM_FORMAT_BGRA5551:
  1818. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1819. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1820. #ifdef __BIG_ENDIAN
  1821. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1822. #endif
  1823. break;
  1824. case DRM_FORMAT_RGB565:
  1825. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1826. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1827. #ifdef __BIG_ENDIAN
  1828. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1829. #endif
  1830. break;
  1831. case DRM_FORMAT_XRGB8888:
  1832. case DRM_FORMAT_ARGB8888:
  1833. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1834. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1835. #ifdef __BIG_ENDIAN
  1836. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1837. #endif
  1838. break;
  1839. case DRM_FORMAT_XRGB2101010:
  1840. case DRM_FORMAT_ARGB2101010:
  1841. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1842. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1843. #ifdef __BIG_ENDIAN
  1844. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1845. #endif
  1846. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1847. bypass_lut = true;
  1848. break;
  1849. case DRM_FORMAT_BGRX1010102:
  1850. case DRM_FORMAT_BGRA1010102:
  1851. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1852. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1853. #ifdef __BIG_ENDIAN
  1854. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1855. #endif
  1856. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1857. bypass_lut = true;
  1858. break;
  1859. default:
  1860. DRM_ERROR("Unsupported screen format %s\n",
  1861. drm_get_format_name(target_fb->pixel_format));
  1862. return -EINVAL;
  1863. }
  1864. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1865. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1866. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1867. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1868. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1869. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1870. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1871. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1872. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1873. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1874. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1875. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1876. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1877. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1878. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1879. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1880. }
  1881. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1882. dce_v8_0_vga_enable(crtc, false);
  1883. /* Make sure surface address is updated at vertical blank rather than
  1884. * horizontal blank
  1885. */
  1886. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1887. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1888. upper_32_bits(fb_location));
  1889. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1890. upper_32_bits(fb_location));
  1891. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1892. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1893. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1894. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1895. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1896. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1897. /*
  1898. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1899. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1900. * retain the full precision throughout the pipeline.
  1901. */
  1902. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1903. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1904. ~LUT_10BIT_BYPASS_EN);
  1905. if (bypass_lut)
  1906. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1907. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1908. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1909. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1910. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1911. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1912. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1913. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1914. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1915. dce_v8_0_grph_enable(crtc, true);
  1916. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1917. target_fb->height);
  1918. x &= ~3;
  1919. y &= ~1;
  1920. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1921. (x << 16) | y);
  1922. viewport_w = crtc->mode.hdisplay;
  1923. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1924. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1925. (viewport_w << 16) | viewport_h);
  1926. /* set pageflip to happen only at start of vblank interval (front porch) */
  1927. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1928. if (!atomic && fb && fb != crtc->primary->fb) {
  1929. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1930. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1931. r = amdgpu_bo_reserve(rbo, false);
  1932. if (unlikely(r != 0))
  1933. return r;
  1934. amdgpu_bo_unpin(rbo);
  1935. amdgpu_bo_unreserve(rbo);
  1936. }
  1937. /* Bytes per pixel may have changed */
  1938. dce_v8_0_bandwidth_update(adev);
  1939. return 0;
  1940. }
  1941. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1942. struct drm_display_mode *mode)
  1943. {
  1944. struct drm_device *dev = crtc->dev;
  1945. struct amdgpu_device *adev = dev->dev_private;
  1946. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1947. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1948. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1949. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1950. else
  1951. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1952. }
  1953. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1954. {
  1955. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1956. struct drm_device *dev = crtc->dev;
  1957. struct amdgpu_device *adev = dev->dev_private;
  1958. int i;
  1959. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1960. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1961. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1962. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1963. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1964. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1965. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1966. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1967. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1968. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1969. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1970. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1971. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1972. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1973. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1974. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1975. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1976. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1977. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1978. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1979. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1980. for (i = 0; i < 256; i++) {
  1981. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1982. (amdgpu_crtc->lut_r[i] << 20) |
  1983. (amdgpu_crtc->lut_g[i] << 10) |
  1984. (amdgpu_crtc->lut_b[i] << 0));
  1985. }
  1986. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1987. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1988. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1989. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1990. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1991. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1992. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1993. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1994. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1995. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1996. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1997. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1998. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1999. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2000. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  2001. /* XXX this only needs to be programmed once per crtc at startup,
  2002. * not sure where the best place for it is
  2003. */
  2004. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  2005. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  2006. }
  2007. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  2008. {
  2009. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2010. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2011. switch (amdgpu_encoder->encoder_id) {
  2012. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2013. if (dig->linkb)
  2014. return 1;
  2015. else
  2016. return 0;
  2017. break;
  2018. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2019. if (dig->linkb)
  2020. return 3;
  2021. else
  2022. return 2;
  2023. break;
  2024. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2025. if (dig->linkb)
  2026. return 5;
  2027. else
  2028. return 4;
  2029. break;
  2030. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2031. return 6;
  2032. break;
  2033. default:
  2034. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2035. return 0;
  2036. }
  2037. }
  2038. /**
  2039. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2040. *
  2041. * @crtc: drm crtc
  2042. *
  2043. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2044. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2045. * monitors a dedicated PPLL must be used. If a particular board has
  2046. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2047. * as there is no need to program the PLL itself. If we are not able to
  2048. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2049. * avoid messing up an existing monitor.
  2050. *
  2051. * Asic specific PLL information
  2052. *
  2053. * DCE 8.x
  2054. * KB/KV
  2055. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2056. * CI
  2057. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2058. *
  2059. */
  2060. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2061. {
  2062. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2063. struct drm_device *dev = crtc->dev;
  2064. struct amdgpu_device *adev = dev->dev_private;
  2065. u32 pll_in_use;
  2066. int pll;
  2067. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2068. if (adev->clock.dp_extclk)
  2069. /* skip PPLL programming if using ext clock */
  2070. return ATOM_PPLL_INVALID;
  2071. else {
  2072. /* use the same PPLL for all DP monitors */
  2073. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2074. if (pll != ATOM_PPLL_INVALID)
  2075. return pll;
  2076. }
  2077. } else {
  2078. /* use the same PPLL for all monitors with the same clock */
  2079. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2080. if (pll != ATOM_PPLL_INVALID)
  2081. return pll;
  2082. }
  2083. /* otherwise, pick one of the plls */
  2084. if ((adev->asic_type == CHIP_KABINI) ||
  2085. (adev->asic_type == CHIP_MULLINS)) {
  2086. /* KB/ML has PPLL1 and PPLL2 */
  2087. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2088. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2089. return ATOM_PPLL2;
  2090. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2091. return ATOM_PPLL1;
  2092. DRM_ERROR("unable to allocate a PPLL\n");
  2093. return ATOM_PPLL_INVALID;
  2094. } else {
  2095. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2096. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2097. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2098. return ATOM_PPLL2;
  2099. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2100. return ATOM_PPLL1;
  2101. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2102. return ATOM_PPLL0;
  2103. DRM_ERROR("unable to allocate a PPLL\n");
  2104. return ATOM_PPLL_INVALID;
  2105. }
  2106. return ATOM_PPLL_INVALID;
  2107. }
  2108. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2109. {
  2110. struct amdgpu_device *adev = crtc->dev->dev_private;
  2111. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2112. uint32_t cur_lock;
  2113. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2114. if (lock)
  2115. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2116. else
  2117. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2118. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2119. }
  2120. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2121. {
  2122. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2123. struct amdgpu_device *adev = crtc->dev->dev_private;
  2124. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2125. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2126. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2127. }
  2128. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2129. {
  2130. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2131. struct amdgpu_device *adev = crtc->dev->dev_private;
  2132. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2133. upper_32_bits(amdgpu_crtc->cursor_addr));
  2134. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2135. lower_32_bits(amdgpu_crtc->cursor_addr));
  2136. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2137. CUR_CONTROL__CURSOR_EN_MASK |
  2138. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2139. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2140. }
  2141. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2142. int x, int y)
  2143. {
  2144. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2145. struct amdgpu_device *adev = crtc->dev->dev_private;
  2146. int xorigin = 0, yorigin = 0;
  2147. /* avivo cursor are offset into the total surface */
  2148. x += crtc->x;
  2149. y += crtc->y;
  2150. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2151. if (x < 0) {
  2152. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2153. x = 0;
  2154. }
  2155. if (y < 0) {
  2156. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2157. y = 0;
  2158. }
  2159. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2160. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2161. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2162. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2163. amdgpu_crtc->cursor_x = x;
  2164. amdgpu_crtc->cursor_y = y;
  2165. return 0;
  2166. }
  2167. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2168. int x, int y)
  2169. {
  2170. int ret;
  2171. dce_v8_0_lock_cursor(crtc, true);
  2172. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2173. dce_v8_0_lock_cursor(crtc, false);
  2174. return ret;
  2175. }
  2176. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2177. struct drm_file *file_priv,
  2178. uint32_t handle,
  2179. uint32_t width,
  2180. uint32_t height,
  2181. int32_t hot_x,
  2182. int32_t hot_y)
  2183. {
  2184. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2185. struct drm_gem_object *obj;
  2186. struct amdgpu_bo *aobj;
  2187. int ret;
  2188. if (!handle) {
  2189. /* turn off cursor */
  2190. dce_v8_0_hide_cursor(crtc);
  2191. obj = NULL;
  2192. goto unpin;
  2193. }
  2194. if ((width > amdgpu_crtc->max_cursor_width) ||
  2195. (height > amdgpu_crtc->max_cursor_height)) {
  2196. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2197. return -EINVAL;
  2198. }
  2199. obj = drm_gem_object_lookup(file_priv, handle);
  2200. if (!obj) {
  2201. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2202. return -ENOENT;
  2203. }
  2204. aobj = gem_to_amdgpu_bo(obj);
  2205. ret = amdgpu_bo_reserve(aobj, false);
  2206. if (ret != 0) {
  2207. drm_gem_object_unreference_unlocked(obj);
  2208. return ret;
  2209. }
  2210. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2211. amdgpu_bo_unreserve(aobj);
  2212. if (ret) {
  2213. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2214. drm_gem_object_unreference_unlocked(obj);
  2215. return ret;
  2216. }
  2217. amdgpu_crtc->cursor_width = width;
  2218. amdgpu_crtc->cursor_height = height;
  2219. dce_v8_0_lock_cursor(crtc, true);
  2220. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2221. hot_y != amdgpu_crtc->cursor_hot_y) {
  2222. int x, y;
  2223. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2224. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2225. dce_v8_0_cursor_move_locked(crtc, x, y);
  2226. amdgpu_crtc->cursor_hot_x = hot_x;
  2227. amdgpu_crtc->cursor_hot_y = hot_y;
  2228. }
  2229. dce_v8_0_show_cursor(crtc);
  2230. dce_v8_0_lock_cursor(crtc, false);
  2231. unpin:
  2232. if (amdgpu_crtc->cursor_bo) {
  2233. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2234. ret = amdgpu_bo_reserve(aobj, false);
  2235. if (likely(ret == 0)) {
  2236. amdgpu_bo_unpin(aobj);
  2237. amdgpu_bo_unreserve(aobj);
  2238. }
  2239. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2240. }
  2241. amdgpu_crtc->cursor_bo = obj;
  2242. return 0;
  2243. }
  2244. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2245. {
  2246. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2247. if (amdgpu_crtc->cursor_bo) {
  2248. dce_v8_0_lock_cursor(crtc, true);
  2249. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2250. amdgpu_crtc->cursor_y);
  2251. dce_v8_0_show_cursor(crtc);
  2252. dce_v8_0_lock_cursor(crtc, false);
  2253. }
  2254. }
  2255. static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2256. u16 *blue, uint32_t size)
  2257. {
  2258. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2259. int i;
  2260. /* userspace palettes are always correct as is */
  2261. for (i = 0; i < size; i++) {
  2262. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2263. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2264. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2265. }
  2266. dce_v8_0_crtc_load_lut(crtc);
  2267. return 0;
  2268. }
  2269. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2270. {
  2271. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2272. drm_crtc_cleanup(crtc);
  2273. kfree(amdgpu_crtc);
  2274. }
  2275. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2276. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2277. .cursor_move = dce_v8_0_crtc_cursor_move,
  2278. .gamma_set = dce_v8_0_crtc_gamma_set,
  2279. .set_config = amdgpu_crtc_set_config,
  2280. .destroy = dce_v8_0_crtc_destroy,
  2281. .page_flip = amdgpu_crtc_page_flip,
  2282. };
  2283. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2284. {
  2285. struct drm_device *dev = crtc->dev;
  2286. struct amdgpu_device *adev = dev->dev_private;
  2287. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2288. unsigned type;
  2289. switch (mode) {
  2290. case DRM_MODE_DPMS_ON:
  2291. amdgpu_crtc->enabled = true;
  2292. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2293. dce_v8_0_vga_enable(crtc, true);
  2294. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2295. dce_v8_0_vga_enable(crtc, false);
  2296. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2297. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2298. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2299. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2300. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  2301. dce_v8_0_crtc_load_lut(crtc);
  2302. break;
  2303. case DRM_MODE_DPMS_STANDBY:
  2304. case DRM_MODE_DPMS_SUSPEND:
  2305. case DRM_MODE_DPMS_OFF:
  2306. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  2307. if (amdgpu_crtc->enabled) {
  2308. dce_v8_0_vga_enable(crtc, true);
  2309. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2310. dce_v8_0_vga_enable(crtc, false);
  2311. }
  2312. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2313. amdgpu_crtc->enabled = false;
  2314. break;
  2315. }
  2316. /* adjust pm to dpms */
  2317. amdgpu_pm_compute_clocks(adev);
  2318. }
  2319. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2320. {
  2321. /* disable crtc pair power gating before programming */
  2322. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2323. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2324. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2325. }
  2326. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2327. {
  2328. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2329. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2330. }
  2331. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2332. {
  2333. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2334. struct drm_device *dev = crtc->dev;
  2335. struct amdgpu_device *adev = dev->dev_private;
  2336. struct amdgpu_atom_ss ss;
  2337. int i;
  2338. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2339. if (crtc->primary->fb) {
  2340. int r;
  2341. struct amdgpu_framebuffer *amdgpu_fb;
  2342. struct amdgpu_bo *rbo;
  2343. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2344. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2345. r = amdgpu_bo_reserve(rbo, false);
  2346. if (unlikely(r))
  2347. DRM_ERROR("failed to reserve rbo before unpin\n");
  2348. else {
  2349. amdgpu_bo_unpin(rbo);
  2350. amdgpu_bo_unreserve(rbo);
  2351. }
  2352. }
  2353. /* disable the GRPH */
  2354. dce_v8_0_grph_enable(crtc, false);
  2355. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2356. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2357. if (adev->mode_info.crtcs[i] &&
  2358. adev->mode_info.crtcs[i]->enabled &&
  2359. i != amdgpu_crtc->crtc_id &&
  2360. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2361. /* one other crtc is using this pll don't turn
  2362. * off the pll
  2363. */
  2364. goto done;
  2365. }
  2366. }
  2367. switch (amdgpu_crtc->pll_id) {
  2368. case ATOM_PPLL1:
  2369. case ATOM_PPLL2:
  2370. /* disable the ppll */
  2371. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2372. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2373. break;
  2374. case ATOM_PPLL0:
  2375. /* disable the ppll */
  2376. if ((adev->asic_type == CHIP_KAVERI) ||
  2377. (adev->asic_type == CHIP_BONAIRE) ||
  2378. (adev->asic_type == CHIP_HAWAII))
  2379. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2380. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2381. break;
  2382. default:
  2383. break;
  2384. }
  2385. done:
  2386. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2387. amdgpu_crtc->adjusted_clock = 0;
  2388. amdgpu_crtc->encoder = NULL;
  2389. amdgpu_crtc->connector = NULL;
  2390. }
  2391. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2392. struct drm_display_mode *mode,
  2393. struct drm_display_mode *adjusted_mode,
  2394. int x, int y, struct drm_framebuffer *old_fb)
  2395. {
  2396. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2397. if (!amdgpu_crtc->adjusted_clock)
  2398. return -EINVAL;
  2399. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2400. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2401. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2402. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2403. amdgpu_atombios_crtc_scaler_setup(crtc);
  2404. dce_v8_0_cursor_reset(crtc);
  2405. /* update the hw version fpr dpm */
  2406. amdgpu_crtc->hw_mode = *adjusted_mode;
  2407. return 0;
  2408. }
  2409. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2410. const struct drm_display_mode *mode,
  2411. struct drm_display_mode *adjusted_mode)
  2412. {
  2413. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2414. struct drm_device *dev = crtc->dev;
  2415. struct drm_encoder *encoder;
  2416. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2417. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2418. if (encoder->crtc == crtc) {
  2419. amdgpu_crtc->encoder = encoder;
  2420. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2421. break;
  2422. }
  2423. }
  2424. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2425. amdgpu_crtc->encoder = NULL;
  2426. amdgpu_crtc->connector = NULL;
  2427. return false;
  2428. }
  2429. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2430. return false;
  2431. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2432. return false;
  2433. /* pick pll */
  2434. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2435. /* if we can't get a PPLL for a non-DP encoder, fail */
  2436. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2437. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2438. return false;
  2439. return true;
  2440. }
  2441. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2442. struct drm_framebuffer *old_fb)
  2443. {
  2444. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2445. }
  2446. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2447. struct drm_framebuffer *fb,
  2448. int x, int y, enum mode_set_atomic state)
  2449. {
  2450. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2451. }
  2452. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2453. .dpms = dce_v8_0_crtc_dpms,
  2454. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2455. .mode_set = dce_v8_0_crtc_mode_set,
  2456. .mode_set_base = dce_v8_0_crtc_set_base,
  2457. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2458. .prepare = dce_v8_0_crtc_prepare,
  2459. .commit = dce_v8_0_crtc_commit,
  2460. .load_lut = dce_v8_0_crtc_load_lut,
  2461. .disable = dce_v8_0_crtc_disable,
  2462. };
  2463. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2464. {
  2465. struct amdgpu_crtc *amdgpu_crtc;
  2466. int i;
  2467. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2468. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2469. if (amdgpu_crtc == NULL)
  2470. return -ENOMEM;
  2471. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2472. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2473. amdgpu_crtc->crtc_id = index;
  2474. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2475. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2476. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2477. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2478. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2479. for (i = 0; i < 256; i++) {
  2480. amdgpu_crtc->lut_r[i] = i << 2;
  2481. amdgpu_crtc->lut_g[i] = i << 2;
  2482. amdgpu_crtc->lut_b[i] = i << 2;
  2483. }
  2484. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2485. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2486. amdgpu_crtc->adjusted_clock = 0;
  2487. amdgpu_crtc->encoder = NULL;
  2488. amdgpu_crtc->connector = NULL;
  2489. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2490. return 0;
  2491. }
  2492. static int dce_v8_0_early_init(void *handle)
  2493. {
  2494. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2495. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2496. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2497. dce_v8_0_set_display_funcs(adev);
  2498. dce_v8_0_set_irq_funcs(adev);
  2499. switch (adev->asic_type) {
  2500. case CHIP_BONAIRE:
  2501. case CHIP_HAWAII:
  2502. adev->mode_info.num_crtc = 6;
  2503. adev->mode_info.num_hpd = 6;
  2504. adev->mode_info.num_dig = 6;
  2505. break;
  2506. case CHIP_KAVERI:
  2507. adev->mode_info.num_crtc = 4;
  2508. adev->mode_info.num_hpd = 6;
  2509. adev->mode_info.num_dig = 7;
  2510. break;
  2511. case CHIP_KABINI:
  2512. case CHIP_MULLINS:
  2513. adev->mode_info.num_crtc = 2;
  2514. adev->mode_info.num_hpd = 6;
  2515. adev->mode_info.num_dig = 6; /* ? */
  2516. break;
  2517. default:
  2518. /* FIXME: not supported yet */
  2519. return -EINVAL;
  2520. }
  2521. return 0;
  2522. }
  2523. static int dce_v8_0_sw_init(void *handle)
  2524. {
  2525. int r, i;
  2526. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2527. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2528. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2529. if (r)
  2530. return r;
  2531. }
  2532. for (i = 8; i < 20; i += 2) {
  2533. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2534. if (r)
  2535. return r;
  2536. }
  2537. /* HPD hotplug */
  2538. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2539. if (r)
  2540. return r;
  2541. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2542. adev->ddev->mode_config.async_page_flip = true;
  2543. adev->ddev->mode_config.max_width = 16384;
  2544. adev->ddev->mode_config.max_height = 16384;
  2545. adev->ddev->mode_config.preferred_depth = 24;
  2546. adev->ddev->mode_config.prefer_shadow = 1;
  2547. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2548. r = amdgpu_modeset_create_props(adev);
  2549. if (r)
  2550. return r;
  2551. adev->ddev->mode_config.max_width = 16384;
  2552. adev->ddev->mode_config.max_height = 16384;
  2553. /* allocate crtcs */
  2554. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2555. r = dce_v8_0_crtc_init(adev, i);
  2556. if (r)
  2557. return r;
  2558. }
  2559. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2560. amdgpu_print_display_setup(adev->ddev);
  2561. else
  2562. return -EINVAL;
  2563. /* setup afmt */
  2564. r = dce_v8_0_afmt_init(adev);
  2565. if (r)
  2566. return r;
  2567. r = dce_v8_0_audio_init(adev);
  2568. if (r)
  2569. return r;
  2570. drm_kms_helper_poll_init(adev->ddev);
  2571. adev->mode_info.mode_config_initialized = true;
  2572. return 0;
  2573. }
  2574. static int dce_v8_0_sw_fini(void *handle)
  2575. {
  2576. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2577. kfree(adev->mode_info.bios_hardcoded_edid);
  2578. drm_kms_helper_poll_fini(adev->ddev);
  2579. dce_v8_0_audio_fini(adev);
  2580. dce_v8_0_afmt_fini(adev);
  2581. drm_mode_config_cleanup(adev->ddev);
  2582. adev->mode_info.mode_config_initialized = false;
  2583. return 0;
  2584. }
  2585. static int dce_v8_0_hw_init(void *handle)
  2586. {
  2587. int i;
  2588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2589. /* init dig PHYs, disp eng pll */
  2590. amdgpu_atombios_encoder_init_dig(adev);
  2591. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2592. /* initialize hpd */
  2593. dce_v8_0_hpd_init(adev);
  2594. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2595. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2596. }
  2597. dce_v8_0_pageflip_interrupt_init(adev);
  2598. return 0;
  2599. }
  2600. static int dce_v8_0_hw_fini(void *handle)
  2601. {
  2602. int i;
  2603. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2604. dce_v8_0_hpd_fini(adev);
  2605. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2606. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2607. }
  2608. dce_v8_0_pageflip_interrupt_fini(adev);
  2609. return 0;
  2610. }
  2611. static int dce_v8_0_suspend(void *handle)
  2612. {
  2613. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2614. amdgpu_atombios_scratch_regs_save(adev);
  2615. return dce_v8_0_hw_fini(handle);
  2616. }
  2617. static int dce_v8_0_resume(void *handle)
  2618. {
  2619. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2620. int ret;
  2621. ret = dce_v8_0_hw_init(handle);
  2622. amdgpu_atombios_scratch_regs_restore(adev);
  2623. /* turn on the BL */
  2624. if (adev->mode_info.bl_encoder) {
  2625. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2626. adev->mode_info.bl_encoder);
  2627. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2628. bl_level);
  2629. }
  2630. return ret;
  2631. }
  2632. static bool dce_v8_0_is_idle(void *handle)
  2633. {
  2634. return true;
  2635. }
  2636. static int dce_v8_0_wait_for_idle(void *handle)
  2637. {
  2638. return 0;
  2639. }
  2640. static int dce_v8_0_soft_reset(void *handle)
  2641. {
  2642. u32 srbm_soft_reset = 0, tmp;
  2643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2644. if (dce_v8_0_is_display_hung(adev))
  2645. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2646. if (srbm_soft_reset) {
  2647. tmp = RREG32(mmSRBM_SOFT_RESET);
  2648. tmp |= srbm_soft_reset;
  2649. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2650. WREG32(mmSRBM_SOFT_RESET, tmp);
  2651. tmp = RREG32(mmSRBM_SOFT_RESET);
  2652. udelay(50);
  2653. tmp &= ~srbm_soft_reset;
  2654. WREG32(mmSRBM_SOFT_RESET, tmp);
  2655. tmp = RREG32(mmSRBM_SOFT_RESET);
  2656. /* Wait a little for things to settle down */
  2657. udelay(50);
  2658. }
  2659. return 0;
  2660. }
  2661. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2662. int crtc,
  2663. enum amdgpu_interrupt_state state)
  2664. {
  2665. u32 reg_block, lb_interrupt_mask;
  2666. if (crtc >= adev->mode_info.num_crtc) {
  2667. DRM_DEBUG("invalid crtc %d\n", crtc);
  2668. return;
  2669. }
  2670. switch (crtc) {
  2671. case 0:
  2672. reg_block = CRTC0_REGISTER_OFFSET;
  2673. break;
  2674. case 1:
  2675. reg_block = CRTC1_REGISTER_OFFSET;
  2676. break;
  2677. case 2:
  2678. reg_block = CRTC2_REGISTER_OFFSET;
  2679. break;
  2680. case 3:
  2681. reg_block = CRTC3_REGISTER_OFFSET;
  2682. break;
  2683. case 4:
  2684. reg_block = CRTC4_REGISTER_OFFSET;
  2685. break;
  2686. case 5:
  2687. reg_block = CRTC5_REGISTER_OFFSET;
  2688. break;
  2689. default:
  2690. DRM_DEBUG("invalid crtc %d\n", crtc);
  2691. return;
  2692. }
  2693. switch (state) {
  2694. case AMDGPU_IRQ_STATE_DISABLE:
  2695. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2696. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2697. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2698. break;
  2699. case AMDGPU_IRQ_STATE_ENABLE:
  2700. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2701. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2702. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2703. break;
  2704. default:
  2705. break;
  2706. }
  2707. }
  2708. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2709. int crtc,
  2710. enum amdgpu_interrupt_state state)
  2711. {
  2712. u32 reg_block, lb_interrupt_mask;
  2713. if (crtc >= adev->mode_info.num_crtc) {
  2714. DRM_DEBUG("invalid crtc %d\n", crtc);
  2715. return;
  2716. }
  2717. switch (crtc) {
  2718. case 0:
  2719. reg_block = CRTC0_REGISTER_OFFSET;
  2720. break;
  2721. case 1:
  2722. reg_block = CRTC1_REGISTER_OFFSET;
  2723. break;
  2724. case 2:
  2725. reg_block = CRTC2_REGISTER_OFFSET;
  2726. break;
  2727. case 3:
  2728. reg_block = CRTC3_REGISTER_OFFSET;
  2729. break;
  2730. case 4:
  2731. reg_block = CRTC4_REGISTER_OFFSET;
  2732. break;
  2733. case 5:
  2734. reg_block = CRTC5_REGISTER_OFFSET;
  2735. break;
  2736. default:
  2737. DRM_DEBUG("invalid crtc %d\n", crtc);
  2738. return;
  2739. }
  2740. switch (state) {
  2741. case AMDGPU_IRQ_STATE_DISABLE:
  2742. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2743. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2744. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2745. break;
  2746. case AMDGPU_IRQ_STATE_ENABLE:
  2747. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2748. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2749. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2750. break;
  2751. default:
  2752. break;
  2753. }
  2754. }
  2755. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2756. struct amdgpu_irq_src *src,
  2757. unsigned type,
  2758. enum amdgpu_interrupt_state state)
  2759. {
  2760. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2761. switch (type) {
  2762. case AMDGPU_HPD_1:
  2763. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2764. break;
  2765. case AMDGPU_HPD_2:
  2766. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2767. break;
  2768. case AMDGPU_HPD_3:
  2769. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2770. break;
  2771. case AMDGPU_HPD_4:
  2772. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2773. break;
  2774. case AMDGPU_HPD_5:
  2775. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2776. break;
  2777. case AMDGPU_HPD_6:
  2778. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2779. break;
  2780. default:
  2781. DRM_DEBUG("invalid hdp %d\n", type);
  2782. return 0;
  2783. }
  2784. switch (state) {
  2785. case AMDGPU_IRQ_STATE_DISABLE:
  2786. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2787. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2788. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2789. break;
  2790. case AMDGPU_IRQ_STATE_ENABLE:
  2791. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2792. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2793. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2794. break;
  2795. default:
  2796. break;
  2797. }
  2798. return 0;
  2799. }
  2800. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2801. struct amdgpu_irq_src *src,
  2802. unsigned type,
  2803. enum amdgpu_interrupt_state state)
  2804. {
  2805. switch (type) {
  2806. case AMDGPU_CRTC_IRQ_VBLANK1:
  2807. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2808. break;
  2809. case AMDGPU_CRTC_IRQ_VBLANK2:
  2810. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2811. break;
  2812. case AMDGPU_CRTC_IRQ_VBLANK3:
  2813. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2814. break;
  2815. case AMDGPU_CRTC_IRQ_VBLANK4:
  2816. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2817. break;
  2818. case AMDGPU_CRTC_IRQ_VBLANK5:
  2819. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2820. break;
  2821. case AMDGPU_CRTC_IRQ_VBLANK6:
  2822. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2823. break;
  2824. case AMDGPU_CRTC_IRQ_VLINE1:
  2825. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2826. break;
  2827. case AMDGPU_CRTC_IRQ_VLINE2:
  2828. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2829. break;
  2830. case AMDGPU_CRTC_IRQ_VLINE3:
  2831. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2832. break;
  2833. case AMDGPU_CRTC_IRQ_VLINE4:
  2834. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2835. break;
  2836. case AMDGPU_CRTC_IRQ_VLINE5:
  2837. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2838. break;
  2839. case AMDGPU_CRTC_IRQ_VLINE6:
  2840. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2841. break;
  2842. default:
  2843. break;
  2844. }
  2845. return 0;
  2846. }
  2847. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2848. struct amdgpu_irq_src *source,
  2849. struct amdgpu_iv_entry *entry)
  2850. {
  2851. unsigned crtc = entry->src_id - 1;
  2852. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2853. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2854. switch (entry->src_data) {
  2855. case 0: /* vblank */
  2856. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2857. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2858. else
  2859. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2860. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2861. drm_handle_vblank(adev->ddev, crtc);
  2862. }
  2863. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2864. break;
  2865. case 1: /* vline */
  2866. if (disp_int & interrupt_status_offsets[crtc].vline)
  2867. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2868. else
  2869. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2870. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2871. break;
  2872. default:
  2873. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2874. break;
  2875. }
  2876. return 0;
  2877. }
  2878. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2879. struct amdgpu_irq_src *src,
  2880. unsigned type,
  2881. enum amdgpu_interrupt_state state)
  2882. {
  2883. u32 reg;
  2884. if (type >= adev->mode_info.num_crtc) {
  2885. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2886. return -EINVAL;
  2887. }
  2888. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2889. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2890. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2891. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2892. else
  2893. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2894. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2895. return 0;
  2896. }
  2897. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2898. struct amdgpu_irq_src *source,
  2899. struct amdgpu_iv_entry *entry)
  2900. {
  2901. unsigned long flags;
  2902. unsigned crtc_id;
  2903. struct amdgpu_crtc *amdgpu_crtc;
  2904. struct amdgpu_flip_work *works;
  2905. crtc_id = (entry->src_id - 8) >> 1;
  2906. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2907. if (crtc_id >= adev->mode_info.num_crtc) {
  2908. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2909. return -EINVAL;
  2910. }
  2911. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2912. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2913. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2914. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2915. /* IRQ could occur when in initial stage */
  2916. if (amdgpu_crtc == NULL)
  2917. return 0;
  2918. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2919. works = amdgpu_crtc->pflip_works;
  2920. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2921. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2922. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2923. amdgpu_crtc->pflip_status,
  2924. AMDGPU_FLIP_SUBMITTED);
  2925. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2926. return 0;
  2927. }
  2928. /* page flip completed. clean up */
  2929. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2930. amdgpu_crtc->pflip_works = NULL;
  2931. /* wakeup usersapce */
  2932. if (works->event)
  2933. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2934. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2935. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2936. schedule_work(&works->unpin_work);
  2937. return 0;
  2938. }
  2939. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2940. struct amdgpu_irq_src *source,
  2941. struct amdgpu_iv_entry *entry)
  2942. {
  2943. uint32_t disp_int, mask, int_control, tmp;
  2944. unsigned hpd;
  2945. if (entry->src_data >= adev->mode_info.num_hpd) {
  2946. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2947. return 0;
  2948. }
  2949. hpd = entry->src_data;
  2950. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2951. mask = interrupt_status_offsets[hpd].hpd;
  2952. int_control = hpd_int_control_offsets[hpd];
  2953. if (disp_int & mask) {
  2954. tmp = RREG32(int_control);
  2955. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2956. WREG32(int_control, tmp);
  2957. schedule_work(&adev->hotplug_work);
  2958. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2959. }
  2960. return 0;
  2961. }
  2962. static int dce_v8_0_set_clockgating_state(void *handle,
  2963. enum amd_clockgating_state state)
  2964. {
  2965. return 0;
  2966. }
  2967. static int dce_v8_0_set_powergating_state(void *handle,
  2968. enum amd_powergating_state state)
  2969. {
  2970. return 0;
  2971. }
  2972. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2973. .name = "dce_v8_0",
  2974. .early_init = dce_v8_0_early_init,
  2975. .late_init = NULL,
  2976. .sw_init = dce_v8_0_sw_init,
  2977. .sw_fini = dce_v8_0_sw_fini,
  2978. .hw_init = dce_v8_0_hw_init,
  2979. .hw_fini = dce_v8_0_hw_fini,
  2980. .suspend = dce_v8_0_suspend,
  2981. .resume = dce_v8_0_resume,
  2982. .is_idle = dce_v8_0_is_idle,
  2983. .wait_for_idle = dce_v8_0_wait_for_idle,
  2984. .soft_reset = dce_v8_0_soft_reset,
  2985. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  2986. .set_powergating_state = dce_v8_0_set_powergating_state,
  2987. };
  2988. static void
  2989. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  2990. struct drm_display_mode *mode,
  2991. struct drm_display_mode *adjusted_mode)
  2992. {
  2993. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2994. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2995. /* need to call this here rather than in prepare() since we need some crtc info */
  2996. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2997. /* set scaler clears this on some chips */
  2998. dce_v8_0_set_interleave(encoder->crtc, mode);
  2999. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3000. dce_v8_0_afmt_enable(encoder, true);
  3001. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  3002. }
  3003. }
  3004. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  3005. {
  3006. struct amdgpu_device *adev = encoder->dev->dev_private;
  3007. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3008. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3009. if ((amdgpu_encoder->active_device &
  3010. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3011. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3012. ENCODER_OBJECT_ID_NONE)) {
  3013. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3014. if (dig) {
  3015. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3016. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3017. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3018. }
  3019. }
  3020. amdgpu_atombios_scratch_regs_lock(adev, true);
  3021. if (connector) {
  3022. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3023. /* select the clock/data port if it uses a router */
  3024. if (amdgpu_connector->router.cd_valid)
  3025. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3026. /* turn eDP panel on for mode set */
  3027. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3028. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3029. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3030. }
  3031. /* this is needed for the pll/ss setup to work correctly in some cases */
  3032. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3033. /* set up the FMT blocks */
  3034. dce_v8_0_program_fmt(encoder);
  3035. }
  3036. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3037. {
  3038. struct drm_device *dev = encoder->dev;
  3039. struct amdgpu_device *adev = dev->dev_private;
  3040. /* need to call this here as we need the crtc set up */
  3041. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3042. amdgpu_atombios_scratch_regs_lock(adev, false);
  3043. }
  3044. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3045. {
  3046. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3047. struct amdgpu_encoder_atom_dig *dig;
  3048. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3049. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3050. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3051. dce_v8_0_afmt_enable(encoder, false);
  3052. dig = amdgpu_encoder->enc_priv;
  3053. dig->dig_encoder = -1;
  3054. }
  3055. amdgpu_encoder->active_device = 0;
  3056. }
  3057. /* these are handled by the primary encoders */
  3058. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3059. {
  3060. }
  3061. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3062. {
  3063. }
  3064. static void
  3065. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3066. struct drm_display_mode *mode,
  3067. struct drm_display_mode *adjusted_mode)
  3068. {
  3069. }
  3070. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3071. {
  3072. }
  3073. static void
  3074. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3075. {
  3076. }
  3077. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3078. .dpms = dce_v8_0_ext_dpms,
  3079. .prepare = dce_v8_0_ext_prepare,
  3080. .mode_set = dce_v8_0_ext_mode_set,
  3081. .commit = dce_v8_0_ext_commit,
  3082. .disable = dce_v8_0_ext_disable,
  3083. /* no detect for TMDS/LVDS yet */
  3084. };
  3085. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3086. .dpms = amdgpu_atombios_encoder_dpms,
  3087. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3088. .prepare = dce_v8_0_encoder_prepare,
  3089. .mode_set = dce_v8_0_encoder_mode_set,
  3090. .commit = dce_v8_0_encoder_commit,
  3091. .disable = dce_v8_0_encoder_disable,
  3092. .detect = amdgpu_atombios_encoder_dig_detect,
  3093. };
  3094. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3095. .dpms = amdgpu_atombios_encoder_dpms,
  3096. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3097. .prepare = dce_v8_0_encoder_prepare,
  3098. .mode_set = dce_v8_0_encoder_mode_set,
  3099. .commit = dce_v8_0_encoder_commit,
  3100. .detect = amdgpu_atombios_encoder_dac_detect,
  3101. };
  3102. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3103. {
  3104. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3105. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3106. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3107. kfree(amdgpu_encoder->enc_priv);
  3108. drm_encoder_cleanup(encoder);
  3109. kfree(amdgpu_encoder);
  3110. }
  3111. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3112. .destroy = dce_v8_0_encoder_destroy,
  3113. };
  3114. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3115. uint32_t encoder_enum,
  3116. uint32_t supported_device,
  3117. u16 caps)
  3118. {
  3119. struct drm_device *dev = adev->ddev;
  3120. struct drm_encoder *encoder;
  3121. struct amdgpu_encoder *amdgpu_encoder;
  3122. /* see if we already added it */
  3123. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3124. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3125. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3126. amdgpu_encoder->devices |= supported_device;
  3127. return;
  3128. }
  3129. }
  3130. /* add a new one */
  3131. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3132. if (!amdgpu_encoder)
  3133. return;
  3134. encoder = &amdgpu_encoder->base;
  3135. switch (adev->mode_info.num_crtc) {
  3136. case 1:
  3137. encoder->possible_crtcs = 0x1;
  3138. break;
  3139. case 2:
  3140. default:
  3141. encoder->possible_crtcs = 0x3;
  3142. break;
  3143. case 4:
  3144. encoder->possible_crtcs = 0xf;
  3145. break;
  3146. case 6:
  3147. encoder->possible_crtcs = 0x3f;
  3148. break;
  3149. }
  3150. amdgpu_encoder->enc_priv = NULL;
  3151. amdgpu_encoder->encoder_enum = encoder_enum;
  3152. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3153. amdgpu_encoder->devices = supported_device;
  3154. amdgpu_encoder->rmx_type = RMX_OFF;
  3155. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3156. amdgpu_encoder->is_ext_encoder = false;
  3157. amdgpu_encoder->caps = caps;
  3158. switch (amdgpu_encoder->encoder_id) {
  3159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3160. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3161. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3162. DRM_MODE_ENCODER_DAC, NULL);
  3163. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3164. break;
  3165. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3166. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3167. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3168. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3169. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3170. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3171. amdgpu_encoder->rmx_type = RMX_FULL;
  3172. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3173. DRM_MODE_ENCODER_LVDS, NULL);
  3174. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3175. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3176. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3177. DRM_MODE_ENCODER_DAC, NULL);
  3178. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3179. } else {
  3180. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3181. DRM_MODE_ENCODER_TMDS, NULL);
  3182. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3183. }
  3184. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3185. break;
  3186. case ENCODER_OBJECT_ID_SI170B:
  3187. case ENCODER_OBJECT_ID_CH7303:
  3188. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3189. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3190. case ENCODER_OBJECT_ID_TITFP513:
  3191. case ENCODER_OBJECT_ID_VT1623:
  3192. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3193. case ENCODER_OBJECT_ID_TRAVIS:
  3194. case ENCODER_OBJECT_ID_NUTMEG:
  3195. /* these are handled by the primary encoders */
  3196. amdgpu_encoder->is_ext_encoder = true;
  3197. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3198. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3199. DRM_MODE_ENCODER_LVDS, NULL);
  3200. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3201. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3202. DRM_MODE_ENCODER_DAC, NULL);
  3203. else
  3204. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3205. DRM_MODE_ENCODER_TMDS, NULL);
  3206. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3207. break;
  3208. }
  3209. }
  3210. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3211. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3212. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3213. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3214. .vblank_wait = &dce_v8_0_vblank_wait,
  3215. .is_display_hung = &dce_v8_0_is_display_hung,
  3216. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3217. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3218. .hpd_sense = &dce_v8_0_hpd_sense,
  3219. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3220. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3221. .page_flip = &dce_v8_0_page_flip,
  3222. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3223. .add_encoder = &dce_v8_0_encoder_add,
  3224. .add_connector = &amdgpu_connector_add,
  3225. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3226. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3227. };
  3228. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3229. {
  3230. if (adev->mode_info.funcs == NULL)
  3231. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3232. }
  3233. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3234. .set = dce_v8_0_set_crtc_interrupt_state,
  3235. .process = dce_v8_0_crtc_irq,
  3236. };
  3237. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3238. .set = dce_v8_0_set_pageflip_interrupt_state,
  3239. .process = dce_v8_0_pageflip_irq,
  3240. };
  3241. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3242. .set = dce_v8_0_set_hpd_interrupt_state,
  3243. .process = dce_v8_0_hpd_irq,
  3244. };
  3245. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3246. {
  3247. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3248. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3249. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3250. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3251. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3252. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3253. }