main.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #if defined(CONFIG_X86)
  41. #include <asm/pat.h>
  42. #endif
  43. #include <linux/sched.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <rdma/ib_smi.h>
  50. #include <rdma/ib_umem.h>
  51. #include <linux/in.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/mlx5/fs.h>
  54. #include "user.h"
  55. #include "mlx5_ib.h"
  56. #define DRIVER_NAME "mlx5_ib"
  57. #define DRIVER_VERSION "2.2-1"
  58. #define DRIVER_RELDATE "Feb 2014"
  59. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  60. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  61. MODULE_LICENSE("Dual BSD/GPL");
  62. MODULE_VERSION(DRIVER_VERSION);
  63. static int deprecated_prof_sel = 2;
  64. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  65. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  98. return NOTIFY_DONE;
  99. write_lock(&ibdev->roce.netdev_lock);
  100. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  101. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  102. write_unlock(&ibdev->roce.netdev_lock);
  103. return NOTIFY_DONE;
  104. }
  105. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  106. u8 port_num)
  107. {
  108. struct mlx5_ib_dev *ibdev = to_mdev(device);
  109. struct net_device *ndev;
  110. /* Ensure ndev does not disappear before we invoke dev_hold()
  111. */
  112. read_lock(&ibdev->roce.netdev_lock);
  113. ndev = ibdev->roce.netdev;
  114. if (ndev)
  115. dev_hold(ndev);
  116. read_unlock(&ibdev->roce.netdev_lock);
  117. return ndev;
  118. }
  119. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  120. struct ib_port_attr *props)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. struct net_device *ndev;
  124. enum ib_mtu ndev_ib_mtu;
  125. u16 qkey_viol_cntr;
  126. memset(props, 0, sizeof(*props));
  127. props->port_cap_flags |= IB_PORT_CM_SUP;
  128. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  129. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  130. roce_address_table_size);
  131. props->max_mtu = IB_MTU_4096;
  132. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  133. props->pkey_tbl_len = 1;
  134. props->state = IB_PORT_DOWN;
  135. props->phys_state = 3;
  136. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  137. props->qkey_viol_cntr = qkey_viol_cntr;
  138. ndev = mlx5_ib_get_netdev(device, port_num);
  139. if (!ndev)
  140. return 0;
  141. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  142. props->state = IB_PORT_ACTIVE;
  143. props->phys_state = 5;
  144. }
  145. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  146. dev_put(ndev);
  147. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  148. props->active_width = IB_WIDTH_4X; /* TODO */
  149. props->active_speed = IB_SPEED_QDR; /* TODO */
  150. return 0;
  151. }
  152. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  153. const struct ib_gid_attr *attr,
  154. void *mlx5_addr)
  155. {
  156. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  157. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  158. source_l3_address);
  159. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  160. source_mac_47_32);
  161. if (!gid)
  162. return;
  163. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  164. if (is_vlan_dev(attr->ndev)) {
  165. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  166. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  167. }
  168. switch (attr->gid_type) {
  169. case IB_GID_TYPE_IB:
  170. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  171. break;
  172. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  173. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  174. break;
  175. default:
  176. WARN_ON(true);
  177. }
  178. if (attr->gid_type != IB_GID_TYPE_IB) {
  179. if (ipv6_addr_v4mapped((void *)gid))
  180. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  181. MLX5_ROCE_L3_TYPE_IPV4);
  182. else
  183. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  184. MLX5_ROCE_L3_TYPE_IPV6);
  185. }
  186. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  187. !ipv6_addr_v4mapped((void *)gid))
  188. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  189. else
  190. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  191. }
  192. static int set_roce_addr(struct ib_device *device, u8 port_num,
  193. unsigned int index,
  194. const union ib_gid *gid,
  195. const struct ib_gid_attr *attr)
  196. {
  197. struct mlx5_ib_dev *dev = to_mdev(device);
  198. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
  199. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
  200. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  201. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  202. if (ll != IB_LINK_LAYER_ETHERNET)
  203. return -EINVAL;
  204. memset(in, 0, sizeof(in));
  205. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  206. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  207. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  208. memset(out, 0, sizeof(out));
  209. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  210. }
  211. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  212. unsigned int index, const union ib_gid *gid,
  213. const struct ib_gid_attr *attr,
  214. __always_unused void **context)
  215. {
  216. return set_roce_addr(device, port_num, index, gid, attr);
  217. }
  218. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  219. unsigned int index, __always_unused void **context)
  220. {
  221. return set_roce_addr(device, port_num, index, NULL, NULL);
  222. }
  223. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  224. int index)
  225. {
  226. struct ib_gid_attr attr;
  227. union ib_gid gid;
  228. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  229. return 0;
  230. if (!attr.ndev)
  231. return 0;
  232. dev_put(attr.ndev);
  233. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  234. return 0;
  235. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  236. }
  237. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  238. {
  239. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  240. }
  241. enum {
  242. MLX5_VPORT_ACCESS_METHOD_MAD,
  243. MLX5_VPORT_ACCESS_METHOD_HCA,
  244. MLX5_VPORT_ACCESS_METHOD_NIC,
  245. };
  246. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  247. {
  248. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  249. return MLX5_VPORT_ACCESS_METHOD_MAD;
  250. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  251. IB_LINK_LAYER_ETHERNET)
  252. return MLX5_VPORT_ACCESS_METHOD_NIC;
  253. return MLX5_VPORT_ACCESS_METHOD_HCA;
  254. }
  255. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  256. struct ib_device_attr *props)
  257. {
  258. u8 tmp;
  259. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  260. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  261. u8 atomic_req_8B_endianness_mode =
  262. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  263. /* Check if HW supports 8 bytes standard atomic operations and capable
  264. * of host endianness respond
  265. */
  266. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  267. if (((atomic_operations & tmp) == tmp) &&
  268. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  269. (atomic_req_8B_endianness_mode)) {
  270. props->atomic_cap = IB_ATOMIC_HCA;
  271. } else {
  272. props->atomic_cap = IB_ATOMIC_NONE;
  273. }
  274. }
  275. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  276. __be64 *sys_image_guid)
  277. {
  278. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  279. struct mlx5_core_dev *mdev = dev->mdev;
  280. u64 tmp;
  281. int err;
  282. switch (mlx5_get_vport_access_method(ibdev)) {
  283. case MLX5_VPORT_ACCESS_METHOD_MAD:
  284. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  285. sys_image_guid);
  286. case MLX5_VPORT_ACCESS_METHOD_HCA:
  287. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  288. break;
  289. case MLX5_VPORT_ACCESS_METHOD_NIC:
  290. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. if (!err)
  296. *sys_image_guid = cpu_to_be64(tmp);
  297. return err;
  298. }
  299. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  300. u16 *max_pkeys)
  301. {
  302. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  303. struct mlx5_core_dev *mdev = dev->mdev;
  304. switch (mlx5_get_vport_access_method(ibdev)) {
  305. case MLX5_VPORT_ACCESS_METHOD_MAD:
  306. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  307. case MLX5_VPORT_ACCESS_METHOD_HCA:
  308. case MLX5_VPORT_ACCESS_METHOD_NIC:
  309. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  310. pkey_table_size));
  311. return 0;
  312. default:
  313. return -EINVAL;
  314. }
  315. }
  316. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  317. u32 *vendor_id)
  318. {
  319. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  320. switch (mlx5_get_vport_access_method(ibdev)) {
  321. case MLX5_VPORT_ACCESS_METHOD_MAD:
  322. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  323. case MLX5_VPORT_ACCESS_METHOD_HCA:
  324. case MLX5_VPORT_ACCESS_METHOD_NIC:
  325. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  326. default:
  327. return -EINVAL;
  328. }
  329. }
  330. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  331. __be64 *node_guid)
  332. {
  333. u64 tmp;
  334. int err;
  335. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  336. case MLX5_VPORT_ACCESS_METHOD_MAD:
  337. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  338. case MLX5_VPORT_ACCESS_METHOD_HCA:
  339. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  340. break;
  341. case MLX5_VPORT_ACCESS_METHOD_NIC:
  342. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. if (!err)
  348. *node_guid = cpu_to_be64(tmp);
  349. return err;
  350. }
  351. struct mlx5_reg_node_desc {
  352. u8 desc[64];
  353. };
  354. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  355. {
  356. struct mlx5_reg_node_desc in;
  357. if (mlx5_use_mad_ifc(dev))
  358. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  359. memset(&in, 0, sizeof(in));
  360. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  361. sizeof(struct mlx5_reg_node_desc),
  362. MLX5_REG_NODE_DESC, 0, 0);
  363. }
  364. static int mlx5_ib_query_device(struct ib_device *ibdev,
  365. struct ib_device_attr *props,
  366. struct ib_udata *uhw)
  367. {
  368. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  369. struct mlx5_core_dev *mdev = dev->mdev;
  370. int err = -ENOMEM;
  371. int max_rq_sg;
  372. int max_sq_sg;
  373. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  374. if (uhw->inlen || uhw->outlen)
  375. return -EINVAL;
  376. memset(props, 0, sizeof(*props));
  377. err = mlx5_query_system_image_guid(ibdev,
  378. &props->sys_image_guid);
  379. if (err)
  380. return err;
  381. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  382. if (err)
  383. return err;
  384. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  385. if (err)
  386. return err;
  387. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  388. (fw_rev_min(dev->mdev) << 16) |
  389. fw_rev_sub(dev->mdev);
  390. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  391. IB_DEVICE_PORT_ACTIVE_EVENT |
  392. IB_DEVICE_SYS_IMAGE_GUID |
  393. IB_DEVICE_RC_RNR_NAK_GEN;
  394. if (MLX5_CAP_GEN(mdev, pkv))
  395. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  396. if (MLX5_CAP_GEN(mdev, qkv))
  397. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  398. if (MLX5_CAP_GEN(mdev, apm))
  399. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  400. if (MLX5_CAP_GEN(mdev, xrc))
  401. props->device_cap_flags |= IB_DEVICE_XRC;
  402. if (MLX5_CAP_GEN(mdev, imaicl)) {
  403. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  404. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  405. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  406. /* We support 'Gappy' memory registration too */
  407. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  408. }
  409. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  410. if (MLX5_CAP_GEN(mdev, sho)) {
  411. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  412. /* At this stage no support for signature handover */
  413. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  414. IB_PROT_T10DIF_TYPE_2 |
  415. IB_PROT_T10DIF_TYPE_3;
  416. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  417. IB_GUARD_T10DIF_CSUM;
  418. }
  419. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  420. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  421. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  422. (MLX5_CAP_ETH(dev->mdev, csum_cap)))
  423. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  424. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  425. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  426. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  427. }
  428. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  429. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  430. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  431. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  432. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  433. props->vendor_part_id = mdev->pdev->device;
  434. props->hw_ver = mdev->pdev->revision;
  435. props->max_mr_size = ~0ull;
  436. props->page_size_cap = ~(min_page_size - 1);
  437. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  438. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  439. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  440. sizeof(struct mlx5_wqe_data_seg);
  441. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  442. sizeof(struct mlx5_wqe_ctrl_seg)) /
  443. sizeof(struct mlx5_wqe_data_seg);
  444. props->max_sge = min(max_rq_sg, max_sq_sg);
  445. props->max_sge_rd = MLX5_MAX_SGE_RD;
  446. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  447. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  448. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  449. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  450. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  451. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  452. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  453. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  454. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  455. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  456. props->max_srq_sge = max_rq_sg - 1;
  457. props->max_fast_reg_page_list_len =
  458. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  459. get_atomic_caps(dev, props);
  460. props->masked_atomic_cap = IB_ATOMIC_NONE;
  461. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  462. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  463. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  464. props->max_mcast_grp;
  465. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  466. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  467. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  468. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  469. if (MLX5_CAP_GEN(mdev, pg))
  470. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  471. props->odp_caps = dev->odp_caps;
  472. #endif
  473. if (MLX5_CAP_GEN(mdev, cd))
  474. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  475. if (!mlx5_core_is_pf(mdev))
  476. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  477. return 0;
  478. }
  479. enum mlx5_ib_width {
  480. MLX5_IB_WIDTH_1X = 1 << 0,
  481. MLX5_IB_WIDTH_2X = 1 << 1,
  482. MLX5_IB_WIDTH_4X = 1 << 2,
  483. MLX5_IB_WIDTH_8X = 1 << 3,
  484. MLX5_IB_WIDTH_12X = 1 << 4
  485. };
  486. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  487. u8 *ib_width)
  488. {
  489. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  490. int err = 0;
  491. if (active_width & MLX5_IB_WIDTH_1X) {
  492. *ib_width = IB_WIDTH_1X;
  493. } else if (active_width & MLX5_IB_WIDTH_2X) {
  494. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  495. (int)active_width);
  496. err = -EINVAL;
  497. } else if (active_width & MLX5_IB_WIDTH_4X) {
  498. *ib_width = IB_WIDTH_4X;
  499. } else if (active_width & MLX5_IB_WIDTH_8X) {
  500. *ib_width = IB_WIDTH_8X;
  501. } else if (active_width & MLX5_IB_WIDTH_12X) {
  502. *ib_width = IB_WIDTH_12X;
  503. } else {
  504. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  505. (int)active_width);
  506. err = -EINVAL;
  507. }
  508. return err;
  509. }
  510. static int mlx5_mtu_to_ib_mtu(int mtu)
  511. {
  512. switch (mtu) {
  513. case 256: return 1;
  514. case 512: return 2;
  515. case 1024: return 3;
  516. case 2048: return 4;
  517. case 4096: return 5;
  518. default:
  519. pr_warn("invalid mtu\n");
  520. return -1;
  521. }
  522. }
  523. enum ib_max_vl_num {
  524. __IB_MAX_VL_0 = 1,
  525. __IB_MAX_VL_0_1 = 2,
  526. __IB_MAX_VL_0_3 = 3,
  527. __IB_MAX_VL_0_7 = 4,
  528. __IB_MAX_VL_0_14 = 5,
  529. };
  530. enum mlx5_vl_hw_cap {
  531. MLX5_VL_HW_0 = 1,
  532. MLX5_VL_HW_0_1 = 2,
  533. MLX5_VL_HW_0_2 = 3,
  534. MLX5_VL_HW_0_3 = 4,
  535. MLX5_VL_HW_0_4 = 5,
  536. MLX5_VL_HW_0_5 = 6,
  537. MLX5_VL_HW_0_6 = 7,
  538. MLX5_VL_HW_0_7 = 8,
  539. MLX5_VL_HW_0_14 = 15
  540. };
  541. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  542. u8 *max_vl_num)
  543. {
  544. switch (vl_hw_cap) {
  545. case MLX5_VL_HW_0:
  546. *max_vl_num = __IB_MAX_VL_0;
  547. break;
  548. case MLX5_VL_HW_0_1:
  549. *max_vl_num = __IB_MAX_VL_0_1;
  550. break;
  551. case MLX5_VL_HW_0_3:
  552. *max_vl_num = __IB_MAX_VL_0_3;
  553. break;
  554. case MLX5_VL_HW_0_7:
  555. *max_vl_num = __IB_MAX_VL_0_7;
  556. break;
  557. case MLX5_VL_HW_0_14:
  558. *max_vl_num = __IB_MAX_VL_0_14;
  559. break;
  560. default:
  561. return -EINVAL;
  562. }
  563. return 0;
  564. }
  565. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  566. struct ib_port_attr *props)
  567. {
  568. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  569. struct mlx5_core_dev *mdev = dev->mdev;
  570. struct mlx5_hca_vport_context *rep;
  571. u16 max_mtu;
  572. u16 oper_mtu;
  573. int err;
  574. u8 ib_link_width_oper;
  575. u8 vl_hw_cap;
  576. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  577. if (!rep) {
  578. err = -ENOMEM;
  579. goto out;
  580. }
  581. memset(props, 0, sizeof(*props));
  582. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  583. if (err)
  584. goto out;
  585. props->lid = rep->lid;
  586. props->lmc = rep->lmc;
  587. props->sm_lid = rep->sm_lid;
  588. props->sm_sl = rep->sm_sl;
  589. props->state = rep->vport_state;
  590. props->phys_state = rep->port_physical_state;
  591. props->port_cap_flags = rep->cap_mask1;
  592. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  593. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  594. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  595. props->bad_pkey_cntr = rep->pkey_violation_counter;
  596. props->qkey_viol_cntr = rep->qkey_violation_counter;
  597. props->subnet_timeout = rep->subnet_timeout;
  598. props->init_type_reply = rep->init_type_reply;
  599. props->grh_required = rep->grh_required;
  600. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  601. if (err)
  602. goto out;
  603. err = translate_active_width(ibdev, ib_link_width_oper,
  604. &props->active_width);
  605. if (err)
  606. goto out;
  607. err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
  608. port);
  609. if (err)
  610. goto out;
  611. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  612. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  613. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  614. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  615. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  616. if (err)
  617. goto out;
  618. err = translate_max_vl_num(ibdev, vl_hw_cap,
  619. &props->max_vl_num);
  620. out:
  621. kfree(rep);
  622. return err;
  623. }
  624. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  625. struct ib_port_attr *props)
  626. {
  627. switch (mlx5_get_vport_access_method(ibdev)) {
  628. case MLX5_VPORT_ACCESS_METHOD_MAD:
  629. return mlx5_query_mad_ifc_port(ibdev, port, props);
  630. case MLX5_VPORT_ACCESS_METHOD_HCA:
  631. return mlx5_query_hca_port(ibdev, port, props);
  632. case MLX5_VPORT_ACCESS_METHOD_NIC:
  633. return mlx5_query_port_roce(ibdev, port, props);
  634. default:
  635. return -EINVAL;
  636. }
  637. }
  638. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  639. union ib_gid *gid)
  640. {
  641. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  642. struct mlx5_core_dev *mdev = dev->mdev;
  643. switch (mlx5_get_vport_access_method(ibdev)) {
  644. case MLX5_VPORT_ACCESS_METHOD_MAD:
  645. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  646. case MLX5_VPORT_ACCESS_METHOD_HCA:
  647. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  648. default:
  649. return -EINVAL;
  650. }
  651. }
  652. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  653. u16 *pkey)
  654. {
  655. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  656. struct mlx5_core_dev *mdev = dev->mdev;
  657. switch (mlx5_get_vport_access_method(ibdev)) {
  658. case MLX5_VPORT_ACCESS_METHOD_MAD:
  659. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  660. case MLX5_VPORT_ACCESS_METHOD_HCA:
  661. case MLX5_VPORT_ACCESS_METHOD_NIC:
  662. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  663. pkey);
  664. default:
  665. return -EINVAL;
  666. }
  667. }
  668. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  669. struct ib_device_modify *props)
  670. {
  671. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  672. struct mlx5_reg_node_desc in;
  673. struct mlx5_reg_node_desc out;
  674. int err;
  675. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  676. return -EOPNOTSUPP;
  677. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  678. return 0;
  679. /*
  680. * If possible, pass node desc to FW, so it can generate
  681. * a 144 trap. If cmd fails, just ignore.
  682. */
  683. memcpy(&in, props->node_desc, 64);
  684. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  685. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  686. if (err)
  687. return err;
  688. memcpy(ibdev->node_desc, props->node_desc, 64);
  689. return err;
  690. }
  691. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  692. struct ib_port_modify *props)
  693. {
  694. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  695. struct ib_port_attr attr;
  696. u32 tmp;
  697. int err;
  698. mutex_lock(&dev->cap_mask_mutex);
  699. err = mlx5_ib_query_port(ibdev, port, &attr);
  700. if (err)
  701. goto out;
  702. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  703. ~props->clr_port_cap_mask;
  704. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  705. out:
  706. mutex_unlock(&dev->cap_mask_mutex);
  707. return err;
  708. }
  709. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  710. struct ib_udata *udata)
  711. {
  712. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  713. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  714. struct mlx5_ib_alloc_ucontext_resp resp = {};
  715. struct mlx5_ib_ucontext *context;
  716. struct mlx5_uuar_info *uuari;
  717. struct mlx5_uar *uars;
  718. int gross_uuars;
  719. int num_uars;
  720. int ver;
  721. int uuarn;
  722. int err;
  723. int i;
  724. size_t reqlen;
  725. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  726. max_cqe_version);
  727. if (!dev->ib_active)
  728. return ERR_PTR(-EAGAIN);
  729. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  730. return ERR_PTR(-EINVAL);
  731. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  732. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  733. ver = 0;
  734. else if (reqlen >= min_req_v2)
  735. ver = 2;
  736. else
  737. return ERR_PTR(-EINVAL);
  738. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  739. if (err)
  740. return ERR_PTR(err);
  741. if (req.flags)
  742. return ERR_PTR(-EINVAL);
  743. if (req.total_num_uuars > MLX5_MAX_UUARS)
  744. return ERR_PTR(-ENOMEM);
  745. if (req.total_num_uuars == 0)
  746. return ERR_PTR(-EINVAL);
  747. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  748. return ERR_PTR(-EOPNOTSUPP);
  749. if (reqlen > sizeof(req) &&
  750. !ib_is_udata_cleared(udata, sizeof(req),
  751. reqlen - sizeof(req)))
  752. return ERR_PTR(-EOPNOTSUPP);
  753. req.total_num_uuars = ALIGN(req.total_num_uuars,
  754. MLX5_NON_FP_BF_REGS_PER_PAGE);
  755. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  756. return ERR_PTR(-EINVAL);
  757. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  758. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  759. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  760. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  761. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  762. resp.cache_line_size = L1_CACHE_BYTES;
  763. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  764. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  765. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  766. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  767. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  768. resp.cqe_version = min_t(__u8,
  769. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  770. req.max_cqe_version);
  771. resp.response_length = min(offsetof(typeof(resp), response_length) +
  772. sizeof(resp.response_length), udata->outlen);
  773. context = kzalloc(sizeof(*context), GFP_KERNEL);
  774. if (!context)
  775. return ERR_PTR(-ENOMEM);
  776. uuari = &context->uuari;
  777. mutex_init(&uuari->lock);
  778. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  779. if (!uars) {
  780. err = -ENOMEM;
  781. goto out_ctx;
  782. }
  783. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  784. sizeof(*uuari->bitmap),
  785. GFP_KERNEL);
  786. if (!uuari->bitmap) {
  787. err = -ENOMEM;
  788. goto out_uar_ctx;
  789. }
  790. /*
  791. * clear all fast path uuars
  792. */
  793. for (i = 0; i < gross_uuars; i++) {
  794. uuarn = i & 3;
  795. if (uuarn == 2 || uuarn == 3)
  796. set_bit(i, uuari->bitmap);
  797. }
  798. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  799. if (!uuari->count) {
  800. err = -ENOMEM;
  801. goto out_bitmap;
  802. }
  803. for (i = 0; i < num_uars; i++) {
  804. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  805. if (err)
  806. goto out_count;
  807. }
  808. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  809. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  810. #endif
  811. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  812. err = mlx5_core_alloc_transport_domain(dev->mdev,
  813. &context->tdn);
  814. if (err)
  815. goto out_uars;
  816. }
  817. INIT_LIST_HEAD(&context->db_page_list);
  818. mutex_init(&context->db_page_mutex);
  819. resp.tot_uuars = req.total_num_uuars;
  820. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  821. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  822. resp.response_length += sizeof(resp.cqe_version);
  823. /*
  824. * We don't want to expose information from the PCI bar that is located
  825. * after 4096 bytes, so if the arch only supports larger pages, let's
  826. * pretend we don't support reading the HCA's core clock. This is also
  827. * forced by mmap function.
  828. */
  829. if (PAGE_SIZE <= 4096 &&
  830. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  831. resp.comp_mask |=
  832. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  833. resp.hca_core_clock_offset =
  834. offsetof(struct mlx5_init_seg, internal_timer_h) %
  835. PAGE_SIZE;
  836. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  837. sizeof(resp.reserved2) +
  838. sizeof(resp.reserved3);
  839. }
  840. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  841. if (err)
  842. goto out_td;
  843. uuari->ver = ver;
  844. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  845. uuari->uars = uars;
  846. uuari->num_uars = num_uars;
  847. context->cqe_version = resp.cqe_version;
  848. return &context->ibucontext;
  849. out_td:
  850. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  851. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  852. out_uars:
  853. for (i--; i >= 0; i--)
  854. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  855. out_count:
  856. kfree(uuari->count);
  857. out_bitmap:
  858. kfree(uuari->bitmap);
  859. out_uar_ctx:
  860. kfree(uars);
  861. out_ctx:
  862. kfree(context);
  863. return ERR_PTR(err);
  864. }
  865. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  866. {
  867. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  868. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  869. struct mlx5_uuar_info *uuari = &context->uuari;
  870. int i;
  871. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  872. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  873. for (i = 0; i < uuari->num_uars; i++) {
  874. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  875. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  876. }
  877. kfree(uuari->count);
  878. kfree(uuari->bitmap);
  879. kfree(uuari->uars);
  880. kfree(context);
  881. return 0;
  882. }
  883. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  884. {
  885. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  886. }
  887. static int get_command(unsigned long offset)
  888. {
  889. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  890. }
  891. static int get_arg(unsigned long offset)
  892. {
  893. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  894. }
  895. static int get_index(unsigned long offset)
  896. {
  897. return get_arg(offset);
  898. }
  899. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  900. {
  901. switch (cmd) {
  902. case MLX5_IB_MMAP_WC_PAGE:
  903. return "WC";
  904. case MLX5_IB_MMAP_REGULAR_PAGE:
  905. return "best effort WC";
  906. case MLX5_IB_MMAP_NC_PAGE:
  907. return "NC";
  908. default:
  909. return NULL;
  910. }
  911. }
  912. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  913. struct vm_area_struct *vma, struct mlx5_uuar_info *uuari)
  914. {
  915. int err;
  916. unsigned long idx;
  917. phys_addr_t pfn, pa;
  918. pgprot_t prot;
  919. switch (cmd) {
  920. case MLX5_IB_MMAP_WC_PAGE:
  921. /* Some architectures don't support WC memory */
  922. #if defined(CONFIG_X86)
  923. if (!pat_enabled())
  924. return -EPERM;
  925. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  926. return -EPERM;
  927. #endif
  928. /* fall through */
  929. case MLX5_IB_MMAP_REGULAR_PAGE:
  930. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  931. prot = pgprot_writecombine(vma->vm_page_prot);
  932. break;
  933. case MLX5_IB_MMAP_NC_PAGE:
  934. prot = pgprot_noncached(vma->vm_page_prot);
  935. break;
  936. default:
  937. return -EINVAL;
  938. }
  939. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  940. return -EINVAL;
  941. idx = get_index(vma->vm_pgoff);
  942. if (idx >= uuari->num_uars)
  943. return -EINVAL;
  944. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  945. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  946. vma->vm_page_prot = prot;
  947. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  948. PAGE_SIZE, vma->vm_page_prot);
  949. if (err) {
  950. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  951. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  952. return -EAGAIN;
  953. }
  954. pa = pfn << PAGE_SHIFT;
  955. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  956. vma->vm_start, &pa);
  957. return 0;
  958. }
  959. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  960. {
  961. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  962. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  963. struct mlx5_uuar_info *uuari = &context->uuari;
  964. unsigned long command;
  965. phys_addr_t pfn;
  966. command = get_command(vma->vm_pgoff);
  967. switch (command) {
  968. case MLX5_IB_MMAP_WC_PAGE:
  969. case MLX5_IB_MMAP_NC_PAGE:
  970. case MLX5_IB_MMAP_REGULAR_PAGE:
  971. return uar_mmap(dev, command, vma, uuari);
  972. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  973. return -ENOSYS;
  974. case MLX5_IB_MMAP_CORE_CLOCK:
  975. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  976. return -EINVAL;
  977. if (vma->vm_flags & VM_WRITE)
  978. return -EPERM;
  979. /* Don't expose to user-space information it shouldn't have */
  980. if (PAGE_SIZE > 4096)
  981. return -EOPNOTSUPP;
  982. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  983. pfn = (dev->mdev->iseg_base +
  984. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  985. PAGE_SHIFT;
  986. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  987. PAGE_SIZE, vma->vm_page_prot))
  988. return -EAGAIN;
  989. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  990. vma->vm_start,
  991. (unsigned long long)pfn << PAGE_SHIFT);
  992. break;
  993. default:
  994. return -EINVAL;
  995. }
  996. return 0;
  997. }
  998. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  999. struct ib_ucontext *context,
  1000. struct ib_udata *udata)
  1001. {
  1002. struct mlx5_ib_alloc_pd_resp resp;
  1003. struct mlx5_ib_pd *pd;
  1004. int err;
  1005. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1006. if (!pd)
  1007. return ERR_PTR(-ENOMEM);
  1008. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1009. if (err) {
  1010. kfree(pd);
  1011. return ERR_PTR(err);
  1012. }
  1013. if (context) {
  1014. resp.pdn = pd->pdn;
  1015. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1016. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1017. kfree(pd);
  1018. return ERR_PTR(-EFAULT);
  1019. }
  1020. }
  1021. return &pd->ibpd;
  1022. }
  1023. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1024. {
  1025. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1026. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1027. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1028. kfree(mpd);
  1029. return 0;
  1030. }
  1031. static bool outer_header_zero(u32 *match_criteria)
  1032. {
  1033. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  1034. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  1035. outer_headers);
  1036. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  1037. outer_headers_c + 1,
  1038. size - 1);
  1039. }
  1040. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1041. union ib_flow_spec *ib_spec)
  1042. {
  1043. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1044. outer_headers);
  1045. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1046. outer_headers);
  1047. switch (ib_spec->type) {
  1048. case IB_FLOW_SPEC_ETH:
  1049. if (ib_spec->size != sizeof(ib_spec->eth))
  1050. return -EINVAL;
  1051. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1052. dmac_47_16),
  1053. ib_spec->eth.mask.dst_mac);
  1054. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1055. dmac_47_16),
  1056. ib_spec->eth.val.dst_mac);
  1057. if (ib_spec->eth.mask.vlan_tag) {
  1058. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1059. vlan_tag, 1);
  1060. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1061. vlan_tag, 1);
  1062. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1063. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1064. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1065. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1066. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1067. first_cfi,
  1068. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1069. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1070. first_cfi,
  1071. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1072. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1073. first_prio,
  1074. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1075. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1076. first_prio,
  1077. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1078. }
  1079. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1080. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1081. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1082. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1083. break;
  1084. case IB_FLOW_SPEC_IPV4:
  1085. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1086. return -EINVAL;
  1087. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1088. ethertype, 0xffff);
  1089. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1090. ethertype, ETH_P_IP);
  1091. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1092. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1093. &ib_spec->ipv4.mask.src_ip,
  1094. sizeof(ib_spec->ipv4.mask.src_ip));
  1095. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1096. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1097. &ib_spec->ipv4.val.src_ip,
  1098. sizeof(ib_spec->ipv4.val.src_ip));
  1099. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1100. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1101. &ib_spec->ipv4.mask.dst_ip,
  1102. sizeof(ib_spec->ipv4.mask.dst_ip));
  1103. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1104. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1105. &ib_spec->ipv4.val.dst_ip,
  1106. sizeof(ib_spec->ipv4.val.dst_ip));
  1107. break;
  1108. case IB_FLOW_SPEC_TCP:
  1109. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1110. return -EINVAL;
  1111. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1112. 0xff);
  1113. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1114. IPPROTO_TCP);
  1115. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1116. ntohs(ib_spec->tcp_udp.mask.src_port));
  1117. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1118. ntohs(ib_spec->tcp_udp.val.src_port));
  1119. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1120. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1121. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1122. ntohs(ib_spec->tcp_udp.val.dst_port));
  1123. break;
  1124. case IB_FLOW_SPEC_UDP:
  1125. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1126. return -EINVAL;
  1127. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1128. 0xff);
  1129. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1130. IPPROTO_UDP);
  1131. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1132. ntohs(ib_spec->tcp_udp.mask.src_port));
  1133. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1134. ntohs(ib_spec->tcp_udp.val.src_port));
  1135. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1136. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1137. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1138. ntohs(ib_spec->tcp_udp.val.dst_port));
  1139. break;
  1140. default:
  1141. return -EINVAL;
  1142. }
  1143. return 0;
  1144. }
  1145. /* If a flow could catch both multicast and unicast packets,
  1146. * it won't fall into the multicast flow steering table and this rule
  1147. * could steal other multicast packets.
  1148. */
  1149. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1150. {
  1151. struct ib_flow_spec_eth *eth_spec;
  1152. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1153. ib_attr->size < sizeof(struct ib_flow_attr) +
  1154. sizeof(struct ib_flow_spec_eth) ||
  1155. ib_attr->num_of_specs < 1)
  1156. return false;
  1157. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1158. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1159. eth_spec->size != sizeof(*eth_spec))
  1160. return false;
  1161. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1162. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1163. }
  1164. static bool is_valid_attr(struct ib_flow_attr *flow_attr)
  1165. {
  1166. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1167. bool has_ipv4_spec = false;
  1168. bool eth_type_ipv4 = true;
  1169. unsigned int spec_index;
  1170. /* Validate that ethertype is correct */
  1171. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1172. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1173. ib_spec->eth.mask.ether_type) {
  1174. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1175. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1176. eth_type_ipv4 = false;
  1177. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1178. has_ipv4_spec = true;
  1179. }
  1180. ib_spec = (void *)ib_spec + ib_spec->size;
  1181. }
  1182. return !has_ipv4_spec || eth_type_ipv4;
  1183. }
  1184. static void put_flow_table(struct mlx5_ib_dev *dev,
  1185. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1186. {
  1187. prio->refcount -= !!ft_added;
  1188. if (!prio->refcount) {
  1189. mlx5_destroy_flow_table(prio->flow_table);
  1190. prio->flow_table = NULL;
  1191. }
  1192. }
  1193. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1194. {
  1195. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1196. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1197. struct mlx5_ib_flow_handler,
  1198. ibflow);
  1199. struct mlx5_ib_flow_handler *iter, *tmp;
  1200. mutex_lock(&dev->flow_db.lock);
  1201. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1202. mlx5_del_flow_rule(iter->rule);
  1203. list_del(&iter->list);
  1204. kfree(iter);
  1205. }
  1206. mlx5_del_flow_rule(handler->rule);
  1207. put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
  1208. mutex_unlock(&dev->flow_db.lock);
  1209. kfree(handler);
  1210. return 0;
  1211. }
  1212. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1213. {
  1214. priority *= 2;
  1215. if (!dont_trap)
  1216. priority++;
  1217. return priority;
  1218. }
  1219. #define MLX5_FS_MAX_TYPES 10
  1220. #define MLX5_FS_MAX_ENTRIES 32000UL
  1221. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1222. struct ib_flow_attr *flow_attr)
  1223. {
  1224. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1225. struct mlx5_flow_namespace *ns = NULL;
  1226. struct mlx5_ib_flow_prio *prio;
  1227. struct mlx5_flow_table *ft;
  1228. int num_entries;
  1229. int num_groups;
  1230. int priority;
  1231. int err = 0;
  1232. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1233. if (flow_is_multicast_only(flow_attr) &&
  1234. !dont_trap)
  1235. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1236. else
  1237. priority = ib_prio_to_core_prio(flow_attr->priority,
  1238. dont_trap);
  1239. ns = mlx5_get_flow_namespace(dev->mdev,
  1240. MLX5_FLOW_NAMESPACE_BYPASS);
  1241. num_entries = MLX5_FS_MAX_ENTRIES;
  1242. num_groups = MLX5_FS_MAX_TYPES;
  1243. prio = &dev->flow_db.prios[priority];
  1244. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1245. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1246. ns = mlx5_get_flow_namespace(dev->mdev,
  1247. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1248. build_leftovers_ft_param(&priority,
  1249. &num_entries,
  1250. &num_groups);
  1251. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1252. }
  1253. if (!ns)
  1254. return ERR_PTR(-ENOTSUPP);
  1255. ft = prio->flow_table;
  1256. if (!ft) {
  1257. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1258. num_entries,
  1259. num_groups,
  1260. 0);
  1261. if (!IS_ERR(ft)) {
  1262. prio->refcount = 0;
  1263. prio->flow_table = ft;
  1264. } else {
  1265. err = PTR_ERR(ft);
  1266. }
  1267. }
  1268. return err ? ERR_PTR(err) : prio;
  1269. }
  1270. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1271. struct mlx5_ib_flow_prio *ft_prio,
  1272. struct ib_flow_attr *flow_attr,
  1273. struct mlx5_flow_destination *dst)
  1274. {
  1275. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1276. struct mlx5_ib_flow_handler *handler;
  1277. void *ib_flow = flow_attr + 1;
  1278. u8 match_criteria_enable = 0;
  1279. unsigned int spec_index;
  1280. u32 *match_c;
  1281. u32 *match_v;
  1282. u32 action;
  1283. int err = 0;
  1284. if (!is_valid_attr(flow_attr))
  1285. return ERR_PTR(-EINVAL);
  1286. match_c = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1287. match_v = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1288. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1289. if (!handler || !match_c || !match_v) {
  1290. err = -ENOMEM;
  1291. goto free;
  1292. }
  1293. INIT_LIST_HEAD(&handler->list);
  1294. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1295. err = parse_flow_attr(match_c, match_v, ib_flow);
  1296. if (err < 0)
  1297. goto free;
  1298. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1299. }
  1300. /* Outer header support only */
  1301. match_criteria_enable = (!outer_header_zero(match_c)) << 0;
  1302. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1303. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1304. handler->rule = mlx5_add_flow_rule(ft, match_criteria_enable,
  1305. match_c, match_v,
  1306. action,
  1307. MLX5_FS_DEFAULT_FLOW_TAG,
  1308. dst);
  1309. if (IS_ERR(handler->rule)) {
  1310. err = PTR_ERR(handler->rule);
  1311. goto free;
  1312. }
  1313. handler->prio = ft_prio - dev->flow_db.prios;
  1314. ft_prio->flow_table = ft;
  1315. free:
  1316. if (err)
  1317. kfree(handler);
  1318. kfree(match_c);
  1319. kfree(match_v);
  1320. return err ? ERR_PTR(err) : handler;
  1321. }
  1322. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1323. struct mlx5_ib_flow_prio *ft_prio,
  1324. struct ib_flow_attr *flow_attr,
  1325. struct mlx5_flow_destination *dst)
  1326. {
  1327. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1328. struct mlx5_ib_flow_handler *handler = NULL;
  1329. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1330. if (!IS_ERR(handler)) {
  1331. handler_dst = create_flow_rule(dev, ft_prio,
  1332. flow_attr, dst);
  1333. if (IS_ERR(handler_dst)) {
  1334. mlx5_del_flow_rule(handler->rule);
  1335. kfree(handler);
  1336. handler = handler_dst;
  1337. } else {
  1338. list_add(&handler_dst->list, &handler->list);
  1339. }
  1340. }
  1341. return handler;
  1342. }
  1343. enum {
  1344. LEFTOVERS_MC,
  1345. LEFTOVERS_UC,
  1346. };
  1347. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1348. struct mlx5_ib_flow_prio *ft_prio,
  1349. struct ib_flow_attr *flow_attr,
  1350. struct mlx5_flow_destination *dst)
  1351. {
  1352. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1353. struct mlx5_ib_flow_handler *handler = NULL;
  1354. static struct {
  1355. struct ib_flow_attr flow_attr;
  1356. struct ib_flow_spec_eth eth_flow;
  1357. } leftovers_specs[] = {
  1358. [LEFTOVERS_MC] = {
  1359. .flow_attr = {
  1360. .num_of_specs = 1,
  1361. .size = sizeof(leftovers_specs[0])
  1362. },
  1363. .eth_flow = {
  1364. .type = IB_FLOW_SPEC_ETH,
  1365. .size = sizeof(struct ib_flow_spec_eth),
  1366. .mask = {.dst_mac = {0x1} },
  1367. .val = {.dst_mac = {0x1} }
  1368. }
  1369. },
  1370. [LEFTOVERS_UC] = {
  1371. .flow_attr = {
  1372. .num_of_specs = 1,
  1373. .size = sizeof(leftovers_specs[0])
  1374. },
  1375. .eth_flow = {
  1376. .type = IB_FLOW_SPEC_ETH,
  1377. .size = sizeof(struct ib_flow_spec_eth),
  1378. .mask = {.dst_mac = {0x1} },
  1379. .val = {.dst_mac = {} }
  1380. }
  1381. }
  1382. };
  1383. handler = create_flow_rule(dev, ft_prio,
  1384. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1385. dst);
  1386. if (!IS_ERR(handler) &&
  1387. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1388. handler_ucast = create_flow_rule(dev, ft_prio,
  1389. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1390. dst);
  1391. if (IS_ERR(handler_ucast)) {
  1392. kfree(handler);
  1393. handler = handler_ucast;
  1394. } else {
  1395. list_add(&handler_ucast->list, &handler->list);
  1396. }
  1397. }
  1398. return handler;
  1399. }
  1400. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1401. struct ib_flow_attr *flow_attr,
  1402. int domain)
  1403. {
  1404. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1405. struct mlx5_ib_flow_handler *handler = NULL;
  1406. struct mlx5_flow_destination *dst = NULL;
  1407. struct mlx5_ib_flow_prio *ft_prio;
  1408. int err;
  1409. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1410. return ERR_PTR(-ENOSPC);
  1411. if (domain != IB_FLOW_DOMAIN_USER ||
  1412. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1413. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1414. return ERR_PTR(-EINVAL);
  1415. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1416. if (!dst)
  1417. return ERR_PTR(-ENOMEM);
  1418. mutex_lock(&dev->flow_db.lock);
  1419. ft_prio = get_flow_table(dev, flow_attr);
  1420. if (IS_ERR(ft_prio)) {
  1421. err = PTR_ERR(ft_prio);
  1422. goto unlock;
  1423. }
  1424. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1425. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1426. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1427. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1428. handler = create_dont_trap_rule(dev, ft_prio,
  1429. flow_attr, dst);
  1430. } else {
  1431. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1432. dst);
  1433. }
  1434. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1435. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1436. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1437. dst);
  1438. } else {
  1439. err = -EINVAL;
  1440. goto destroy_ft;
  1441. }
  1442. if (IS_ERR(handler)) {
  1443. err = PTR_ERR(handler);
  1444. handler = NULL;
  1445. goto destroy_ft;
  1446. }
  1447. ft_prio->refcount++;
  1448. mutex_unlock(&dev->flow_db.lock);
  1449. kfree(dst);
  1450. return &handler->ibflow;
  1451. destroy_ft:
  1452. put_flow_table(dev, ft_prio, false);
  1453. unlock:
  1454. mutex_unlock(&dev->flow_db.lock);
  1455. kfree(dst);
  1456. kfree(handler);
  1457. return ERR_PTR(err);
  1458. }
  1459. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1460. {
  1461. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1462. int err;
  1463. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1464. if (err)
  1465. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1466. ibqp->qp_num, gid->raw);
  1467. return err;
  1468. }
  1469. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1470. {
  1471. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1472. int err;
  1473. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1474. if (err)
  1475. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1476. ibqp->qp_num, gid->raw);
  1477. return err;
  1478. }
  1479. static int init_node_data(struct mlx5_ib_dev *dev)
  1480. {
  1481. int err;
  1482. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1483. if (err)
  1484. return err;
  1485. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1486. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1487. }
  1488. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1489. char *buf)
  1490. {
  1491. struct mlx5_ib_dev *dev =
  1492. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1493. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1494. }
  1495. static ssize_t show_reg_pages(struct device *device,
  1496. struct device_attribute *attr, char *buf)
  1497. {
  1498. struct mlx5_ib_dev *dev =
  1499. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1500. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1501. }
  1502. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1503. char *buf)
  1504. {
  1505. struct mlx5_ib_dev *dev =
  1506. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1507. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1508. }
  1509. static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
  1510. char *buf)
  1511. {
  1512. struct mlx5_ib_dev *dev =
  1513. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1514. return sprintf(buf, "%d.%d.%04d\n", fw_rev_maj(dev->mdev),
  1515. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  1516. }
  1517. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1518. char *buf)
  1519. {
  1520. struct mlx5_ib_dev *dev =
  1521. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1522. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1523. }
  1524. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1525. char *buf)
  1526. {
  1527. struct mlx5_ib_dev *dev =
  1528. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1529. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1530. dev->mdev->board_id);
  1531. }
  1532. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1533. static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
  1534. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1535. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1536. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1537. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1538. static struct device_attribute *mlx5_class_attributes[] = {
  1539. &dev_attr_hw_rev,
  1540. &dev_attr_fw_ver,
  1541. &dev_attr_hca_type,
  1542. &dev_attr_board_id,
  1543. &dev_attr_fw_pages,
  1544. &dev_attr_reg_pages,
  1545. };
  1546. static void pkey_change_handler(struct work_struct *work)
  1547. {
  1548. struct mlx5_ib_port_resources *ports =
  1549. container_of(work, struct mlx5_ib_port_resources,
  1550. pkey_change_work);
  1551. mutex_lock(&ports->devr->mutex);
  1552. mlx5_ib_gsi_pkey_change(ports->gsi);
  1553. mutex_unlock(&ports->devr->mutex);
  1554. }
  1555. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1556. enum mlx5_dev_event event, unsigned long param)
  1557. {
  1558. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1559. struct ib_event ibev;
  1560. u8 port = 0;
  1561. switch (event) {
  1562. case MLX5_DEV_EVENT_SYS_ERROR:
  1563. ibdev->ib_active = false;
  1564. ibev.event = IB_EVENT_DEVICE_FATAL;
  1565. break;
  1566. case MLX5_DEV_EVENT_PORT_UP:
  1567. ibev.event = IB_EVENT_PORT_ACTIVE;
  1568. port = (u8)param;
  1569. break;
  1570. case MLX5_DEV_EVENT_PORT_DOWN:
  1571. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1572. ibev.event = IB_EVENT_PORT_ERR;
  1573. port = (u8)param;
  1574. break;
  1575. case MLX5_DEV_EVENT_LID_CHANGE:
  1576. ibev.event = IB_EVENT_LID_CHANGE;
  1577. port = (u8)param;
  1578. break;
  1579. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1580. ibev.event = IB_EVENT_PKEY_CHANGE;
  1581. port = (u8)param;
  1582. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1583. break;
  1584. case MLX5_DEV_EVENT_GUID_CHANGE:
  1585. ibev.event = IB_EVENT_GID_CHANGE;
  1586. port = (u8)param;
  1587. break;
  1588. case MLX5_DEV_EVENT_CLIENT_REREG:
  1589. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1590. port = (u8)param;
  1591. break;
  1592. }
  1593. ibev.device = &ibdev->ib_dev;
  1594. ibev.element.port_num = port;
  1595. if (port < 1 || port > ibdev->num_ports) {
  1596. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1597. return;
  1598. }
  1599. if (ibdev->ib_active)
  1600. ib_dispatch_event(&ibev);
  1601. }
  1602. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1603. {
  1604. int port;
  1605. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1606. mlx5_query_ext_port_caps(dev, port);
  1607. }
  1608. static int get_port_caps(struct mlx5_ib_dev *dev)
  1609. {
  1610. struct ib_device_attr *dprops = NULL;
  1611. struct ib_port_attr *pprops = NULL;
  1612. int err = -ENOMEM;
  1613. int port;
  1614. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1615. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1616. if (!pprops)
  1617. goto out;
  1618. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1619. if (!dprops)
  1620. goto out;
  1621. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1622. if (err) {
  1623. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1624. goto out;
  1625. }
  1626. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1627. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1628. if (err) {
  1629. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1630. port, err);
  1631. break;
  1632. }
  1633. dev->mdev->port_caps[port - 1].pkey_table_len =
  1634. dprops->max_pkeys;
  1635. dev->mdev->port_caps[port - 1].gid_table_len =
  1636. pprops->gid_tbl_len;
  1637. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1638. dprops->max_pkeys, pprops->gid_tbl_len);
  1639. }
  1640. out:
  1641. kfree(pprops);
  1642. kfree(dprops);
  1643. return err;
  1644. }
  1645. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1646. {
  1647. int err;
  1648. err = mlx5_mr_cache_cleanup(dev);
  1649. if (err)
  1650. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1651. mlx5_ib_destroy_qp(dev->umrc.qp);
  1652. ib_free_cq(dev->umrc.cq);
  1653. ib_dealloc_pd(dev->umrc.pd);
  1654. }
  1655. enum {
  1656. MAX_UMR_WR = 128,
  1657. };
  1658. static int create_umr_res(struct mlx5_ib_dev *dev)
  1659. {
  1660. struct ib_qp_init_attr *init_attr = NULL;
  1661. struct ib_qp_attr *attr = NULL;
  1662. struct ib_pd *pd;
  1663. struct ib_cq *cq;
  1664. struct ib_qp *qp;
  1665. int ret;
  1666. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1667. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1668. if (!attr || !init_attr) {
  1669. ret = -ENOMEM;
  1670. goto error_0;
  1671. }
  1672. pd = ib_alloc_pd(&dev->ib_dev);
  1673. if (IS_ERR(pd)) {
  1674. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1675. ret = PTR_ERR(pd);
  1676. goto error_0;
  1677. }
  1678. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  1679. if (IS_ERR(cq)) {
  1680. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1681. ret = PTR_ERR(cq);
  1682. goto error_2;
  1683. }
  1684. init_attr->send_cq = cq;
  1685. init_attr->recv_cq = cq;
  1686. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1687. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1688. init_attr->cap.max_send_sge = 1;
  1689. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1690. init_attr->port_num = 1;
  1691. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1692. if (IS_ERR(qp)) {
  1693. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1694. ret = PTR_ERR(qp);
  1695. goto error_3;
  1696. }
  1697. qp->device = &dev->ib_dev;
  1698. qp->real_qp = qp;
  1699. qp->uobject = NULL;
  1700. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1701. attr->qp_state = IB_QPS_INIT;
  1702. attr->port_num = 1;
  1703. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1704. IB_QP_PORT, NULL);
  1705. if (ret) {
  1706. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1707. goto error_4;
  1708. }
  1709. memset(attr, 0, sizeof(*attr));
  1710. attr->qp_state = IB_QPS_RTR;
  1711. attr->path_mtu = IB_MTU_256;
  1712. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1713. if (ret) {
  1714. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1715. goto error_4;
  1716. }
  1717. memset(attr, 0, sizeof(*attr));
  1718. attr->qp_state = IB_QPS_RTS;
  1719. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1720. if (ret) {
  1721. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1722. goto error_4;
  1723. }
  1724. dev->umrc.qp = qp;
  1725. dev->umrc.cq = cq;
  1726. dev->umrc.pd = pd;
  1727. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1728. ret = mlx5_mr_cache_init(dev);
  1729. if (ret) {
  1730. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1731. goto error_4;
  1732. }
  1733. kfree(attr);
  1734. kfree(init_attr);
  1735. return 0;
  1736. error_4:
  1737. mlx5_ib_destroy_qp(qp);
  1738. error_3:
  1739. ib_free_cq(cq);
  1740. error_2:
  1741. ib_dealloc_pd(pd);
  1742. error_0:
  1743. kfree(attr);
  1744. kfree(init_attr);
  1745. return ret;
  1746. }
  1747. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1748. {
  1749. struct ib_srq_init_attr attr;
  1750. struct mlx5_ib_dev *dev;
  1751. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1752. int port;
  1753. int ret = 0;
  1754. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1755. mutex_init(&devr->mutex);
  1756. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1757. if (IS_ERR(devr->p0)) {
  1758. ret = PTR_ERR(devr->p0);
  1759. goto error0;
  1760. }
  1761. devr->p0->device = &dev->ib_dev;
  1762. devr->p0->uobject = NULL;
  1763. atomic_set(&devr->p0->usecnt, 0);
  1764. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1765. if (IS_ERR(devr->c0)) {
  1766. ret = PTR_ERR(devr->c0);
  1767. goto error1;
  1768. }
  1769. devr->c0->device = &dev->ib_dev;
  1770. devr->c0->uobject = NULL;
  1771. devr->c0->comp_handler = NULL;
  1772. devr->c0->event_handler = NULL;
  1773. devr->c0->cq_context = NULL;
  1774. atomic_set(&devr->c0->usecnt, 0);
  1775. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1776. if (IS_ERR(devr->x0)) {
  1777. ret = PTR_ERR(devr->x0);
  1778. goto error2;
  1779. }
  1780. devr->x0->device = &dev->ib_dev;
  1781. devr->x0->inode = NULL;
  1782. atomic_set(&devr->x0->usecnt, 0);
  1783. mutex_init(&devr->x0->tgt_qp_mutex);
  1784. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  1785. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1786. if (IS_ERR(devr->x1)) {
  1787. ret = PTR_ERR(devr->x1);
  1788. goto error3;
  1789. }
  1790. devr->x1->device = &dev->ib_dev;
  1791. devr->x1->inode = NULL;
  1792. atomic_set(&devr->x1->usecnt, 0);
  1793. mutex_init(&devr->x1->tgt_qp_mutex);
  1794. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  1795. memset(&attr, 0, sizeof(attr));
  1796. attr.attr.max_sge = 1;
  1797. attr.attr.max_wr = 1;
  1798. attr.srq_type = IB_SRQT_XRC;
  1799. attr.ext.xrc.cq = devr->c0;
  1800. attr.ext.xrc.xrcd = devr->x0;
  1801. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1802. if (IS_ERR(devr->s0)) {
  1803. ret = PTR_ERR(devr->s0);
  1804. goto error4;
  1805. }
  1806. devr->s0->device = &dev->ib_dev;
  1807. devr->s0->pd = devr->p0;
  1808. devr->s0->uobject = NULL;
  1809. devr->s0->event_handler = NULL;
  1810. devr->s0->srq_context = NULL;
  1811. devr->s0->srq_type = IB_SRQT_XRC;
  1812. devr->s0->ext.xrc.xrcd = devr->x0;
  1813. devr->s0->ext.xrc.cq = devr->c0;
  1814. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  1815. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  1816. atomic_inc(&devr->p0->usecnt);
  1817. atomic_set(&devr->s0->usecnt, 0);
  1818. memset(&attr, 0, sizeof(attr));
  1819. attr.attr.max_sge = 1;
  1820. attr.attr.max_wr = 1;
  1821. attr.srq_type = IB_SRQT_BASIC;
  1822. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1823. if (IS_ERR(devr->s1)) {
  1824. ret = PTR_ERR(devr->s1);
  1825. goto error5;
  1826. }
  1827. devr->s1->device = &dev->ib_dev;
  1828. devr->s1->pd = devr->p0;
  1829. devr->s1->uobject = NULL;
  1830. devr->s1->event_handler = NULL;
  1831. devr->s1->srq_context = NULL;
  1832. devr->s1->srq_type = IB_SRQT_BASIC;
  1833. devr->s1->ext.xrc.cq = devr->c0;
  1834. atomic_inc(&devr->p0->usecnt);
  1835. atomic_set(&devr->s0->usecnt, 0);
  1836. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  1837. INIT_WORK(&devr->ports[port].pkey_change_work,
  1838. pkey_change_handler);
  1839. devr->ports[port].devr = devr;
  1840. }
  1841. return 0;
  1842. error5:
  1843. mlx5_ib_destroy_srq(devr->s0);
  1844. error4:
  1845. mlx5_ib_dealloc_xrcd(devr->x1);
  1846. error3:
  1847. mlx5_ib_dealloc_xrcd(devr->x0);
  1848. error2:
  1849. mlx5_ib_destroy_cq(devr->c0);
  1850. error1:
  1851. mlx5_ib_dealloc_pd(devr->p0);
  1852. error0:
  1853. return ret;
  1854. }
  1855. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  1856. {
  1857. struct mlx5_ib_dev *dev =
  1858. container_of(devr, struct mlx5_ib_dev, devr);
  1859. int port;
  1860. mlx5_ib_destroy_srq(devr->s1);
  1861. mlx5_ib_destroy_srq(devr->s0);
  1862. mlx5_ib_dealloc_xrcd(devr->x0);
  1863. mlx5_ib_dealloc_xrcd(devr->x1);
  1864. mlx5_ib_destroy_cq(devr->c0);
  1865. mlx5_ib_dealloc_pd(devr->p0);
  1866. /* Make sure no change P_Key work items are still executing */
  1867. for (port = 0; port < dev->num_ports; ++port)
  1868. cancel_work_sync(&devr->ports[port].pkey_change_work);
  1869. }
  1870. static u32 get_core_cap_flags(struct ib_device *ibdev)
  1871. {
  1872. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1873. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  1874. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  1875. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  1876. u32 ret = 0;
  1877. if (ll == IB_LINK_LAYER_INFINIBAND)
  1878. return RDMA_CORE_PORT_IBA_IB;
  1879. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  1880. return 0;
  1881. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  1882. return 0;
  1883. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  1884. ret |= RDMA_CORE_PORT_IBA_ROCE;
  1885. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  1886. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  1887. return ret;
  1888. }
  1889. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  1890. struct ib_port_immutable *immutable)
  1891. {
  1892. struct ib_port_attr attr;
  1893. int err;
  1894. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  1895. if (err)
  1896. return err;
  1897. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  1898. immutable->gid_tbl_len = attr.gid_tbl_len;
  1899. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  1900. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  1901. return 0;
  1902. }
  1903. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  1904. {
  1905. int err;
  1906. dev->roce.nb.notifier_call = mlx5_netdev_event;
  1907. err = register_netdevice_notifier(&dev->roce.nb);
  1908. if (err)
  1909. return err;
  1910. err = mlx5_nic_vport_enable_roce(dev->mdev);
  1911. if (err)
  1912. goto err_unregister_netdevice_notifier;
  1913. return 0;
  1914. err_unregister_netdevice_notifier:
  1915. unregister_netdevice_notifier(&dev->roce.nb);
  1916. return err;
  1917. }
  1918. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  1919. {
  1920. mlx5_nic_vport_disable_roce(dev->mdev);
  1921. unregister_netdevice_notifier(&dev->roce.nb);
  1922. }
  1923. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  1924. {
  1925. struct mlx5_ib_dev *dev;
  1926. enum rdma_link_layer ll;
  1927. int port_type_cap;
  1928. int err;
  1929. int i;
  1930. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  1931. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  1932. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  1933. return NULL;
  1934. printk_once(KERN_INFO "%s", mlx5_version);
  1935. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  1936. if (!dev)
  1937. return NULL;
  1938. dev->mdev = mdev;
  1939. rwlock_init(&dev->roce.netdev_lock);
  1940. err = get_port_caps(dev);
  1941. if (err)
  1942. goto err_dealloc;
  1943. if (mlx5_use_mad_ifc(dev))
  1944. get_ext_port_caps(dev);
  1945. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  1946. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  1947. dev->ib_dev.owner = THIS_MODULE;
  1948. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  1949. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  1950. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  1951. dev->ib_dev.phys_port_cnt = dev->num_ports;
  1952. dev->ib_dev.num_comp_vectors =
  1953. dev->mdev->priv.eq_table.num_comp_vectors;
  1954. dev->ib_dev.dma_device = &mdev->pdev->dev;
  1955. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  1956. dev->ib_dev.uverbs_cmd_mask =
  1957. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1958. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1959. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1960. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1961. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1962. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1963. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  1964. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1965. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1966. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1967. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1968. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1969. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1970. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1971. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1972. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1973. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1974. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1975. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1976. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1977. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1978. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1979. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  1980. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  1981. dev->ib_dev.uverbs_ex_cmd_mask =
  1982. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  1983. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  1984. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  1985. dev->ib_dev.query_device = mlx5_ib_query_device;
  1986. dev->ib_dev.query_port = mlx5_ib_query_port;
  1987. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  1988. if (ll == IB_LINK_LAYER_ETHERNET)
  1989. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  1990. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  1991. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  1992. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  1993. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  1994. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  1995. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  1996. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  1997. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  1998. dev->ib_dev.mmap = mlx5_ib_mmap;
  1999. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2000. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2001. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2002. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2003. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2004. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2005. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2006. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2007. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2008. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2009. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2010. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2011. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2012. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2013. dev->ib_dev.post_send = mlx5_ib_post_send;
  2014. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2015. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2016. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2017. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2018. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2019. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2020. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2021. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2022. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2023. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2024. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2025. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2026. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2027. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2028. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2029. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2030. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2031. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2032. if (mlx5_core_is_pf(mdev)) {
  2033. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2034. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2035. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2036. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2037. }
  2038. mlx5_ib_internal_fill_odp_caps(dev);
  2039. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2040. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2041. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2042. dev->ib_dev.uverbs_cmd_mask |=
  2043. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2044. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2045. }
  2046. if (MLX5_CAP_GEN(mdev, xrc)) {
  2047. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2048. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2049. dev->ib_dev.uverbs_cmd_mask |=
  2050. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2051. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2052. }
  2053. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2054. IB_LINK_LAYER_ETHERNET) {
  2055. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2056. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2057. dev->ib_dev.uverbs_ex_cmd_mask |=
  2058. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2059. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  2060. }
  2061. err = init_node_data(dev);
  2062. if (err)
  2063. goto err_dealloc;
  2064. mutex_init(&dev->flow_db.lock);
  2065. mutex_init(&dev->cap_mask_mutex);
  2066. if (ll == IB_LINK_LAYER_ETHERNET) {
  2067. err = mlx5_enable_roce(dev);
  2068. if (err)
  2069. goto err_dealloc;
  2070. }
  2071. err = create_dev_resources(&dev->devr);
  2072. if (err)
  2073. goto err_disable_roce;
  2074. err = mlx5_ib_odp_init_one(dev);
  2075. if (err)
  2076. goto err_rsrc;
  2077. err = ib_register_device(&dev->ib_dev, NULL);
  2078. if (err)
  2079. goto err_odp;
  2080. err = create_umr_res(dev);
  2081. if (err)
  2082. goto err_dev;
  2083. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2084. err = device_create_file(&dev->ib_dev.dev,
  2085. mlx5_class_attributes[i]);
  2086. if (err)
  2087. goto err_umrc;
  2088. }
  2089. dev->ib_active = true;
  2090. return dev;
  2091. err_umrc:
  2092. destroy_umrc_res(dev);
  2093. err_dev:
  2094. ib_unregister_device(&dev->ib_dev);
  2095. err_odp:
  2096. mlx5_ib_odp_remove_one(dev);
  2097. err_rsrc:
  2098. destroy_dev_resources(&dev->devr);
  2099. err_disable_roce:
  2100. if (ll == IB_LINK_LAYER_ETHERNET)
  2101. mlx5_disable_roce(dev);
  2102. err_dealloc:
  2103. ib_dealloc_device((struct ib_device *)dev);
  2104. return NULL;
  2105. }
  2106. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2107. {
  2108. struct mlx5_ib_dev *dev = context;
  2109. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2110. ib_unregister_device(&dev->ib_dev);
  2111. destroy_umrc_res(dev);
  2112. mlx5_ib_odp_remove_one(dev);
  2113. destroy_dev_resources(&dev->devr);
  2114. if (ll == IB_LINK_LAYER_ETHERNET)
  2115. mlx5_disable_roce(dev);
  2116. ib_dealloc_device(&dev->ib_dev);
  2117. }
  2118. static struct mlx5_interface mlx5_ib_interface = {
  2119. .add = mlx5_ib_add,
  2120. .remove = mlx5_ib_remove,
  2121. .event = mlx5_ib_event,
  2122. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2123. };
  2124. static int __init mlx5_ib_init(void)
  2125. {
  2126. int err;
  2127. if (deprecated_prof_sel != 2)
  2128. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2129. err = mlx5_ib_odp_init();
  2130. if (err)
  2131. return err;
  2132. err = mlx5_register_interface(&mlx5_ib_interface);
  2133. if (err)
  2134. goto clean_odp;
  2135. return err;
  2136. clean_odp:
  2137. mlx5_ib_odp_cleanup();
  2138. return err;
  2139. }
  2140. static void __exit mlx5_ib_cleanup(void)
  2141. {
  2142. mlx5_unregister_interface(&mlx5_ib_interface);
  2143. mlx5_ib_odp_cleanup();
  2144. }
  2145. module_init(mlx5_ib_init);
  2146. module_exit(mlx5_ib_cleanup);