omap_hwmod.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <linux/bootmem.h>
  144. #include <linux/platform_data/ti-sysc.h>
  145. #include <dt-bindings/bus/ti-sysc.h>
  146. #include <asm/system_misc.h>
  147. #include "clock.h"
  148. #include "omap_hwmod.h"
  149. #include "soc.h"
  150. #include "common.h"
  151. #include "clockdomain.h"
  152. #include "powerdomain.h"
  153. #include "cm2xxx.h"
  154. #include "cm3xxx.h"
  155. #include "cm33xx.h"
  156. #include "prm.h"
  157. #include "prm3xxx.h"
  158. #include "prm44xx.h"
  159. #include "prm33xx.h"
  160. #include "prminst44xx.h"
  161. #include "pm.h"
  162. /* Name of the OMAP hwmod for the MPU */
  163. #define MPU_INITIATOR_NAME "mpu"
  164. /*
  165. * Number of struct omap_hwmod_link records per struct
  166. * omap_hwmod_ocp_if record (master->slave and slave->master)
  167. */
  168. #define LINKS_PER_OCP_IF 2
  169. /*
  170. * Address offset (in bytes) between the reset control and the reset
  171. * status registers: 4 bytes on OMAP4
  172. */
  173. #define OMAP4_RST_CTRL_ST_OFFSET 4
  174. /*
  175. * Maximum length for module clock handle names
  176. */
  177. #define MOD_CLK_MAX_NAME_LEN 32
  178. /**
  179. * struct clkctrl_provider - clkctrl provider mapping data
  180. * @addr: base address for the provider
  181. * @size: size of the provider address space
  182. * @offset: offset of the provider from PRCM instance base
  183. * @node: device node associated with the provider
  184. * @link: list link
  185. */
  186. struct clkctrl_provider {
  187. u32 addr;
  188. u32 size;
  189. u16 offset;
  190. struct device_node *node;
  191. struct list_head link;
  192. };
  193. static LIST_HEAD(clkctrl_providers);
  194. /**
  195. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  196. * @enable_module: function to enable a module (via MODULEMODE)
  197. * @disable_module: function to disable a module (via MODULEMODE)
  198. *
  199. * XXX Eventually this functionality will be hidden inside the PRM/CM
  200. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  201. * conditionals in this code.
  202. */
  203. struct omap_hwmod_soc_ops {
  204. void (*enable_module)(struct omap_hwmod *oh);
  205. int (*disable_module)(struct omap_hwmod *oh);
  206. int (*wait_target_ready)(struct omap_hwmod *oh);
  207. int (*assert_hardreset)(struct omap_hwmod *oh,
  208. struct omap_hwmod_rst_info *ohri);
  209. int (*deassert_hardreset)(struct omap_hwmod *oh,
  210. struct omap_hwmod_rst_info *ohri);
  211. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  212. struct omap_hwmod_rst_info *ohri);
  213. int (*init_clkdm)(struct omap_hwmod *oh);
  214. void (*update_context_lost)(struct omap_hwmod *oh);
  215. int (*get_context_lost)(struct omap_hwmod *oh);
  216. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  217. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  218. };
  219. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  220. static struct omap_hwmod_soc_ops soc_ops;
  221. /* omap_hwmod_list contains all registered struct omap_hwmods */
  222. static LIST_HEAD(omap_hwmod_list);
  223. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  224. static struct omap_hwmod *mpu_oh;
  225. /* inited: set to true once the hwmod code is initialized */
  226. static bool inited;
  227. /* Private functions */
  228. /**
  229. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  230. * @oh: struct omap_hwmod *
  231. *
  232. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  233. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  234. * OCP_SYSCONFIG register or 0 upon success.
  235. */
  236. static int _update_sysc_cache(struct omap_hwmod *oh)
  237. {
  238. if (!oh->class->sysc) {
  239. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  240. return -EINVAL;
  241. }
  242. /* XXX ensure module interface clock is up */
  243. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  244. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  245. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  246. return 0;
  247. }
  248. /**
  249. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  250. * @v: OCP_SYSCONFIG value to write
  251. * @oh: struct omap_hwmod *
  252. *
  253. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  254. * one. No return value.
  255. */
  256. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  257. {
  258. if (!oh->class->sysc) {
  259. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  260. return;
  261. }
  262. /* XXX ensure module interface clock is up */
  263. /* Module might have lost context, always update cache and register */
  264. oh->_sysc_cache = v;
  265. /*
  266. * Some IP blocks (such as RTC) require unlocking of IP before
  267. * accessing its registers. If a function pointer is present
  268. * to unlock, then call it before accessing sysconfig and
  269. * call lock after writing sysconfig.
  270. */
  271. if (oh->class->unlock)
  272. oh->class->unlock(oh);
  273. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  274. if (oh->class->lock)
  275. oh->class->lock(oh);
  276. }
  277. /**
  278. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  279. * @oh: struct omap_hwmod *
  280. * @standbymode: MIDLEMODE field bits
  281. * @v: pointer to register contents to modify
  282. *
  283. * Update the master standby mode bits in @v to be @standbymode for
  284. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  285. * upon error or 0 upon success.
  286. */
  287. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  288. u32 *v)
  289. {
  290. u32 mstandby_mask;
  291. u8 mstandby_shift;
  292. if (!oh->class->sysc ||
  293. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  294. return -EINVAL;
  295. if (!oh->class->sysc->sysc_fields) {
  296. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  297. return -EINVAL;
  298. }
  299. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  300. mstandby_mask = (0x3 << mstandby_shift);
  301. *v &= ~mstandby_mask;
  302. *v |= __ffs(standbymode) << mstandby_shift;
  303. return 0;
  304. }
  305. /**
  306. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  307. * @oh: struct omap_hwmod *
  308. * @idlemode: SIDLEMODE field bits
  309. * @v: pointer to register contents to modify
  310. *
  311. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  312. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  313. * or 0 upon success.
  314. */
  315. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  316. {
  317. u32 sidle_mask;
  318. u8 sidle_shift;
  319. if (!oh->class->sysc ||
  320. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  321. return -EINVAL;
  322. if (!oh->class->sysc->sysc_fields) {
  323. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  324. return -EINVAL;
  325. }
  326. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  327. sidle_mask = (0x3 << sidle_shift);
  328. *v &= ~sidle_mask;
  329. *v |= __ffs(idlemode) << sidle_shift;
  330. return 0;
  331. }
  332. /**
  333. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  334. * @oh: struct omap_hwmod *
  335. * @clockact: CLOCKACTIVITY field bits
  336. * @v: pointer to register contents to modify
  337. *
  338. * Update the clockactivity mode bits in @v to be @clockact for the
  339. * @oh hwmod. Used for additional powersaving on some modules. Does
  340. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  341. * success.
  342. */
  343. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  344. {
  345. u32 clkact_mask;
  346. u8 clkact_shift;
  347. if (!oh->class->sysc ||
  348. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  349. return -EINVAL;
  350. if (!oh->class->sysc->sysc_fields) {
  351. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  352. return -EINVAL;
  353. }
  354. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  355. clkact_mask = (0x3 << clkact_shift);
  356. *v &= ~clkact_mask;
  357. *v |= clockact << clkact_shift;
  358. return 0;
  359. }
  360. /**
  361. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  362. * @oh: struct omap_hwmod *
  363. * @v: pointer to register contents to modify
  364. *
  365. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  366. * error or 0 upon success.
  367. */
  368. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  369. {
  370. u32 softrst_mask;
  371. if (!oh->class->sysc ||
  372. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  373. return -EINVAL;
  374. if (!oh->class->sysc->sysc_fields) {
  375. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  376. return -EINVAL;
  377. }
  378. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  379. *v |= softrst_mask;
  380. return 0;
  381. }
  382. /**
  383. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  384. * @oh: struct omap_hwmod *
  385. * @v: pointer to register contents to modify
  386. *
  387. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  388. * error or 0 upon success.
  389. */
  390. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  391. {
  392. u32 softrst_mask;
  393. if (!oh->class->sysc ||
  394. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  395. return -EINVAL;
  396. if (!oh->class->sysc->sysc_fields) {
  397. WARN(1,
  398. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  399. oh->name);
  400. return -EINVAL;
  401. }
  402. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  403. *v &= ~softrst_mask;
  404. return 0;
  405. }
  406. /**
  407. * _wait_softreset_complete - wait for an OCP softreset to complete
  408. * @oh: struct omap_hwmod * to wait on
  409. *
  410. * Wait until the IP block represented by @oh reports that its OCP
  411. * softreset is complete. This can be triggered by software (see
  412. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  413. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  414. * microseconds. Returns the number of microseconds waited.
  415. */
  416. static int _wait_softreset_complete(struct omap_hwmod *oh)
  417. {
  418. struct omap_hwmod_class_sysconfig *sysc;
  419. u32 softrst_mask;
  420. int c = 0;
  421. sysc = oh->class->sysc;
  422. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
  423. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  424. & SYSS_RESETDONE_MASK),
  425. MAX_MODULE_SOFTRESET_WAIT, c);
  426. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  427. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  428. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  429. & softrst_mask),
  430. MAX_MODULE_SOFTRESET_WAIT, c);
  431. }
  432. return c;
  433. }
  434. /**
  435. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  436. * @oh: struct omap_hwmod *
  437. *
  438. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  439. * of some modules. When the DMA must perform read/write accesses, the
  440. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  441. * for power management, software must set the DMADISABLE bit back to 1.
  442. *
  443. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  444. * error or 0 upon success.
  445. */
  446. static int _set_dmadisable(struct omap_hwmod *oh)
  447. {
  448. u32 v;
  449. u32 dmadisable_mask;
  450. if (!oh->class->sysc ||
  451. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  452. return -EINVAL;
  453. if (!oh->class->sysc->sysc_fields) {
  454. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  455. return -EINVAL;
  456. }
  457. /* clocks must be on for this operation */
  458. if (oh->_state != _HWMOD_STATE_ENABLED) {
  459. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  460. return -EINVAL;
  461. }
  462. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  463. v = oh->_sysc_cache;
  464. dmadisable_mask =
  465. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  466. v |= dmadisable_mask;
  467. _write_sysconfig(v, oh);
  468. return 0;
  469. }
  470. /**
  471. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  472. * @oh: struct omap_hwmod *
  473. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  474. * @v: pointer to register contents to modify
  475. *
  476. * Update the module autoidle bit in @v to be @autoidle for the @oh
  477. * hwmod. The autoidle bit controls whether the module can gate
  478. * internal clocks automatically when it isn't doing anything; the
  479. * exact function of this bit varies on a per-module basis. This
  480. * function does not write to the hardware. Returns -EINVAL upon
  481. * error or 0 upon success.
  482. */
  483. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  484. u32 *v)
  485. {
  486. u32 autoidle_mask;
  487. u8 autoidle_shift;
  488. if (!oh->class->sysc ||
  489. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  490. return -EINVAL;
  491. if (!oh->class->sysc->sysc_fields) {
  492. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  493. return -EINVAL;
  494. }
  495. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  496. autoidle_mask = (0x1 << autoidle_shift);
  497. *v &= ~autoidle_mask;
  498. *v |= autoidle << autoidle_shift;
  499. return 0;
  500. }
  501. /**
  502. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  503. * @oh: struct omap_hwmod *
  504. *
  505. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  506. * upon error or 0 upon success.
  507. */
  508. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  509. {
  510. if (!oh->class->sysc ||
  511. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  512. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  513. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  514. return -EINVAL;
  515. if (!oh->class->sysc->sysc_fields) {
  516. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  517. return -EINVAL;
  518. }
  519. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  520. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  521. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  522. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  523. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  524. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  525. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  526. return 0;
  527. }
  528. /**
  529. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  530. * @oh: struct omap_hwmod *
  531. *
  532. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  533. * upon error or 0 upon success.
  534. */
  535. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  536. {
  537. if (!oh->class->sysc ||
  538. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  539. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  540. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  541. return -EINVAL;
  542. if (!oh->class->sysc->sysc_fields) {
  543. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  544. return -EINVAL;
  545. }
  546. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  547. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  548. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  549. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  550. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  551. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  552. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  553. return 0;
  554. }
  555. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  556. {
  557. struct clk_hw_omap *clk;
  558. if (oh->clkdm) {
  559. return oh->clkdm;
  560. } else if (oh->_clk) {
  561. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  562. return NULL;
  563. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  564. return clk->clkdm;
  565. }
  566. return NULL;
  567. }
  568. /**
  569. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  570. * @oh: struct omap_hwmod *
  571. *
  572. * Prevent the hardware module @oh from entering idle while the
  573. * hardare module initiator @init_oh is active. Useful when a module
  574. * will be accessed by a particular initiator (e.g., if a module will
  575. * be accessed by the IVA, there should be a sleepdep between the IVA
  576. * initiator and the module). Only applies to modules in smart-idle
  577. * mode. If the clockdomain is marked as not needing autodeps, return
  578. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  579. * passes along clkdm_add_sleepdep() value upon success.
  580. */
  581. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  582. {
  583. struct clockdomain *clkdm, *init_clkdm;
  584. clkdm = _get_clkdm(oh);
  585. init_clkdm = _get_clkdm(init_oh);
  586. if (!clkdm || !init_clkdm)
  587. return -EINVAL;
  588. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  589. return 0;
  590. return clkdm_add_sleepdep(clkdm, init_clkdm);
  591. }
  592. /**
  593. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  594. * @oh: struct omap_hwmod *
  595. *
  596. * Allow the hardware module @oh to enter idle while the hardare
  597. * module initiator @init_oh is active. Useful when a module will not
  598. * be accessed by a particular initiator (e.g., if a module will not
  599. * be accessed by the IVA, there should be no sleepdep between the IVA
  600. * initiator and the module). Only applies to modules in smart-idle
  601. * mode. If the clockdomain is marked as not needing autodeps, return
  602. * 0 without doing anything. Returns -EINVAL upon error or passes
  603. * along clkdm_del_sleepdep() value upon success.
  604. */
  605. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  606. {
  607. struct clockdomain *clkdm, *init_clkdm;
  608. clkdm = _get_clkdm(oh);
  609. init_clkdm = _get_clkdm(init_oh);
  610. if (!clkdm || !init_clkdm)
  611. return -EINVAL;
  612. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  613. return 0;
  614. return clkdm_del_sleepdep(clkdm, init_clkdm);
  615. }
  616. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  617. { .compatible = "ti,clkctrl" },
  618. { }
  619. };
  620. static int __init _setup_clkctrl_provider(struct device_node *np)
  621. {
  622. const __be32 *addrp;
  623. struct clkctrl_provider *provider;
  624. u64 size;
  625. provider = memblock_virt_alloc(sizeof(*provider), 0);
  626. if (!provider)
  627. return -ENOMEM;
  628. addrp = of_get_address(np, 0, &size, NULL);
  629. provider->addr = (u32)of_translate_address(np, addrp);
  630. addrp = of_get_address(np->parent, 0, NULL, NULL);
  631. provider->offset = provider->addr -
  632. (u32)of_translate_address(np->parent, addrp);
  633. provider->addr &= ~0xff;
  634. provider->size = size | 0xff;
  635. provider->node = np;
  636. pr_debug("%s: %s: %x...%x [+%x]\n", __func__, np->parent->name,
  637. provider->addr, provider->addr + provider->size,
  638. provider->offset);
  639. list_add(&provider->link, &clkctrl_providers);
  640. return 0;
  641. }
  642. static int __init _init_clkctrl_providers(void)
  643. {
  644. struct device_node *np;
  645. int ret = 0;
  646. for_each_matching_node(np, ti_clkctrl_match_table) {
  647. ret = _setup_clkctrl_provider(np);
  648. if (ret)
  649. break;
  650. }
  651. return ret;
  652. }
  653. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  654. {
  655. if (!oh->prcm.omap4.modulemode)
  656. return 0;
  657. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  658. oh->clkdm->cm_inst,
  659. oh->prcm.omap4.clkctrl_offs);
  660. }
  661. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  662. {
  663. struct clkctrl_provider *provider;
  664. struct clk *clk;
  665. u32 addr;
  666. if (!soc_ops.xlate_clkctrl)
  667. return NULL;
  668. addr = soc_ops.xlate_clkctrl(oh);
  669. if (!addr)
  670. return NULL;
  671. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  672. list_for_each_entry(provider, &clkctrl_providers, link) {
  673. if (provider->addr <= addr &&
  674. provider->addr + provider->size >= addr) {
  675. struct of_phandle_args clkspec;
  676. clkspec.np = provider->node;
  677. clkspec.args_count = 2;
  678. clkspec.args[0] = addr - provider->addr -
  679. provider->offset;
  680. clkspec.args[1] = 0;
  681. clk = of_clk_get_from_provider(&clkspec);
  682. pr_debug("%s: %s got %p (offset=%x, provider=%s)\n",
  683. __func__, oh->name, clk, clkspec.args[0],
  684. provider->node->parent->name);
  685. return clk;
  686. }
  687. }
  688. return NULL;
  689. }
  690. /**
  691. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  692. * @oh: struct omap_hwmod *
  693. *
  694. * Called from _init_clocks(). Populates the @oh _clk (main
  695. * functional clock pointer) if a clock matching the hwmod name is found,
  696. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  697. */
  698. static int _init_main_clk(struct omap_hwmod *oh)
  699. {
  700. int ret = 0;
  701. struct clk *clk = NULL;
  702. clk = _lookup_clkctrl_clk(oh);
  703. if (!IS_ERR_OR_NULL(clk)) {
  704. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  705. __clk_get_name(clk), oh->name);
  706. oh->main_clk = __clk_get_name(clk);
  707. oh->_clk = clk;
  708. soc_ops.disable_direct_prcm(oh);
  709. } else {
  710. if (!oh->main_clk)
  711. return 0;
  712. oh->_clk = clk_get(NULL, oh->main_clk);
  713. }
  714. if (IS_ERR(oh->_clk)) {
  715. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  716. oh->name, oh->main_clk);
  717. return -EINVAL;
  718. }
  719. /*
  720. * HACK: This needs a re-visit once clk_prepare() is implemented
  721. * to do something meaningful. Today its just a no-op.
  722. * If clk_prepare() is used at some point to do things like
  723. * voltage scaling etc, then this would have to be moved to
  724. * some point where subsystems like i2c and pmic become
  725. * available.
  726. */
  727. clk_prepare(oh->_clk);
  728. if (!_get_clkdm(oh))
  729. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  730. oh->name, oh->main_clk);
  731. return ret;
  732. }
  733. /**
  734. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  735. * @oh: struct omap_hwmod *
  736. *
  737. * Called from _init_clocks(). Populates the @oh OCP slave interface
  738. * clock pointers. Returns 0 on success or -EINVAL on error.
  739. */
  740. static int _init_interface_clks(struct omap_hwmod *oh)
  741. {
  742. struct omap_hwmod_ocp_if *os;
  743. struct clk *c;
  744. int ret = 0;
  745. list_for_each_entry(os, &oh->slave_ports, node) {
  746. if (!os->clk)
  747. continue;
  748. c = clk_get(NULL, os->clk);
  749. if (IS_ERR(c)) {
  750. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  751. oh->name, os->clk);
  752. ret = -EINVAL;
  753. continue;
  754. }
  755. os->_clk = c;
  756. /*
  757. * HACK: This needs a re-visit once clk_prepare() is implemented
  758. * to do something meaningful. Today its just a no-op.
  759. * If clk_prepare() is used at some point to do things like
  760. * voltage scaling etc, then this would have to be moved to
  761. * some point where subsystems like i2c and pmic become
  762. * available.
  763. */
  764. clk_prepare(os->_clk);
  765. }
  766. return ret;
  767. }
  768. /**
  769. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  770. * @oh: struct omap_hwmod *
  771. *
  772. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  773. * clock pointers. Returns 0 on success or -EINVAL on error.
  774. */
  775. static int _init_opt_clks(struct omap_hwmod *oh)
  776. {
  777. struct omap_hwmod_opt_clk *oc;
  778. struct clk *c;
  779. int i;
  780. int ret = 0;
  781. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  782. c = clk_get(NULL, oc->clk);
  783. if (IS_ERR(c)) {
  784. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  785. oh->name, oc->clk);
  786. ret = -EINVAL;
  787. continue;
  788. }
  789. oc->_clk = c;
  790. /*
  791. * HACK: This needs a re-visit once clk_prepare() is implemented
  792. * to do something meaningful. Today its just a no-op.
  793. * If clk_prepare() is used at some point to do things like
  794. * voltage scaling etc, then this would have to be moved to
  795. * some point where subsystems like i2c and pmic become
  796. * available.
  797. */
  798. clk_prepare(oc->_clk);
  799. }
  800. return ret;
  801. }
  802. static void _enable_optional_clocks(struct omap_hwmod *oh)
  803. {
  804. struct omap_hwmod_opt_clk *oc;
  805. int i;
  806. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  807. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  808. if (oc->_clk) {
  809. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  810. __clk_get_name(oc->_clk));
  811. clk_enable(oc->_clk);
  812. }
  813. }
  814. static void _disable_optional_clocks(struct omap_hwmod *oh)
  815. {
  816. struct omap_hwmod_opt_clk *oc;
  817. int i;
  818. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  819. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  820. if (oc->_clk) {
  821. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  822. __clk_get_name(oc->_clk));
  823. clk_disable(oc->_clk);
  824. }
  825. }
  826. /**
  827. * _enable_clocks - enable hwmod main clock and interface clocks
  828. * @oh: struct omap_hwmod *
  829. *
  830. * Enables all clocks necessary for register reads and writes to succeed
  831. * on the hwmod @oh. Returns 0.
  832. */
  833. static int _enable_clocks(struct omap_hwmod *oh)
  834. {
  835. struct omap_hwmod_ocp_if *os;
  836. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  837. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  838. _enable_optional_clocks(oh);
  839. if (oh->_clk)
  840. clk_enable(oh->_clk);
  841. list_for_each_entry(os, &oh->slave_ports, node) {
  842. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  843. clk_enable(os->_clk);
  844. }
  845. /* The opt clocks are controlled by the device driver. */
  846. return 0;
  847. }
  848. /**
  849. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  850. * @oh: struct omap_hwmod *
  851. */
  852. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  853. {
  854. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  855. return true;
  856. return false;
  857. }
  858. /**
  859. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  860. * @oh: struct omap_hwmod *
  861. */
  862. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  863. {
  864. if (oh->prcm.omap4.clkctrl_offs)
  865. return true;
  866. if (!oh->prcm.omap4.clkctrl_offs &&
  867. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  868. return true;
  869. return false;
  870. }
  871. /**
  872. * _disable_clocks - disable hwmod main clock and interface clocks
  873. * @oh: struct omap_hwmod *
  874. *
  875. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  876. */
  877. static int _disable_clocks(struct omap_hwmod *oh)
  878. {
  879. struct omap_hwmod_ocp_if *os;
  880. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  881. if (oh->_clk)
  882. clk_disable(oh->_clk);
  883. list_for_each_entry(os, &oh->slave_ports, node) {
  884. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  885. clk_disable(os->_clk);
  886. }
  887. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  888. _disable_optional_clocks(oh);
  889. /* The opt clocks are controlled by the device driver. */
  890. return 0;
  891. }
  892. /**
  893. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  894. * @oh: struct omap_hwmod *
  895. *
  896. * Enables the PRCM module mode related to the hwmod @oh.
  897. * No return value.
  898. */
  899. static void _omap4_enable_module(struct omap_hwmod *oh)
  900. {
  901. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  902. _omap4_clkctrl_managed_by_clkfwk(oh))
  903. return;
  904. pr_debug("omap_hwmod: %s: %s: %d\n",
  905. oh->name, __func__, oh->prcm.omap4.modulemode);
  906. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  907. oh->clkdm->prcm_partition,
  908. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  909. }
  910. /**
  911. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  912. * @oh: struct omap_hwmod *
  913. *
  914. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  915. * does not have an IDLEST bit or if the module successfully enters
  916. * slave idle; otherwise, pass along the return value of the
  917. * appropriate *_cm*_wait_module_idle() function.
  918. */
  919. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  920. {
  921. if (!oh)
  922. return -EINVAL;
  923. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  924. return 0;
  925. if (oh->flags & HWMOD_NO_IDLEST)
  926. return 0;
  927. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  928. return 0;
  929. if (!_omap4_has_clkctrl_clock(oh))
  930. return 0;
  931. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  932. oh->clkdm->cm_inst,
  933. oh->prcm.omap4.clkctrl_offs, 0);
  934. }
  935. /**
  936. * _save_mpu_port_index - find and save the index to @oh's MPU port
  937. * @oh: struct omap_hwmod *
  938. *
  939. * Determines the array index of the OCP slave port that the MPU uses
  940. * to address the device, and saves it into the struct omap_hwmod.
  941. * Intended to be called during hwmod registration only. No return
  942. * value.
  943. */
  944. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  945. {
  946. struct omap_hwmod_ocp_if *os = NULL;
  947. if (!oh)
  948. return;
  949. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  950. list_for_each_entry(os, &oh->slave_ports, node) {
  951. if (os->user & OCP_USER_MPU) {
  952. oh->_mpu_port = os;
  953. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  954. break;
  955. }
  956. }
  957. return;
  958. }
  959. /**
  960. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  961. * @oh: struct omap_hwmod *
  962. *
  963. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  964. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  965. * communicate with the IP block. This interface need not be directly
  966. * connected to the MPU (and almost certainly is not), but is directly
  967. * connected to the IP block represented by @oh. Returns a pointer
  968. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  969. * error or if there does not appear to be a path from the MPU to this
  970. * IP block.
  971. */
  972. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  973. {
  974. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  975. return NULL;
  976. return oh->_mpu_port;
  977. };
  978. /**
  979. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  980. * @oh: struct omap_hwmod *
  981. *
  982. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  983. * by @oh is set to indicate to the PRCM that the IP block is active.
  984. * Usually this means placing the module into smart-idle mode and
  985. * smart-standby, but if there is a bug in the automatic idle handling
  986. * for the IP block, it may need to be placed into the force-idle or
  987. * no-idle variants of these modes. No return value.
  988. */
  989. static void _enable_sysc(struct omap_hwmod *oh)
  990. {
  991. u8 idlemode, sf;
  992. u32 v;
  993. bool clkdm_act;
  994. struct clockdomain *clkdm;
  995. if (!oh->class->sysc)
  996. return;
  997. /*
  998. * Wait until reset has completed, this is needed as the IP
  999. * block is reset automatically by hardware in some cases
  1000. * (off-mode for example), and the drivers require the
  1001. * IP to be ready when they access it
  1002. */
  1003. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1004. _enable_optional_clocks(oh);
  1005. _wait_softreset_complete(oh);
  1006. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1007. _disable_optional_clocks(oh);
  1008. v = oh->_sysc_cache;
  1009. sf = oh->class->sysc->sysc_flags;
  1010. clkdm = _get_clkdm(oh);
  1011. if (sf & SYSC_HAS_SIDLEMODE) {
  1012. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1013. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1014. idlemode = HWMOD_IDLEMODE_NO;
  1015. } else {
  1016. if (sf & SYSC_HAS_ENAWAKEUP)
  1017. _enable_wakeup(oh, &v);
  1018. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1019. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1020. else
  1021. idlemode = HWMOD_IDLEMODE_SMART;
  1022. }
  1023. /*
  1024. * This is special handling for some IPs like
  1025. * 32k sync timer. Force them to idle!
  1026. */
  1027. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1028. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1029. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1030. idlemode = HWMOD_IDLEMODE_FORCE;
  1031. _set_slave_idlemode(oh, idlemode, &v);
  1032. }
  1033. if (sf & SYSC_HAS_MIDLEMODE) {
  1034. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1035. idlemode = HWMOD_IDLEMODE_FORCE;
  1036. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1037. idlemode = HWMOD_IDLEMODE_NO;
  1038. } else {
  1039. if (sf & SYSC_HAS_ENAWAKEUP)
  1040. _enable_wakeup(oh, &v);
  1041. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1042. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1043. else
  1044. idlemode = HWMOD_IDLEMODE_SMART;
  1045. }
  1046. _set_master_standbymode(oh, idlemode, &v);
  1047. }
  1048. /*
  1049. * XXX The clock framework should handle this, by
  1050. * calling into this code. But this must wait until the
  1051. * clock structures are tagged with omap_hwmod entries
  1052. */
  1053. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1054. (sf & SYSC_HAS_CLOCKACTIVITY))
  1055. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1056. _write_sysconfig(v, oh);
  1057. /*
  1058. * Set the autoidle bit only after setting the smartidle bit
  1059. * Setting this will not have any impact on the other modules.
  1060. */
  1061. if (sf & SYSC_HAS_AUTOIDLE) {
  1062. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1063. 0 : 1;
  1064. _set_module_autoidle(oh, idlemode, &v);
  1065. _write_sysconfig(v, oh);
  1066. }
  1067. }
  1068. /**
  1069. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1070. * @oh: struct omap_hwmod *
  1071. *
  1072. * If module is marked as SWSUP_SIDLE, force the module into slave
  1073. * idle; otherwise, configure it for smart-idle. If module is marked
  1074. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1075. * configure it for smart-standby. No return value.
  1076. */
  1077. static void _idle_sysc(struct omap_hwmod *oh)
  1078. {
  1079. u8 idlemode, sf;
  1080. u32 v;
  1081. if (!oh->class->sysc)
  1082. return;
  1083. v = oh->_sysc_cache;
  1084. sf = oh->class->sysc->sysc_flags;
  1085. if (sf & SYSC_HAS_SIDLEMODE) {
  1086. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1087. idlemode = HWMOD_IDLEMODE_FORCE;
  1088. } else {
  1089. if (sf & SYSC_HAS_ENAWAKEUP)
  1090. _enable_wakeup(oh, &v);
  1091. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1092. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1093. else
  1094. idlemode = HWMOD_IDLEMODE_SMART;
  1095. }
  1096. _set_slave_idlemode(oh, idlemode, &v);
  1097. }
  1098. if (sf & SYSC_HAS_MIDLEMODE) {
  1099. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1100. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1101. idlemode = HWMOD_IDLEMODE_FORCE;
  1102. } else {
  1103. if (sf & SYSC_HAS_ENAWAKEUP)
  1104. _enable_wakeup(oh, &v);
  1105. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1106. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1107. else
  1108. idlemode = HWMOD_IDLEMODE_SMART;
  1109. }
  1110. _set_master_standbymode(oh, idlemode, &v);
  1111. }
  1112. /* If the cached value is the same as the new value, skip the write */
  1113. if (oh->_sysc_cache != v)
  1114. _write_sysconfig(v, oh);
  1115. }
  1116. /**
  1117. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1118. * @oh: struct omap_hwmod *
  1119. *
  1120. * Force the module into slave idle and master suspend. No return
  1121. * value.
  1122. */
  1123. static void _shutdown_sysc(struct omap_hwmod *oh)
  1124. {
  1125. u32 v;
  1126. u8 sf;
  1127. if (!oh->class->sysc)
  1128. return;
  1129. v = oh->_sysc_cache;
  1130. sf = oh->class->sysc->sysc_flags;
  1131. if (sf & SYSC_HAS_SIDLEMODE)
  1132. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1133. if (sf & SYSC_HAS_MIDLEMODE)
  1134. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1135. if (sf & SYSC_HAS_AUTOIDLE)
  1136. _set_module_autoidle(oh, 1, &v);
  1137. _write_sysconfig(v, oh);
  1138. }
  1139. /**
  1140. * _lookup - find an omap_hwmod by name
  1141. * @name: find an omap_hwmod by name
  1142. *
  1143. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1144. */
  1145. static struct omap_hwmod *_lookup(const char *name)
  1146. {
  1147. struct omap_hwmod *oh, *temp_oh;
  1148. oh = NULL;
  1149. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1150. if (!strcmp(name, temp_oh->name)) {
  1151. oh = temp_oh;
  1152. break;
  1153. }
  1154. }
  1155. return oh;
  1156. }
  1157. /**
  1158. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1159. * @oh: struct omap_hwmod *
  1160. *
  1161. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1162. * clockdomain pointer, and save it into the struct omap_hwmod.
  1163. * Return -EINVAL if the clkdm_name lookup failed.
  1164. */
  1165. static int _init_clkdm(struct omap_hwmod *oh)
  1166. {
  1167. if (!oh->clkdm_name) {
  1168. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1169. return 0;
  1170. }
  1171. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1172. if (!oh->clkdm) {
  1173. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1174. oh->name, oh->clkdm_name);
  1175. return 0;
  1176. }
  1177. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1178. oh->name, oh->clkdm_name);
  1179. return 0;
  1180. }
  1181. /**
  1182. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1183. * well the clockdomain.
  1184. * @oh: struct omap_hwmod *
  1185. * @np: device_node mapped to this hwmod
  1186. *
  1187. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1188. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1189. * success, or a negative error code on failure.
  1190. */
  1191. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1192. {
  1193. int ret = 0;
  1194. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1195. return 0;
  1196. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1197. if (soc_ops.init_clkdm)
  1198. ret |= soc_ops.init_clkdm(oh);
  1199. ret |= _init_main_clk(oh);
  1200. ret |= _init_interface_clks(oh);
  1201. ret |= _init_opt_clks(oh);
  1202. if (!ret)
  1203. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1204. else
  1205. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1206. return ret;
  1207. }
  1208. /**
  1209. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1210. * @oh: struct omap_hwmod *
  1211. * @name: name of the reset line in the context of this hwmod
  1212. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1213. *
  1214. * Return the bit position of the reset line that match the
  1215. * input name. Return -ENOENT if not found.
  1216. */
  1217. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1218. struct omap_hwmod_rst_info *ohri)
  1219. {
  1220. int i;
  1221. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1222. const char *rst_line = oh->rst_lines[i].name;
  1223. if (!strcmp(rst_line, name)) {
  1224. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1225. ohri->st_shift = oh->rst_lines[i].st_shift;
  1226. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1227. oh->name, __func__, rst_line, ohri->rst_shift,
  1228. ohri->st_shift);
  1229. return 0;
  1230. }
  1231. }
  1232. return -ENOENT;
  1233. }
  1234. /**
  1235. * _assert_hardreset - assert the HW reset line of submodules
  1236. * contained in the hwmod module.
  1237. * @oh: struct omap_hwmod *
  1238. * @name: name of the reset line to lookup and assert
  1239. *
  1240. * Some IP like dsp, ipu or iva contain processor that require an HW
  1241. * reset line to be assert / deassert in order to enable fully the IP.
  1242. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1243. * asserting the hardreset line on the currently-booted SoC, or passes
  1244. * along the return value from _lookup_hardreset() or the SoC's
  1245. * assert_hardreset code.
  1246. */
  1247. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1248. {
  1249. struct omap_hwmod_rst_info ohri;
  1250. int ret = -EINVAL;
  1251. if (!oh)
  1252. return -EINVAL;
  1253. if (!soc_ops.assert_hardreset)
  1254. return -ENOSYS;
  1255. ret = _lookup_hardreset(oh, name, &ohri);
  1256. if (ret < 0)
  1257. return ret;
  1258. ret = soc_ops.assert_hardreset(oh, &ohri);
  1259. return ret;
  1260. }
  1261. /**
  1262. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1263. * in the hwmod module.
  1264. * @oh: struct omap_hwmod *
  1265. * @name: name of the reset line to look up and deassert
  1266. *
  1267. * Some IP like dsp, ipu or iva contain processor that require an HW
  1268. * reset line to be assert / deassert in order to enable fully the IP.
  1269. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1270. * deasserting the hardreset line on the currently-booted SoC, or passes
  1271. * along the return value from _lookup_hardreset() or the SoC's
  1272. * deassert_hardreset code.
  1273. */
  1274. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1275. {
  1276. struct omap_hwmod_rst_info ohri;
  1277. int ret = -EINVAL;
  1278. if (!oh)
  1279. return -EINVAL;
  1280. if (!soc_ops.deassert_hardreset)
  1281. return -ENOSYS;
  1282. ret = _lookup_hardreset(oh, name, &ohri);
  1283. if (ret < 0)
  1284. return ret;
  1285. if (oh->clkdm) {
  1286. /*
  1287. * A clockdomain must be in SW_SUP otherwise reset
  1288. * might not be completed. The clockdomain can be set
  1289. * in HW_AUTO only when the module become ready.
  1290. */
  1291. clkdm_deny_idle(oh->clkdm);
  1292. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1293. if (ret) {
  1294. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1295. oh->name, oh->clkdm->name, ret);
  1296. return ret;
  1297. }
  1298. }
  1299. _enable_clocks(oh);
  1300. if (soc_ops.enable_module)
  1301. soc_ops.enable_module(oh);
  1302. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1303. if (soc_ops.disable_module)
  1304. soc_ops.disable_module(oh);
  1305. _disable_clocks(oh);
  1306. if (ret == -EBUSY)
  1307. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1308. if (oh->clkdm) {
  1309. /*
  1310. * Set the clockdomain to HW_AUTO, assuming that the
  1311. * previous state was HW_AUTO.
  1312. */
  1313. clkdm_allow_idle(oh->clkdm);
  1314. clkdm_hwmod_disable(oh->clkdm, oh);
  1315. }
  1316. return ret;
  1317. }
  1318. /**
  1319. * _read_hardreset - read the HW reset line state of submodules
  1320. * contained in the hwmod module
  1321. * @oh: struct omap_hwmod *
  1322. * @name: name of the reset line to look up and read
  1323. *
  1324. * Return the state of the reset line. Returns -EINVAL if @oh is
  1325. * null, -ENOSYS if we have no way of reading the hardreset line
  1326. * status on the currently-booted SoC, or passes along the return
  1327. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1328. * code.
  1329. */
  1330. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1331. {
  1332. struct omap_hwmod_rst_info ohri;
  1333. int ret = -EINVAL;
  1334. if (!oh)
  1335. return -EINVAL;
  1336. if (!soc_ops.is_hardreset_asserted)
  1337. return -ENOSYS;
  1338. ret = _lookup_hardreset(oh, name, &ohri);
  1339. if (ret < 0)
  1340. return ret;
  1341. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1342. }
  1343. /**
  1344. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1345. * @oh: struct omap_hwmod *
  1346. *
  1347. * If all hardreset lines associated with @oh are asserted, then return true.
  1348. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1349. * associated with @oh are asserted, then return false.
  1350. * This function is used to avoid executing some parts of the IP block
  1351. * enable/disable sequence if its hardreset line is set.
  1352. */
  1353. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1354. {
  1355. int i, rst_cnt = 0;
  1356. if (oh->rst_lines_cnt == 0)
  1357. return false;
  1358. for (i = 0; i < oh->rst_lines_cnt; i++)
  1359. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1360. rst_cnt++;
  1361. if (oh->rst_lines_cnt == rst_cnt)
  1362. return true;
  1363. return false;
  1364. }
  1365. /**
  1366. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1367. * hard-reset
  1368. * @oh: struct omap_hwmod *
  1369. *
  1370. * If any hardreset lines associated with @oh are asserted, then
  1371. * return true. Otherwise, if no hardreset lines associated with @oh
  1372. * are asserted, or if @oh has no hardreset lines, then return false.
  1373. * This function is used to avoid executing some parts of the IP block
  1374. * enable/disable sequence if any hardreset line is set.
  1375. */
  1376. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1377. {
  1378. int rst_cnt = 0;
  1379. int i;
  1380. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1381. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1382. rst_cnt++;
  1383. return (rst_cnt) ? true : false;
  1384. }
  1385. /**
  1386. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1387. * @oh: struct omap_hwmod *
  1388. *
  1389. * Disable the PRCM module mode related to the hwmod @oh.
  1390. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1391. */
  1392. static int _omap4_disable_module(struct omap_hwmod *oh)
  1393. {
  1394. int v;
  1395. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1396. _omap4_clkctrl_managed_by_clkfwk(oh))
  1397. return -EINVAL;
  1398. /*
  1399. * Since integration code might still be doing something, only
  1400. * disable if all lines are under hardreset.
  1401. */
  1402. if (_are_any_hardreset_lines_asserted(oh))
  1403. return 0;
  1404. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1405. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1406. oh->prcm.omap4.clkctrl_offs);
  1407. v = _omap4_wait_target_disable(oh);
  1408. if (v)
  1409. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1410. oh->name);
  1411. return 0;
  1412. }
  1413. /**
  1414. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1415. * @oh: struct omap_hwmod *
  1416. *
  1417. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1418. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1419. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1420. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1421. *
  1422. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1423. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1424. * use the SYSCONFIG softreset bit to provide the status.
  1425. *
  1426. * Note that some IP like McBSP do have reset control but don't have
  1427. * reset status.
  1428. */
  1429. static int _ocp_softreset(struct omap_hwmod *oh)
  1430. {
  1431. u32 v;
  1432. int c = 0;
  1433. int ret = 0;
  1434. if (!oh->class->sysc ||
  1435. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1436. return -ENOENT;
  1437. /* clocks must be on for this operation */
  1438. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1439. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1440. oh->name);
  1441. return -EINVAL;
  1442. }
  1443. /* For some modules, all optionnal clocks need to be enabled as well */
  1444. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1445. _enable_optional_clocks(oh);
  1446. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1447. v = oh->_sysc_cache;
  1448. ret = _set_softreset(oh, &v);
  1449. if (ret)
  1450. goto dis_opt_clks;
  1451. _write_sysconfig(v, oh);
  1452. if (oh->class->sysc->srst_udelay)
  1453. udelay(oh->class->sysc->srst_udelay);
  1454. c = _wait_softreset_complete(oh);
  1455. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1456. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1457. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1458. ret = -ETIMEDOUT;
  1459. goto dis_opt_clks;
  1460. } else {
  1461. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1462. }
  1463. ret = _clear_softreset(oh, &v);
  1464. if (ret)
  1465. goto dis_opt_clks;
  1466. _write_sysconfig(v, oh);
  1467. /*
  1468. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1469. * _wait_target_ready() or _reset()
  1470. */
  1471. dis_opt_clks:
  1472. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1473. _disable_optional_clocks(oh);
  1474. return ret;
  1475. }
  1476. /**
  1477. * _reset - reset an omap_hwmod
  1478. * @oh: struct omap_hwmod *
  1479. *
  1480. * Resets an omap_hwmod @oh. If the module has a custom reset
  1481. * function pointer defined, then call it to reset the IP block, and
  1482. * pass along its return value to the caller. Otherwise, if the IP
  1483. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1484. * associated with it, call a function to reset the IP block via that
  1485. * method, and pass along the return value to the caller. Finally, if
  1486. * the IP block has some hardreset lines associated with it, assert
  1487. * all of those, but do _not_ deassert them. (This is because driver
  1488. * authors have expressed an apparent requirement to control the
  1489. * deassertion of the hardreset lines themselves.)
  1490. *
  1491. * The default software reset mechanism for most OMAP IP blocks is
  1492. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1493. * hwmods cannot be reset via this method. Some are not targets and
  1494. * therefore have no OCP header registers to access. Others (like the
  1495. * IVA) have idiosyncratic reset sequences. So for these relatively
  1496. * rare cases, custom reset code can be supplied in the struct
  1497. * omap_hwmod_class .reset function pointer.
  1498. *
  1499. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1500. * does not prevent idling of the system. This is necessary for cases
  1501. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1502. * kernel without disabling dma.
  1503. *
  1504. * Passes along the return value from either _ocp_softreset() or the
  1505. * custom reset function - these must return -EINVAL if the hwmod
  1506. * cannot be reset this way or if the hwmod is in the wrong state,
  1507. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1508. */
  1509. static int _reset(struct omap_hwmod *oh)
  1510. {
  1511. int i, r;
  1512. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1513. if (oh->class->reset) {
  1514. r = oh->class->reset(oh);
  1515. } else {
  1516. if (oh->rst_lines_cnt > 0) {
  1517. for (i = 0; i < oh->rst_lines_cnt; i++)
  1518. _assert_hardreset(oh, oh->rst_lines[i].name);
  1519. return 0;
  1520. } else {
  1521. r = _ocp_softreset(oh);
  1522. if (r == -ENOENT)
  1523. r = 0;
  1524. }
  1525. }
  1526. _set_dmadisable(oh);
  1527. /*
  1528. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1529. * softreset. The _enable() function should be split to avoid
  1530. * the rewrite of the OCP_SYSCONFIG register.
  1531. */
  1532. if (oh->class->sysc) {
  1533. _update_sysc_cache(oh);
  1534. _enable_sysc(oh);
  1535. }
  1536. return r;
  1537. }
  1538. /**
  1539. * _omap4_update_context_lost - increment hwmod context loss counter if
  1540. * hwmod context was lost, and clear hardware context loss reg
  1541. * @oh: hwmod to check for context loss
  1542. *
  1543. * If the PRCM indicates that the hwmod @oh lost context, increment
  1544. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1545. * bits. No return value.
  1546. */
  1547. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1548. {
  1549. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1550. return;
  1551. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1552. oh->clkdm->pwrdm.ptr->prcm_offs,
  1553. oh->prcm.omap4.context_offs))
  1554. return;
  1555. oh->prcm.omap4.context_lost_counter++;
  1556. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1557. oh->clkdm->pwrdm.ptr->prcm_offs,
  1558. oh->prcm.omap4.context_offs);
  1559. }
  1560. /**
  1561. * _omap4_get_context_lost - get context loss counter for a hwmod
  1562. * @oh: hwmod to get context loss counter for
  1563. *
  1564. * Returns the in-memory context loss counter for a hwmod.
  1565. */
  1566. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1567. {
  1568. return oh->prcm.omap4.context_lost_counter;
  1569. }
  1570. /**
  1571. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1572. * @oh: struct omap_hwmod *
  1573. *
  1574. * Some IP blocks (such as AESS) require some additional programming
  1575. * after enable before they can enter idle. If a function pointer to
  1576. * do so is present in the hwmod data, then call it and pass along the
  1577. * return value; otherwise, return 0.
  1578. */
  1579. static int _enable_preprogram(struct omap_hwmod *oh)
  1580. {
  1581. if (!oh->class->enable_preprogram)
  1582. return 0;
  1583. return oh->class->enable_preprogram(oh);
  1584. }
  1585. /**
  1586. * _enable - enable an omap_hwmod
  1587. * @oh: struct omap_hwmod *
  1588. *
  1589. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1590. * register target. Returns -EINVAL if the hwmod is in the wrong
  1591. * state or passes along the return value of _wait_target_ready().
  1592. */
  1593. static int _enable(struct omap_hwmod *oh)
  1594. {
  1595. int r;
  1596. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1597. /*
  1598. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1599. * state at init.
  1600. */
  1601. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1602. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1603. return 0;
  1604. }
  1605. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1606. oh->_state != _HWMOD_STATE_IDLE &&
  1607. oh->_state != _HWMOD_STATE_DISABLED) {
  1608. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1609. oh->name);
  1610. return -EINVAL;
  1611. }
  1612. /*
  1613. * If an IP block contains HW reset lines and all of them are
  1614. * asserted, we let integration code associated with that
  1615. * block handle the enable. We've received very little
  1616. * information on what those driver authors need, and until
  1617. * detailed information is provided and the driver code is
  1618. * posted to the public lists, this is probably the best we
  1619. * can do.
  1620. */
  1621. if (_are_all_hardreset_lines_asserted(oh))
  1622. return 0;
  1623. _add_initiator_dep(oh, mpu_oh);
  1624. if (oh->clkdm) {
  1625. /*
  1626. * A clockdomain must be in SW_SUP before enabling
  1627. * completely the module. The clockdomain can be set
  1628. * in HW_AUTO only when the module become ready.
  1629. */
  1630. clkdm_deny_idle(oh->clkdm);
  1631. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1632. if (r) {
  1633. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1634. oh->name, oh->clkdm->name, r);
  1635. return r;
  1636. }
  1637. }
  1638. _enable_clocks(oh);
  1639. if (soc_ops.enable_module)
  1640. soc_ops.enable_module(oh);
  1641. if (oh->flags & HWMOD_BLOCK_WFI)
  1642. cpu_idle_poll_ctrl(true);
  1643. if (soc_ops.update_context_lost)
  1644. soc_ops.update_context_lost(oh);
  1645. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1646. -EINVAL;
  1647. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1648. clkdm_allow_idle(oh->clkdm);
  1649. if (!r) {
  1650. oh->_state = _HWMOD_STATE_ENABLED;
  1651. /* Access the sysconfig only if the target is ready */
  1652. if (oh->class->sysc) {
  1653. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1654. _update_sysc_cache(oh);
  1655. _enable_sysc(oh);
  1656. }
  1657. r = _enable_preprogram(oh);
  1658. } else {
  1659. if (soc_ops.disable_module)
  1660. soc_ops.disable_module(oh);
  1661. _disable_clocks(oh);
  1662. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1663. oh->name, r);
  1664. if (oh->clkdm)
  1665. clkdm_hwmod_disable(oh->clkdm, oh);
  1666. }
  1667. return r;
  1668. }
  1669. /**
  1670. * _idle - idle an omap_hwmod
  1671. * @oh: struct omap_hwmod *
  1672. *
  1673. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1674. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1675. * state or returns 0.
  1676. */
  1677. static int _idle(struct omap_hwmod *oh)
  1678. {
  1679. if (oh->flags & HWMOD_NO_IDLE) {
  1680. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1681. return 0;
  1682. }
  1683. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1684. if (_are_all_hardreset_lines_asserted(oh))
  1685. return 0;
  1686. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1687. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1688. oh->name);
  1689. return -EINVAL;
  1690. }
  1691. if (oh->class->sysc)
  1692. _idle_sysc(oh);
  1693. _del_initiator_dep(oh, mpu_oh);
  1694. /*
  1695. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1696. * deny idle the clkdm again since idle was already denied
  1697. * in _enable()
  1698. */
  1699. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1700. clkdm_deny_idle(oh->clkdm);
  1701. if (oh->flags & HWMOD_BLOCK_WFI)
  1702. cpu_idle_poll_ctrl(false);
  1703. if (soc_ops.disable_module)
  1704. soc_ops.disable_module(oh);
  1705. /*
  1706. * The module must be in idle mode before disabling any parents
  1707. * clocks. Otherwise, the parent clock might be disabled before
  1708. * the module transition is done, and thus will prevent the
  1709. * transition to complete properly.
  1710. */
  1711. _disable_clocks(oh);
  1712. if (oh->clkdm) {
  1713. clkdm_allow_idle(oh->clkdm);
  1714. clkdm_hwmod_disable(oh->clkdm, oh);
  1715. }
  1716. oh->_state = _HWMOD_STATE_IDLE;
  1717. return 0;
  1718. }
  1719. /**
  1720. * _shutdown - shutdown an omap_hwmod
  1721. * @oh: struct omap_hwmod *
  1722. *
  1723. * Shut down an omap_hwmod @oh. This should be called when the driver
  1724. * used for the hwmod is removed or unloaded or if the driver is not
  1725. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1726. * state or returns 0.
  1727. */
  1728. static int _shutdown(struct omap_hwmod *oh)
  1729. {
  1730. int ret, i;
  1731. u8 prev_state;
  1732. if (_are_all_hardreset_lines_asserted(oh))
  1733. return 0;
  1734. if (oh->_state != _HWMOD_STATE_IDLE &&
  1735. oh->_state != _HWMOD_STATE_ENABLED) {
  1736. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1737. oh->name);
  1738. return -EINVAL;
  1739. }
  1740. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1741. if (oh->class->pre_shutdown) {
  1742. prev_state = oh->_state;
  1743. if (oh->_state == _HWMOD_STATE_IDLE)
  1744. _enable(oh);
  1745. ret = oh->class->pre_shutdown(oh);
  1746. if (ret) {
  1747. if (prev_state == _HWMOD_STATE_IDLE)
  1748. _idle(oh);
  1749. return ret;
  1750. }
  1751. }
  1752. if (oh->class->sysc) {
  1753. if (oh->_state == _HWMOD_STATE_IDLE)
  1754. _enable(oh);
  1755. _shutdown_sysc(oh);
  1756. }
  1757. /* clocks and deps are already disabled in idle */
  1758. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1759. _del_initiator_dep(oh, mpu_oh);
  1760. /* XXX what about the other system initiators here? dma, dsp */
  1761. if (oh->flags & HWMOD_BLOCK_WFI)
  1762. cpu_idle_poll_ctrl(false);
  1763. if (soc_ops.disable_module)
  1764. soc_ops.disable_module(oh);
  1765. _disable_clocks(oh);
  1766. if (oh->clkdm)
  1767. clkdm_hwmod_disable(oh->clkdm, oh);
  1768. }
  1769. /* XXX Should this code also force-disable the optional clocks? */
  1770. for (i = 0; i < oh->rst_lines_cnt; i++)
  1771. _assert_hardreset(oh, oh->rst_lines[i].name);
  1772. oh->_state = _HWMOD_STATE_DISABLED;
  1773. return 0;
  1774. }
  1775. static int of_dev_find_hwmod(struct device_node *np,
  1776. struct omap_hwmod *oh)
  1777. {
  1778. int count, i, res;
  1779. const char *p;
  1780. count = of_property_count_strings(np, "ti,hwmods");
  1781. if (count < 1)
  1782. return -ENODEV;
  1783. for (i = 0; i < count; i++) {
  1784. res = of_property_read_string_index(np, "ti,hwmods",
  1785. i, &p);
  1786. if (res)
  1787. continue;
  1788. if (!strcmp(p, oh->name)) {
  1789. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1790. np->name, i, oh->name);
  1791. return i;
  1792. }
  1793. }
  1794. return -ENODEV;
  1795. }
  1796. /**
  1797. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1798. * @np: struct device_node *
  1799. * @oh: struct omap_hwmod *
  1800. * @index: index of the entry found
  1801. * @found: struct device_node * found or NULL
  1802. *
  1803. * Parse the dt blob and find out needed hwmod. Recursive function is
  1804. * implemented to take care hierarchical dt blob parsing.
  1805. * Return: Returns 0 on success, -ENODEV when not found.
  1806. */
  1807. static int of_dev_hwmod_lookup(struct device_node *np,
  1808. struct omap_hwmod *oh,
  1809. int *index,
  1810. struct device_node **found)
  1811. {
  1812. struct device_node *np0 = NULL;
  1813. int res;
  1814. res = of_dev_find_hwmod(np, oh);
  1815. if (res >= 0) {
  1816. *found = np;
  1817. *index = res;
  1818. return 0;
  1819. }
  1820. for_each_child_of_node(np, np0) {
  1821. struct device_node *fc;
  1822. int i;
  1823. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1824. if (res == 0) {
  1825. *found = fc;
  1826. *index = i;
  1827. return 0;
  1828. }
  1829. }
  1830. *found = NULL;
  1831. *index = 0;
  1832. return -ENODEV;
  1833. }
  1834. /**
  1835. * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
  1836. *
  1837. * @oh: struct omap_hwmod *
  1838. * @np: struct device_node *
  1839. *
  1840. * Fix up module register offsets for modules with mpu_rt_idx.
  1841. * Only needed for cpsw with interconnect target module defined
  1842. * in device tree while still using legacy hwmod platform data
  1843. * for rev, sysc and syss registers.
  1844. *
  1845. * Can be removed when all cpsw hwmod platform data has been
  1846. * dropped.
  1847. */
  1848. static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
  1849. struct device_node *np,
  1850. struct resource *res)
  1851. {
  1852. struct device_node *child = NULL;
  1853. int error;
  1854. child = of_get_next_child(np, child);
  1855. if (!child)
  1856. return;
  1857. error = of_address_to_resource(child, oh->mpu_rt_idx, res);
  1858. if (error)
  1859. pr_err("%s: error mapping mpu_rt_idx: %i\n",
  1860. __func__, error);
  1861. }
  1862. /**
  1863. * omap_hwmod_parse_module_range - map module IO range from device tree
  1864. * @oh: struct omap_hwmod *
  1865. * @np: struct device_node *
  1866. *
  1867. * Parse the device tree range an interconnect target module provides
  1868. * for it's child device IP blocks. This way we can support the old
  1869. * "ti,hwmods" property with just dts data without a need for platform
  1870. * data for IO resources. And we don't need all the child IP device
  1871. * nodes available in the dts.
  1872. */
  1873. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1874. struct device_node *np,
  1875. struct resource *res)
  1876. {
  1877. struct property *prop;
  1878. const __be32 *ranges;
  1879. const char *name;
  1880. u32 nr_addr, nr_size;
  1881. u64 base, size;
  1882. int len, error;
  1883. if (!res)
  1884. return -EINVAL;
  1885. ranges = of_get_property(np, "ranges", &len);
  1886. if (!ranges)
  1887. return -ENOENT;
  1888. len /= sizeof(*ranges);
  1889. if (len < 3)
  1890. return -EINVAL;
  1891. of_property_for_each_string(np, "compatible", prop, name)
  1892. if (!strncmp("ti,sysc-", name, 8))
  1893. break;
  1894. if (!name)
  1895. return -ENOENT;
  1896. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1897. if (error)
  1898. return -ENOENT;
  1899. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1900. if (error)
  1901. return -ENOENT;
  1902. if (nr_addr != 1 || nr_size != 1) {
  1903. pr_err("%s: invalid range for %s->%s\n", __func__,
  1904. oh->name, np->name);
  1905. return -EINVAL;
  1906. }
  1907. ranges++;
  1908. base = of_translate_address(np, ranges++);
  1909. size = be32_to_cpup(ranges);
  1910. pr_debug("omap_hwmod: %s %s at 0x%llx size 0x%llx\n",
  1911. oh ? oh->name : "", np->name, base, size);
  1912. if (oh && oh->mpu_rt_idx) {
  1913. omap_hwmod_fix_mpu_rt_idx(oh, np, res);
  1914. return 0;
  1915. }
  1916. res->start = base;
  1917. res->end = base + size - 1;
  1918. res->flags = IORESOURCE_MEM;
  1919. return 0;
  1920. }
  1921. /**
  1922. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1923. * @oh: struct omap_hwmod * to locate the virtual address
  1924. * @data: (unused, caller should pass NULL)
  1925. * @index: index of the reg entry iospace in device tree
  1926. * @np: struct device_node * of the IP block's device node in the DT data
  1927. *
  1928. * Cache the virtual address used by the MPU to access this IP block's
  1929. * registers. This address is needed early so the OCP registers that
  1930. * are part of the device's address space can be ioremapped properly.
  1931. *
  1932. * If SYSC access is not needed, the registers will not be remapped
  1933. * and non-availability of MPU access is not treated as an error.
  1934. *
  1935. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1936. * -ENXIO on absent or invalid register target address space.
  1937. */
  1938. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1939. int index, struct device_node *np)
  1940. {
  1941. void __iomem *va_start = NULL;
  1942. struct resource res;
  1943. int error;
  1944. if (!oh)
  1945. return -EINVAL;
  1946. _save_mpu_port_index(oh);
  1947. /* if we don't need sysc access we don't need to ioremap */
  1948. if (!oh->class->sysc)
  1949. return 0;
  1950. /* we can't continue without MPU PORT if we need sysc access */
  1951. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1952. return -ENXIO;
  1953. if (!np) {
  1954. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1955. return -ENXIO;
  1956. }
  1957. /* Do we have a dts range for the interconnect target module? */
  1958. error = omap_hwmod_parse_module_range(oh, np, &res);
  1959. if (!error)
  1960. va_start = ioremap(res.start, resource_size(&res));
  1961. /* No ranges, rely on device reg entry */
  1962. if (!va_start)
  1963. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1964. if (!va_start) {
  1965. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1966. oh->name, index, np);
  1967. return -ENXIO;
  1968. }
  1969. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1970. oh->name, va_start);
  1971. oh->_mpu_rt_va = va_start;
  1972. return 0;
  1973. }
  1974. /**
  1975. * _init - initialize internal data for the hwmod @oh
  1976. * @oh: struct omap_hwmod *
  1977. * @n: (unused)
  1978. *
  1979. * Look up the clocks and the address space used by the MPU to access
  1980. * registers belonging to the hwmod @oh. @oh must already be
  1981. * registered at this point. This is the first of two phases for
  1982. * hwmod initialization. Code called here does not touch any hardware
  1983. * registers, it simply prepares internal data structures. Returns 0
  1984. * upon success or if the hwmod isn't registered or if the hwmod's
  1985. * address space is not defined, or -EINVAL upon failure.
  1986. */
  1987. static int __init _init(struct omap_hwmod *oh, void *data)
  1988. {
  1989. int r, index;
  1990. struct device_node *np = NULL;
  1991. struct device_node *bus;
  1992. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1993. return 0;
  1994. bus = of_find_node_by_name(NULL, "ocp");
  1995. if (!bus)
  1996. return -ENODEV;
  1997. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  1998. if (r)
  1999. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2000. else if (np && index)
  2001. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2002. oh->name, np->name);
  2003. r = _init_mpu_rt_base(oh, NULL, index, np);
  2004. if (r < 0) {
  2005. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2006. oh->name);
  2007. return 0;
  2008. }
  2009. r = _init_clocks(oh, np);
  2010. if (r < 0) {
  2011. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2012. return -EINVAL;
  2013. }
  2014. if (np) {
  2015. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2016. oh->flags |= HWMOD_INIT_NO_RESET;
  2017. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2018. oh->flags |= HWMOD_INIT_NO_IDLE;
  2019. if (of_find_property(np, "ti,no-idle", NULL))
  2020. oh->flags |= HWMOD_NO_IDLE;
  2021. }
  2022. oh->_state = _HWMOD_STATE_INITIALIZED;
  2023. return 0;
  2024. }
  2025. /**
  2026. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2027. * @oh: struct omap_hwmod *
  2028. *
  2029. * Set up the module's interface clocks. XXX This function is still mostly
  2030. * a stub; implementing this properly requires iclk autoidle usecounting in
  2031. * the clock code. No return value.
  2032. */
  2033. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2034. {
  2035. struct omap_hwmod_ocp_if *os;
  2036. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2037. return;
  2038. list_for_each_entry(os, &oh->slave_ports, node) {
  2039. if (!os->_clk)
  2040. continue;
  2041. if (os->flags & OCPIF_SWSUP_IDLE) {
  2042. /* XXX omap_iclk_deny_idle(c); */
  2043. } else {
  2044. /* XXX omap_iclk_allow_idle(c); */
  2045. clk_enable(os->_clk);
  2046. }
  2047. }
  2048. return;
  2049. }
  2050. /**
  2051. * _setup_reset - reset an IP block during the setup process
  2052. * @oh: struct omap_hwmod *
  2053. *
  2054. * Reset the IP block corresponding to the hwmod @oh during the setup
  2055. * process. The IP block is first enabled so it can be successfully
  2056. * reset. Returns 0 upon success or a negative error code upon
  2057. * failure.
  2058. */
  2059. static int __init _setup_reset(struct omap_hwmod *oh)
  2060. {
  2061. int r;
  2062. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2063. return -EINVAL;
  2064. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2065. return -EPERM;
  2066. if (oh->rst_lines_cnt == 0) {
  2067. r = _enable(oh);
  2068. if (r) {
  2069. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2070. oh->name, oh->_state);
  2071. return -EINVAL;
  2072. }
  2073. }
  2074. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2075. r = _reset(oh);
  2076. return r;
  2077. }
  2078. /**
  2079. * _setup_postsetup - transition to the appropriate state after _setup
  2080. * @oh: struct omap_hwmod *
  2081. *
  2082. * Place an IP block represented by @oh into a "post-setup" state --
  2083. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2084. * this function is called at the end of _setup().) The postsetup
  2085. * state for an IP block can be changed by calling
  2086. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2087. * before one of the omap_hwmod_setup*() functions are called for the
  2088. * IP block.
  2089. *
  2090. * The IP block stays in this state until a PM runtime-based driver is
  2091. * loaded for that IP block. A post-setup state of IDLE is
  2092. * appropriate for almost all IP blocks with runtime PM-enabled
  2093. * drivers, since those drivers are able to enable the IP block. A
  2094. * post-setup state of ENABLED is appropriate for kernels with PM
  2095. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2096. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2097. * included, since the WDTIMER starts running on reset and will reset
  2098. * the MPU if left active.
  2099. *
  2100. * This post-setup mechanism is deprecated. Once all of the OMAP
  2101. * drivers have been converted to use PM runtime, and all of the IP
  2102. * block data and interconnect data is available to the hwmod code, it
  2103. * should be possible to replace this mechanism with a "lazy reset"
  2104. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2105. * when the driver first probes, then all remaining IP blocks without
  2106. * drivers are either shut down or enabled after the drivers have
  2107. * loaded. However, this cannot take place until the above
  2108. * preconditions have been met, since otherwise the late reset code
  2109. * has no way of knowing which IP blocks are in use by drivers, and
  2110. * which ones are unused.
  2111. *
  2112. * No return value.
  2113. */
  2114. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2115. {
  2116. u8 postsetup_state;
  2117. if (oh->rst_lines_cnt > 0)
  2118. return;
  2119. postsetup_state = oh->_postsetup_state;
  2120. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2121. postsetup_state = _HWMOD_STATE_ENABLED;
  2122. /*
  2123. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2124. * it should be set by the core code as a runtime flag during startup
  2125. */
  2126. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2127. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2128. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2129. postsetup_state = _HWMOD_STATE_ENABLED;
  2130. }
  2131. if (postsetup_state == _HWMOD_STATE_IDLE)
  2132. _idle(oh);
  2133. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2134. _shutdown(oh);
  2135. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2136. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2137. oh->name, postsetup_state);
  2138. return;
  2139. }
  2140. /**
  2141. * _setup - prepare IP block hardware for use
  2142. * @oh: struct omap_hwmod *
  2143. * @n: (unused, pass NULL)
  2144. *
  2145. * Configure the IP block represented by @oh. This may include
  2146. * enabling the IP block, resetting it, and placing it into a
  2147. * post-setup state, depending on the type of IP block and applicable
  2148. * flags. IP blocks are reset to prevent any previous configuration
  2149. * by the bootloader or previous operating system from interfering
  2150. * with power management or other parts of the system. The reset can
  2151. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2152. * two phases for hwmod initialization. Code called here generally
  2153. * affects the IP block hardware, or system integration hardware
  2154. * associated with the IP block. Returns 0.
  2155. */
  2156. static int _setup(struct omap_hwmod *oh, void *data)
  2157. {
  2158. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2159. return 0;
  2160. if (oh->parent_hwmod) {
  2161. int r;
  2162. r = _enable(oh->parent_hwmod);
  2163. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2164. oh->name, oh->parent_hwmod->name);
  2165. }
  2166. _setup_iclk_autoidle(oh);
  2167. if (!_setup_reset(oh))
  2168. _setup_postsetup(oh);
  2169. if (oh->parent_hwmod) {
  2170. u8 postsetup_state;
  2171. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2172. if (postsetup_state == _HWMOD_STATE_IDLE)
  2173. _idle(oh->parent_hwmod);
  2174. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2175. _shutdown(oh->parent_hwmod);
  2176. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2177. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2178. oh->parent_hwmod->name, postsetup_state);
  2179. }
  2180. return 0;
  2181. }
  2182. /**
  2183. * _register - register a struct omap_hwmod
  2184. * @oh: struct omap_hwmod *
  2185. *
  2186. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2187. * already has been registered by the same name; -EINVAL if the
  2188. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2189. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2190. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2191. * success.
  2192. *
  2193. * XXX The data should be copied into bootmem, so the original data
  2194. * should be marked __initdata and freed after init. This would allow
  2195. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2196. * that the copy process would be relatively complex due to the large number
  2197. * of substructures.
  2198. */
  2199. static int __init _register(struct omap_hwmod *oh)
  2200. {
  2201. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2202. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2203. return -EINVAL;
  2204. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2205. if (_lookup(oh->name))
  2206. return -EEXIST;
  2207. list_add_tail(&oh->node, &omap_hwmod_list);
  2208. INIT_LIST_HEAD(&oh->slave_ports);
  2209. spin_lock_init(&oh->_lock);
  2210. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2211. oh->_state = _HWMOD_STATE_REGISTERED;
  2212. /*
  2213. * XXX Rather than doing a strcmp(), this should test a flag
  2214. * set in the hwmod data, inserted by the autogenerator code.
  2215. */
  2216. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2217. mpu_oh = oh;
  2218. return 0;
  2219. }
  2220. /**
  2221. * _add_link - add an interconnect between two IP blocks
  2222. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2223. *
  2224. * Add struct omap_hwmod_link records connecting the slave IP block
  2225. * specified in @oi->slave to @oi. This code is assumed to run before
  2226. * preemption or SMP has been enabled, thus avoiding the need for
  2227. * locking in this code. Changes to this assumption will require
  2228. * additional locking. Returns 0.
  2229. */
  2230. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2231. {
  2232. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2233. oi->slave->name);
  2234. list_add(&oi->node, &oi->slave->slave_ports);
  2235. oi->slave->slaves_cnt++;
  2236. return 0;
  2237. }
  2238. /**
  2239. * _register_link - register a struct omap_hwmod_ocp_if
  2240. * @oi: struct omap_hwmod_ocp_if *
  2241. *
  2242. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2243. * has already been registered; -EINVAL if @oi is NULL or if the
  2244. * record pointed to by @oi is missing required fields; or 0 upon
  2245. * success.
  2246. *
  2247. * XXX The data should be copied into bootmem, so the original data
  2248. * should be marked __initdata and freed after init. This would allow
  2249. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2250. */
  2251. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2252. {
  2253. if (!oi || !oi->master || !oi->slave || !oi->user)
  2254. return -EINVAL;
  2255. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2256. return -EEXIST;
  2257. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2258. oi->master->name, oi->slave->name);
  2259. /*
  2260. * Register the connected hwmods, if they haven't been
  2261. * registered already
  2262. */
  2263. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2264. _register(oi->master);
  2265. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2266. _register(oi->slave);
  2267. _add_link(oi);
  2268. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2269. return 0;
  2270. }
  2271. /* Static functions intended only for use in soc_ops field function pointers */
  2272. /**
  2273. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2274. * @oh: struct omap_hwmod *
  2275. *
  2276. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2277. * does not have an IDLEST bit or if the module successfully leaves
  2278. * slave idle; otherwise, pass along the return value of the
  2279. * appropriate *_cm*_wait_module_ready() function.
  2280. */
  2281. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2282. {
  2283. if (!oh)
  2284. return -EINVAL;
  2285. if (oh->flags & HWMOD_NO_IDLEST)
  2286. return 0;
  2287. if (!_find_mpu_rt_port(oh))
  2288. return 0;
  2289. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2290. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2291. oh->prcm.omap2.idlest_reg_id,
  2292. oh->prcm.omap2.idlest_idle_bit);
  2293. }
  2294. /**
  2295. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2296. * @oh: struct omap_hwmod *
  2297. *
  2298. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2299. * does not have an IDLEST bit or if the module successfully leaves
  2300. * slave idle; otherwise, pass along the return value of the
  2301. * appropriate *_cm*_wait_module_ready() function.
  2302. */
  2303. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2304. {
  2305. if (!oh)
  2306. return -EINVAL;
  2307. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2308. return 0;
  2309. if (!_find_mpu_rt_port(oh))
  2310. return 0;
  2311. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2312. return 0;
  2313. if (!_omap4_has_clkctrl_clock(oh))
  2314. return 0;
  2315. /* XXX check module SIDLEMODE, hardreset status */
  2316. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2317. oh->clkdm->cm_inst,
  2318. oh->prcm.omap4.clkctrl_offs, 0);
  2319. }
  2320. /**
  2321. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2322. * @oh: struct omap_hwmod * to assert hardreset
  2323. * @ohri: hardreset line data
  2324. *
  2325. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2326. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2327. * use as an soc_ops function pointer. Passes along the return value
  2328. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2329. * for removal when the PRM code is moved into drivers/.
  2330. */
  2331. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2332. struct omap_hwmod_rst_info *ohri)
  2333. {
  2334. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2335. oh->prcm.omap2.module_offs, 0);
  2336. }
  2337. /**
  2338. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2339. * @oh: struct omap_hwmod * to deassert hardreset
  2340. * @ohri: hardreset line data
  2341. *
  2342. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2343. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2344. * use as an soc_ops function pointer. Passes along the return value
  2345. * from omap2_prm_deassert_hardreset(). XXX This function is
  2346. * scheduled for removal when the PRM code is moved into drivers/.
  2347. */
  2348. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2349. struct omap_hwmod_rst_info *ohri)
  2350. {
  2351. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2352. oh->prcm.omap2.module_offs, 0, 0);
  2353. }
  2354. /**
  2355. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2356. * @oh: struct omap_hwmod * to test hardreset
  2357. * @ohri: hardreset line data
  2358. *
  2359. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2360. * from the hwmod @oh and the hardreset line data @ohri. Only
  2361. * intended for use as an soc_ops function pointer. Passes along the
  2362. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2363. * function is scheduled for removal when the PRM code is moved into
  2364. * drivers/.
  2365. */
  2366. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2367. struct omap_hwmod_rst_info *ohri)
  2368. {
  2369. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2370. oh->prcm.omap2.module_offs, 0);
  2371. }
  2372. /**
  2373. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2374. * @oh: struct omap_hwmod * to assert hardreset
  2375. * @ohri: hardreset line data
  2376. *
  2377. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2378. * from the hwmod @oh and the hardreset line data @ohri. Only
  2379. * intended for use as an soc_ops function pointer. Passes along the
  2380. * return value from omap4_prminst_assert_hardreset(). XXX This
  2381. * function is scheduled for removal when the PRM code is moved into
  2382. * drivers/.
  2383. */
  2384. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2385. struct omap_hwmod_rst_info *ohri)
  2386. {
  2387. if (!oh->clkdm)
  2388. return -EINVAL;
  2389. return omap_prm_assert_hardreset(ohri->rst_shift,
  2390. oh->clkdm->pwrdm.ptr->prcm_partition,
  2391. oh->clkdm->pwrdm.ptr->prcm_offs,
  2392. oh->prcm.omap4.rstctrl_offs);
  2393. }
  2394. /**
  2395. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2396. * @oh: struct omap_hwmod * to deassert hardreset
  2397. * @ohri: hardreset line data
  2398. *
  2399. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2400. * from the hwmod @oh and the hardreset line data @ohri. Only
  2401. * intended for use as an soc_ops function pointer. Passes along the
  2402. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2403. * function is scheduled for removal when the PRM code is moved into
  2404. * drivers/.
  2405. */
  2406. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2407. struct omap_hwmod_rst_info *ohri)
  2408. {
  2409. if (!oh->clkdm)
  2410. return -EINVAL;
  2411. if (ohri->st_shift)
  2412. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2413. oh->name, ohri->name);
  2414. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2415. oh->clkdm->pwrdm.ptr->prcm_partition,
  2416. oh->clkdm->pwrdm.ptr->prcm_offs,
  2417. oh->prcm.omap4.rstctrl_offs,
  2418. oh->prcm.omap4.rstctrl_offs +
  2419. OMAP4_RST_CTRL_ST_OFFSET);
  2420. }
  2421. /**
  2422. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2423. * @oh: struct omap_hwmod * to test hardreset
  2424. * @ohri: hardreset line data
  2425. *
  2426. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2427. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2428. * Only intended for use as an soc_ops function pointer. Passes along
  2429. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2430. * This function is scheduled for removal when the PRM code is moved
  2431. * into drivers/.
  2432. */
  2433. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2434. struct omap_hwmod_rst_info *ohri)
  2435. {
  2436. if (!oh->clkdm)
  2437. return -EINVAL;
  2438. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2439. oh->clkdm->pwrdm.ptr->
  2440. prcm_partition,
  2441. oh->clkdm->pwrdm.ptr->prcm_offs,
  2442. oh->prcm.omap4.rstctrl_offs);
  2443. }
  2444. /**
  2445. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2446. * @oh: struct omap_hwmod * to disable control for
  2447. *
  2448. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2449. * will be using its main_clk to enable/disable the module. Returns
  2450. * 0 if successful.
  2451. */
  2452. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2453. {
  2454. if (!oh)
  2455. return -EINVAL;
  2456. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2457. return 0;
  2458. }
  2459. /**
  2460. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2461. * @oh: struct omap_hwmod * to deassert hardreset
  2462. * @ohri: hardreset line data
  2463. *
  2464. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2465. * from the hwmod @oh and the hardreset line data @ohri. Only
  2466. * intended for use as an soc_ops function pointer. Passes along the
  2467. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2468. * function is scheduled for removal when the PRM code is moved into
  2469. * drivers/.
  2470. */
  2471. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2472. struct omap_hwmod_rst_info *ohri)
  2473. {
  2474. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2475. oh->clkdm->pwrdm.ptr->prcm_partition,
  2476. oh->clkdm->pwrdm.ptr->prcm_offs,
  2477. oh->prcm.omap4.rstctrl_offs,
  2478. oh->prcm.omap4.rstst_offs);
  2479. }
  2480. /* Public functions */
  2481. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2482. {
  2483. if (oh->flags & HWMOD_16BIT_REG)
  2484. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2485. else
  2486. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2487. }
  2488. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2489. {
  2490. if (oh->flags & HWMOD_16BIT_REG)
  2491. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2492. else
  2493. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2494. }
  2495. /**
  2496. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2497. * @oh: struct omap_hwmod *
  2498. *
  2499. * This is a public function exposed to drivers. Some drivers may need to do
  2500. * some settings before and after resetting the device. Those drivers after
  2501. * doing the necessary settings could use this function to start a reset by
  2502. * setting the SYSCONFIG.SOFTRESET bit.
  2503. */
  2504. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2505. {
  2506. u32 v;
  2507. int ret;
  2508. if (!oh || !(oh->_sysc_cache))
  2509. return -EINVAL;
  2510. v = oh->_sysc_cache;
  2511. ret = _set_softreset(oh, &v);
  2512. if (ret)
  2513. goto error;
  2514. _write_sysconfig(v, oh);
  2515. ret = _clear_softreset(oh, &v);
  2516. if (ret)
  2517. goto error;
  2518. _write_sysconfig(v, oh);
  2519. error:
  2520. return ret;
  2521. }
  2522. /**
  2523. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2524. * @name: name of the omap_hwmod to look up
  2525. *
  2526. * Given a @name of an omap_hwmod, return a pointer to the registered
  2527. * struct omap_hwmod *, or NULL upon error.
  2528. */
  2529. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2530. {
  2531. struct omap_hwmod *oh;
  2532. if (!name)
  2533. return NULL;
  2534. oh = _lookup(name);
  2535. return oh;
  2536. }
  2537. /**
  2538. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2539. * @fn: pointer to a callback function
  2540. * @data: void * data to pass to callback function
  2541. *
  2542. * Call @fn for each registered omap_hwmod, passing @data to each
  2543. * function. @fn must return 0 for success or any other value for
  2544. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2545. * will stop and the non-zero return value will be passed to the
  2546. * caller of omap_hwmod_for_each(). @fn is called with
  2547. * omap_hwmod_for_each() held.
  2548. */
  2549. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2550. void *data)
  2551. {
  2552. struct omap_hwmod *temp_oh;
  2553. int ret = 0;
  2554. if (!fn)
  2555. return -EINVAL;
  2556. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2557. ret = (*fn)(temp_oh, data);
  2558. if (ret)
  2559. break;
  2560. }
  2561. return ret;
  2562. }
  2563. /**
  2564. * omap_hwmod_register_links - register an array of hwmod links
  2565. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2566. *
  2567. * Intended to be called early in boot before the clock framework is
  2568. * initialized. If @ois is not null, will register all omap_hwmods
  2569. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2570. * omap_hwmod_init() hasn't been called before calling this function,
  2571. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2572. * success.
  2573. */
  2574. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2575. {
  2576. int r, i;
  2577. if (!inited)
  2578. return -EINVAL;
  2579. if (!ois)
  2580. return 0;
  2581. if (ois[0] == NULL) /* Empty list */
  2582. return 0;
  2583. i = 0;
  2584. do {
  2585. r = _register_link(ois[i]);
  2586. WARN(r && r != -EEXIST,
  2587. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2588. ois[i]->master->name, ois[i]->slave->name, r);
  2589. } while (ois[++i]);
  2590. return 0;
  2591. }
  2592. /**
  2593. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2594. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2595. *
  2596. * If the hwmod data corresponding to the MPU subsystem IP block
  2597. * hasn't been initialized and set up yet, do so now. This must be
  2598. * done first since sleep dependencies may be added from other hwmods
  2599. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2600. * return value.
  2601. */
  2602. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2603. {
  2604. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2605. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2606. __func__, MPU_INITIATOR_NAME);
  2607. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2608. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2609. }
  2610. /**
  2611. * omap_hwmod_setup_one - set up a single hwmod
  2612. * @oh_name: const char * name of the already-registered hwmod to set up
  2613. *
  2614. * Initialize and set up a single hwmod. Intended to be used for a
  2615. * small number of early devices, such as the timer IP blocks used for
  2616. * the scheduler clock. Must be called after omap2_clk_init().
  2617. * Resolves the struct clk names to struct clk pointers for each
  2618. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2619. * -EINVAL upon error or 0 upon success.
  2620. */
  2621. int __init omap_hwmod_setup_one(const char *oh_name)
  2622. {
  2623. struct omap_hwmod *oh;
  2624. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2625. oh = _lookup(oh_name);
  2626. if (!oh) {
  2627. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2628. return -EINVAL;
  2629. }
  2630. _ensure_mpu_hwmod_is_setup(oh);
  2631. _init(oh, NULL);
  2632. _setup(oh, NULL);
  2633. return 0;
  2634. }
  2635. static void omap_hwmod_check_one(struct device *dev,
  2636. const char *name, s8 v1, u8 v2)
  2637. {
  2638. if (v1 < 0)
  2639. return;
  2640. if (v1 != v2)
  2641. dev_warn(dev, "%s %d != %d\n", name, v1, v2);
  2642. }
  2643. /**
  2644. * omap_hwmod_check_sysc - check sysc against platform sysc
  2645. * @dev: struct device
  2646. * @data: module data
  2647. * @sysc_fields: new sysc configuration
  2648. */
  2649. static int omap_hwmod_check_sysc(struct device *dev,
  2650. const struct ti_sysc_module_data *data,
  2651. struct sysc_regbits *sysc_fields)
  2652. {
  2653. const struct sysc_regbits *regbits = data->cap->regbits;
  2654. omap_hwmod_check_one(dev, "dmadisable_shift",
  2655. regbits->dmadisable_shift,
  2656. sysc_fields->dmadisable_shift);
  2657. omap_hwmod_check_one(dev, "midle_shift",
  2658. regbits->midle_shift,
  2659. sysc_fields->midle_shift);
  2660. omap_hwmod_check_one(dev, "sidle_shift",
  2661. regbits->sidle_shift,
  2662. sysc_fields->sidle_shift);
  2663. omap_hwmod_check_one(dev, "clkact_shift",
  2664. regbits->clkact_shift,
  2665. sysc_fields->clkact_shift);
  2666. omap_hwmod_check_one(dev, "enwkup_shift",
  2667. regbits->enwkup_shift,
  2668. sysc_fields->enwkup_shift);
  2669. omap_hwmod_check_one(dev, "srst_shift",
  2670. regbits->srst_shift,
  2671. sysc_fields->srst_shift);
  2672. omap_hwmod_check_one(dev, "autoidle_shift",
  2673. regbits->autoidle_shift,
  2674. sysc_fields->autoidle_shift);
  2675. return 0;
  2676. }
  2677. /**
  2678. * omap_hwmod_init_regbits - init sysconfig specific register bits
  2679. * @dev: struct device
  2680. * @data: module data
  2681. * @sysc_fields: new sysc configuration
  2682. */
  2683. static int omap_hwmod_init_regbits(struct device *dev,
  2684. const struct ti_sysc_module_data *data,
  2685. struct sysc_regbits **sysc_fields)
  2686. {
  2687. *sysc_fields = NULL;
  2688. switch (data->cap->type) {
  2689. case TI_SYSC_OMAP2:
  2690. case TI_SYSC_OMAP2_TIMER:
  2691. *sysc_fields = &omap_hwmod_sysc_type1;
  2692. break;
  2693. case TI_SYSC_OMAP3_SHAM:
  2694. *sysc_fields = &omap3_sham_sysc_fields;
  2695. break;
  2696. case TI_SYSC_OMAP3_AES:
  2697. *sysc_fields = &omap3xxx_aes_sysc_fields;
  2698. break;
  2699. case TI_SYSC_OMAP4:
  2700. case TI_SYSC_OMAP4_TIMER:
  2701. *sysc_fields = &omap_hwmod_sysc_type2;
  2702. break;
  2703. case TI_SYSC_OMAP4_SIMPLE:
  2704. *sysc_fields = &omap_hwmod_sysc_type3;
  2705. break;
  2706. case TI_SYSC_OMAP34XX_SR:
  2707. *sysc_fields = &omap34xx_sr_sysc_fields;
  2708. break;
  2709. case TI_SYSC_OMAP36XX_SR:
  2710. *sysc_fields = &omap36xx_sr_sysc_fields;
  2711. break;
  2712. case TI_SYSC_OMAP4_SR:
  2713. *sysc_fields = &omap36xx_sr_sysc_fields;
  2714. break;
  2715. case TI_SYSC_OMAP4_MCASP:
  2716. *sysc_fields = &omap_hwmod_sysc_type_mcasp;
  2717. break;
  2718. case TI_SYSC_OMAP4_USB_HOST_FS:
  2719. *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
  2720. break;
  2721. default:
  2722. return -EINVAL;
  2723. }
  2724. return omap_hwmod_check_sysc(dev, data, *sysc_fields);
  2725. }
  2726. /**
  2727. * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
  2728. * @dev: struct device
  2729. * @data: module data
  2730. * @rev_offs: revision register offset
  2731. * @sysc_offs: sysc register offset
  2732. * @syss_offs: syss register offset
  2733. */
  2734. int omap_hwmod_init_reg_offs(struct device *dev,
  2735. const struct ti_sysc_module_data *data,
  2736. s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
  2737. {
  2738. *rev_offs = -ENODEV;
  2739. *sysc_offs = 0;
  2740. *syss_offs = 0;
  2741. if (data->offsets[SYSC_REVISION] >= 0)
  2742. *rev_offs = data->offsets[SYSC_REVISION];
  2743. if (data->offsets[SYSC_SYSCONFIG] >= 0)
  2744. *sysc_offs = data->offsets[SYSC_SYSCONFIG];
  2745. if (data->offsets[SYSC_SYSSTATUS] >= 0)
  2746. *syss_offs = data->offsets[SYSC_SYSSTATUS];
  2747. return 0;
  2748. }
  2749. /**
  2750. * omap_hwmod_init_sysc_flags - initialize sysconfig features
  2751. * @dev: struct device
  2752. * @data: module data
  2753. * @sysc_flags: module configuration
  2754. */
  2755. int omap_hwmod_init_sysc_flags(struct device *dev,
  2756. const struct ti_sysc_module_data *data,
  2757. u32 *sysc_flags)
  2758. {
  2759. *sysc_flags = 0;
  2760. switch (data->cap->type) {
  2761. case TI_SYSC_OMAP2:
  2762. case TI_SYSC_OMAP2_TIMER:
  2763. /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
  2764. if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
  2765. *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
  2766. if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
  2767. *sysc_flags |= SYSC_HAS_EMUFREE;
  2768. if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
  2769. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2770. if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
  2771. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2772. if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
  2773. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2774. break;
  2775. case TI_SYSC_OMAP4:
  2776. case TI_SYSC_OMAP4_TIMER:
  2777. /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
  2778. if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
  2779. *sysc_flags |= SYSC_HAS_DMADISABLE;
  2780. if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
  2781. *sysc_flags |= SYSC_HAS_EMUFREE;
  2782. if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
  2783. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2784. break;
  2785. case TI_SYSC_OMAP34XX_SR:
  2786. case TI_SYSC_OMAP36XX_SR:
  2787. /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
  2788. if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
  2789. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2790. break;
  2791. default:
  2792. if (data->cap->regbits->emufree_shift >= 0)
  2793. *sysc_flags |= SYSC_HAS_EMUFREE;
  2794. if (data->cap->regbits->enwkup_shift >= 0)
  2795. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2796. if (data->cap->regbits->srst_shift >= 0)
  2797. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2798. if (data->cap->regbits->autoidle_shift >= 0)
  2799. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2800. break;
  2801. }
  2802. if (data->cap->regbits->midle_shift >= 0 &&
  2803. data->cfg->midlemodes)
  2804. *sysc_flags |= SYSC_HAS_MIDLEMODE;
  2805. if (data->cap->regbits->sidle_shift >= 0 &&
  2806. data->cfg->sidlemodes)
  2807. *sysc_flags |= SYSC_HAS_SIDLEMODE;
  2808. if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
  2809. *sysc_flags |= SYSC_NO_CACHE;
  2810. if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
  2811. *sysc_flags |= SYSC_HAS_RESET_STATUS;
  2812. if (data->cfg->syss_mask & 1)
  2813. *sysc_flags |= SYSS_HAS_RESET_STATUS;
  2814. return 0;
  2815. }
  2816. /**
  2817. * omap_hwmod_init_idlemodes - initialize module idle modes
  2818. * @dev: struct device
  2819. * @data: module data
  2820. * @idlemodes: module supported idle modes
  2821. */
  2822. int omap_hwmod_init_idlemodes(struct device *dev,
  2823. const struct ti_sysc_module_data *data,
  2824. u32 *idlemodes)
  2825. {
  2826. *idlemodes = 0;
  2827. if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
  2828. *idlemodes |= MSTANDBY_FORCE;
  2829. if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
  2830. *idlemodes |= MSTANDBY_NO;
  2831. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
  2832. *idlemodes |= MSTANDBY_SMART;
  2833. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2834. *idlemodes |= MSTANDBY_SMART_WKUP;
  2835. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
  2836. *idlemodes |= SIDLE_FORCE;
  2837. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
  2838. *idlemodes |= SIDLE_NO;
  2839. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
  2840. *idlemodes |= SIDLE_SMART;
  2841. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2842. *idlemodes |= SIDLE_SMART_WKUP;
  2843. return 0;
  2844. }
  2845. /**
  2846. * omap_hwmod_check_module - check new module against platform data
  2847. * @dev: struct device
  2848. * @oh: module
  2849. * @data: new module data
  2850. * @sysc_fields: sysc register bits
  2851. * @rev_offs: revision register offset
  2852. * @sysc_offs: sysconfig register offset
  2853. * @syss_offs: sysstatus register offset
  2854. * @sysc_flags: sysc specific flags
  2855. * @idlemodes: sysc supported idlemodes
  2856. */
  2857. static int omap_hwmod_check_module(struct device *dev,
  2858. struct omap_hwmod *oh,
  2859. const struct ti_sysc_module_data *data,
  2860. struct sysc_regbits *sysc_fields,
  2861. s32 rev_offs, s32 sysc_offs,
  2862. s32 syss_offs, u32 sysc_flags,
  2863. u32 idlemodes)
  2864. {
  2865. if (!oh->class->sysc)
  2866. return -ENODEV;
  2867. if (sysc_fields != oh->class->sysc->sysc_fields)
  2868. dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
  2869. oh->class->sysc->sysc_fields);
  2870. if (rev_offs != oh->class->sysc->rev_offs)
  2871. dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
  2872. oh->class->sysc->rev_offs);
  2873. if (sysc_offs != oh->class->sysc->sysc_offs)
  2874. dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
  2875. oh->class->sysc->sysc_offs);
  2876. if (syss_offs != oh->class->sysc->syss_offs)
  2877. dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
  2878. oh->class->sysc->syss_offs);
  2879. if (sysc_flags != oh->class->sysc->sysc_flags)
  2880. dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
  2881. oh->class->sysc->sysc_flags);
  2882. if (idlemodes != oh->class->sysc->idlemodes)
  2883. dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
  2884. oh->class->sysc->idlemodes);
  2885. if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
  2886. dev_warn(dev, "srst_udelay %i != %i\n",
  2887. data->cfg->srst_udelay,
  2888. oh->class->sysc->srst_udelay);
  2889. return 0;
  2890. }
  2891. /**
  2892. * omap_hwmod_allocate_module - allocate new module
  2893. * @dev: struct device
  2894. * @oh: module
  2895. * @sysc_fields: sysc register bits
  2896. * @rev_offs: revision register offset
  2897. * @sysc_offs: sysconfig register offset
  2898. * @syss_offs: sysstatus register offset
  2899. * @sysc_flags: sysc specific flags
  2900. * @idlemodes: sysc supported idlemodes
  2901. *
  2902. * Note that the allocations here cannot use devm as ti-sysc can rebind.
  2903. */
  2904. int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
  2905. const struct ti_sysc_module_data *data,
  2906. struct sysc_regbits *sysc_fields,
  2907. s32 rev_offs, s32 sysc_offs, s32 syss_offs,
  2908. u32 sysc_flags, u32 idlemodes)
  2909. {
  2910. struct omap_hwmod_class_sysconfig *sysc;
  2911. struct omap_hwmod_class *class;
  2912. void __iomem *regs = NULL;
  2913. unsigned long flags;
  2914. sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
  2915. if (!sysc)
  2916. return -ENOMEM;
  2917. sysc->sysc_fields = sysc_fields;
  2918. sysc->rev_offs = rev_offs;
  2919. sysc->sysc_offs = sysc_offs;
  2920. sysc->syss_offs = syss_offs;
  2921. sysc->sysc_flags = sysc_flags;
  2922. sysc->idlemodes = idlemodes;
  2923. sysc->srst_udelay = data->cfg->srst_udelay;
  2924. if (!oh->_mpu_rt_va) {
  2925. regs = ioremap(data->module_pa,
  2926. data->module_size);
  2927. if (!regs)
  2928. return -ENOMEM;
  2929. }
  2930. /*
  2931. * We need new oh->class as the other devices in the same class
  2932. * may not yet have ioremapped their registers.
  2933. */
  2934. class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
  2935. if (!class)
  2936. return -ENOMEM;
  2937. class->sysc = sysc;
  2938. spin_lock_irqsave(&oh->_lock, flags);
  2939. if (regs)
  2940. oh->_mpu_rt_va = regs;
  2941. oh->class = class;
  2942. oh->_state = _HWMOD_STATE_INITIALIZED;
  2943. _setup(oh, NULL);
  2944. spin_unlock_irqrestore(&oh->_lock, flags);
  2945. return 0;
  2946. }
  2947. /**
  2948. * omap_hwmod_init_module - initialize new module
  2949. * @dev: struct device
  2950. * @data: module data
  2951. * @cookie: cookie for the caller to use for later calls
  2952. */
  2953. int omap_hwmod_init_module(struct device *dev,
  2954. const struct ti_sysc_module_data *data,
  2955. struct ti_sysc_cookie *cookie)
  2956. {
  2957. struct omap_hwmod *oh;
  2958. struct sysc_regbits *sysc_fields;
  2959. s32 rev_offs, sysc_offs, syss_offs;
  2960. u32 sysc_flags, idlemodes;
  2961. int error;
  2962. if (!dev || !data)
  2963. return -EINVAL;
  2964. oh = _lookup(data->name);
  2965. if (!oh)
  2966. return -ENODEV;
  2967. cookie->data = oh;
  2968. error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
  2969. if (error)
  2970. return error;
  2971. error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
  2972. &sysc_offs, &syss_offs);
  2973. if (error)
  2974. return error;
  2975. error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
  2976. if (error)
  2977. return error;
  2978. error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
  2979. if (error)
  2980. return error;
  2981. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
  2982. oh->flags |= HWMOD_INIT_NO_IDLE;
  2983. if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  2984. oh->flags |= HWMOD_INIT_NO_RESET;
  2985. error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
  2986. rev_offs, sysc_offs, syss_offs,
  2987. sysc_flags, idlemodes);
  2988. if (!error)
  2989. return error;
  2990. return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
  2991. rev_offs, sysc_offs, syss_offs,
  2992. sysc_flags, idlemodes);
  2993. }
  2994. /**
  2995. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  2996. *
  2997. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  2998. * early concole so that hwmod core doesn't reset and keep it in idle
  2999. * that specific uart.
  3000. */
  3001. #ifdef CONFIG_SERIAL_EARLYCON
  3002. static void __init omap_hwmod_setup_earlycon_flags(void)
  3003. {
  3004. struct device_node *np;
  3005. struct omap_hwmod *oh;
  3006. const char *uart;
  3007. np = of_find_node_by_path("/chosen");
  3008. if (np) {
  3009. uart = of_get_property(np, "stdout-path", NULL);
  3010. if (uart) {
  3011. np = of_find_node_by_path(uart);
  3012. if (np) {
  3013. uart = of_get_property(np, "ti,hwmods", NULL);
  3014. oh = omap_hwmod_lookup(uart);
  3015. if (!oh) {
  3016. uart = of_get_property(np->parent,
  3017. "ti,hwmods",
  3018. NULL);
  3019. oh = omap_hwmod_lookup(uart);
  3020. }
  3021. if (oh)
  3022. oh->flags |= DEBUG_OMAPUART_FLAGS;
  3023. }
  3024. }
  3025. }
  3026. }
  3027. #endif
  3028. /**
  3029. * omap_hwmod_setup_all - set up all registered IP blocks
  3030. *
  3031. * Initialize and set up all IP blocks registered with the hwmod code.
  3032. * Must be called after omap2_clk_init(). Resolves the struct clk
  3033. * names to struct clk pointers for each registered omap_hwmod. Also
  3034. * calls _setup() on each hwmod. Returns 0 upon success.
  3035. */
  3036. static int __init omap_hwmod_setup_all(void)
  3037. {
  3038. _ensure_mpu_hwmod_is_setup(NULL);
  3039. omap_hwmod_for_each(_init, NULL);
  3040. #ifdef CONFIG_SERIAL_EARLYCON
  3041. omap_hwmod_setup_earlycon_flags();
  3042. #endif
  3043. omap_hwmod_for_each(_setup, NULL);
  3044. return 0;
  3045. }
  3046. omap_postcore_initcall(omap_hwmod_setup_all);
  3047. /**
  3048. * omap_hwmod_enable - enable an omap_hwmod
  3049. * @oh: struct omap_hwmod *
  3050. *
  3051. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  3052. * Returns -EINVAL on error or passes along the return value from _enable().
  3053. */
  3054. int omap_hwmod_enable(struct omap_hwmod *oh)
  3055. {
  3056. int r;
  3057. unsigned long flags;
  3058. if (!oh)
  3059. return -EINVAL;
  3060. spin_lock_irqsave(&oh->_lock, flags);
  3061. r = _enable(oh);
  3062. spin_unlock_irqrestore(&oh->_lock, flags);
  3063. return r;
  3064. }
  3065. /**
  3066. * omap_hwmod_idle - idle an omap_hwmod
  3067. * @oh: struct omap_hwmod *
  3068. *
  3069. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  3070. * Returns -EINVAL on error or passes along the return value from _idle().
  3071. */
  3072. int omap_hwmod_idle(struct omap_hwmod *oh)
  3073. {
  3074. int r;
  3075. unsigned long flags;
  3076. if (!oh)
  3077. return -EINVAL;
  3078. spin_lock_irqsave(&oh->_lock, flags);
  3079. r = _idle(oh);
  3080. spin_unlock_irqrestore(&oh->_lock, flags);
  3081. return r;
  3082. }
  3083. /**
  3084. * omap_hwmod_shutdown - shutdown an omap_hwmod
  3085. * @oh: struct omap_hwmod *
  3086. *
  3087. * Shutdown an omap_hwmod @oh. Intended to be called by
  3088. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  3089. * the return value from _shutdown().
  3090. */
  3091. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  3092. {
  3093. int r;
  3094. unsigned long flags;
  3095. if (!oh)
  3096. return -EINVAL;
  3097. spin_lock_irqsave(&oh->_lock, flags);
  3098. r = _shutdown(oh);
  3099. spin_unlock_irqrestore(&oh->_lock, flags);
  3100. return r;
  3101. }
  3102. /*
  3103. * IP block data retrieval functions
  3104. */
  3105. /**
  3106. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3107. * @oh: struct omap_hwmod *
  3108. *
  3109. * Return the powerdomain pointer associated with the OMAP module
  3110. * @oh's main clock. If @oh does not have a main clk, return the
  3111. * powerdomain associated with the interface clock associated with the
  3112. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3113. * instead?) Returns NULL on error, or a struct powerdomain * on
  3114. * success.
  3115. */
  3116. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3117. {
  3118. struct clk *c;
  3119. struct omap_hwmod_ocp_if *oi;
  3120. struct clockdomain *clkdm;
  3121. struct clk_hw_omap *clk;
  3122. if (!oh)
  3123. return NULL;
  3124. if (oh->clkdm)
  3125. return oh->clkdm->pwrdm.ptr;
  3126. if (oh->_clk) {
  3127. c = oh->_clk;
  3128. } else {
  3129. oi = _find_mpu_rt_port(oh);
  3130. if (!oi)
  3131. return NULL;
  3132. c = oi->_clk;
  3133. }
  3134. clk = to_clk_hw_omap(__clk_get_hw(c));
  3135. clkdm = clk->clkdm;
  3136. if (!clkdm)
  3137. return NULL;
  3138. return clkdm->pwrdm.ptr;
  3139. }
  3140. /**
  3141. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3142. * @oh: struct omap_hwmod *
  3143. *
  3144. * Returns the virtual address corresponding to the beginning of the
  3145. * module's register target, in the address range that is intended to
  3146. * be used by the MPU. Returns the virtual address upon success or NULL
  3147. * upon error.
  3148. */
  3149. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3150. {
  3151. if (!oh)
  3152. return NULL;
  3153. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3154. return NULL;
  3155. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3156. return NULL;
  3157. return oh->_mpu_rt_va;
  3158. }
  3159. /*
  3160. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3161. * for context save/restore operations?
  3162. */
  3163. /**
  3164. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3165. * @oh: struct omap_hwmod *
  3166. *
  3167. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3168. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3169. * this IP block if it has dynamic mux entries. Eventually this
  3170. * should set PRCM wakeup registers to cause the PRCM to receive
  3171. * wakeup events from the module. Does not set any wakeup routing
  3172. * registers beyond this point - if the module is to wake up any other
  3173. * module or subsystem, that must be set separately. Called by
  3174. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3175. */
  3176. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3177. {
  3178. unsigned long flags;
  3179. u32 v;
  3180. spin_lock_irqsave(&oh->_lock, flags);
  3181. if (oh->class->sysc &&
  3182. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3183. v = oh->_sysc_cache;
  3184. _enable_wakeup(oh, &v);
  3185. _write_sysconfig(v, oh);
  3186. }
  3187. spin_unlock_irqrestore(&oh->_lock, flags);
  3188. return 0;
  3189. }
  3190. /**
  3191. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3192. * @oh: struct omap_hwmod *
  3193. *
  3194. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3195. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3196. * events for this IP block if it has dynamic mux entries. Eventually
  3197. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3198. * wakeup events from the module. Does not set any wakeup routing
  3199. * registers beyond this point - if the module is to wake up any other
  3200. * module or subsystem, that must be set separately. Called by
  3201. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3202. */
  3203. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3204. {
  3205. unsigned long flags;
  3206. u32 v;
  3207. spin_lock_irqsave(&oh->_lock, flags);
  3208. if (oh->class->sysc &&
  3209. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3210. v = oh->_sysc_cache;
  3211. _disable_wakeup(oh, &v);
  3212. _write_sysconfig(v, oh);
  3213. }
  3214. spin_unlock_irqrestore(&oh->_lock, flags);
  3215. return 0;
  3216. }
  3217. /**
  3218. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3219. * contained in the hwmod module.
  3220. * @oh: struct omap_hwmod *
  3221. * @name: name of the reset line to lookup and assert
  3222. *
  3223. * Some IP like dsp, ipu or iva contain processor that require
  3224. * an HW reset line to be assert / deassert in order to enable fully
  3225. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3226. * yet supported on this OMAP; otherwise, passes along the return value
  3227. * from _assert_hardreset().
  3228. */
  3229. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3230. {
  3231. int ret;
  3232. unsigned long flags;
  3233. if (!oh)
  3234. return -EINVAL;
  3235. spin_lock_irqsave(&oh->_lock, flags);
  3236. ret = _assert_hardreset(oh, name);
  3237. spin_unlock_irqrestore(&oh->_lock, flags);
  3238. return ret;
  3239. }
  3240. /**
  3241. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3242. * contained in the hwmod module.
  3243. * @oh: struct omap_hwmod *
  3244. * @name: name of the reset line to look up and deassert
  3245. *
  3246. * Some IP like dsp, ipu or iva contain processor that require
  3247. * an HW reset line to be assert / deassert in order to enable fully
  3248. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3249. * yet supported on this OMAP; otherwise, passes along the return value
  3250. * from _deassert_hardreset().
  3251. */
  3252. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3253. {
  3254. int ret;
  3255. unsigned long flags;
  3256. if (!oh)
  3257. return -EINVAL;
  3258. spin_lock_irqsave(&oh->_lock, flags);
  3259. ret = _deassert_hardreset(oh, name);
  3260. spin_unlock_irqrestore(&oh->_lock, flags);
  3261. return ret;
  3262. }
  3263. /**
  3264. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3265. * @classname: struct omap_hwmod_class name to search for
  3266. * @fn: callback function pointer to call for each hwmod in class @classname
  3267. * @user: arbitrary context data to pass to the callback function
  3268. *
  3269. * For each omap_hwmod of class @classname, call @fn.
  3270. * If the callback function returns something other than
  3271. * zero, the iterator is terminated, and the callback function's return
  3272. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3273. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3274. */
  3275. int omap_hwmod_for_each_by_class(const char *classname,
  3276. int (*fn)(struct omap_hwmod *oh,
  3277. void *user),
  3278. void *user)
  3279. {
  3280. struct omap_hwmod *temp_oh;
  3281. int ret = 0;
  3282. if (!classname || !fn)
  3283. return -EINVAL;
  3284. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3285. __func__, classname);
  3286. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3287. if (!strcmp(temp_oh->class->name, classname)) {
  3288. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3289. __func__, temp_oh->name);
  3290. ret = (*fn)(temp_oh, user);
  3291. if (ret)
  3292. break;
  3293. }
  3294. }
  3295. if (ret)
  3296. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3297. __func__, ret);
  3298. return ret;
  3299. }
  3300. /**
  3301. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3302. * @oh: struct omap_hwmod *
  3303. * @state: state that _setup() should leave the hwmod in
  3304. *
  3305. * Sets the hwmod state that @oh will enter at the end of _setup()
  3306. * (called by omap_hwmod_setup_*()). See also the documentation
  3307. * for _setup_postsetup(), above. Returns 0 upon success or
  3308. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3309. * in the wrong state.
  3310. */
  3311. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3312. {
  3313. int ret;
  3314. unsigned long flags;
  3315. if (!oh)
  3316. return -EINVAL;
  3317. if (state != _HWMOD_STATE_DISABLED &&
  3318. state != _HWMOD_STATE_ENABLED &&
  3319. state != _HWMOD_STATE_IDLE)
  3320. return -EINVAL;
  3321. spin_lock_irqsave(&oh->_lock, flags);
  3322. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3323. ret = -EINVAL;
  3324. goto ohsps_unlock;
  3325. }
  3326. oh->_postsetup_state = state;
  3327. ret = 0;
  3328. ohsps_unlock:
  3329. spin_unlock_irqrestore(&oh->_lock, flags);
  3330. return ret;
  3331. }
  3332. /**
  3333. * omap_hwmod_get_context_loss_count - get lost context count
  3334. * @oh: struct omap_hwmod *
  3335. *
  3336. * Returns the context loss count of associated @oh
  3337. * upon success, or zero if no context loss data is available.
  3338. *
  3339. * On OMAP4, this queries the per-hwmod context loss register,
  3340. * assuming one exists. If not, or on OMAP2/3, this queries the
  3341. * enclosing powerdomain context loss count.
  3342. */
  3343. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3344. {
  3345. struct powerdomain *pwrdm;
  3346. int ret = 0;
  3347. if (soc_ops.get_context_lost)
  3348. return soc_ops.get_context_lost(oh);
  3349. pwrdm = omap_hwmod_get_pwrdm(oh);
  3350. if (pwrdm)
  3351. ret = pwrdm_get_context_loss_count(pwrdm);
  3352. return ret;
  3353. }
  3354. /**
  3355. * omap_hwmod_init - initialize the hwmod code
  3356. *
  3357. * Sets up some function pointers needed by the hwmod code to operate on the
  3358. * currently-booted SoC. Intended to be called once during kernel init
  3359. * before any hwmods are registered. No return value.
  3360. */
  3361. void __init omap_hwmod_init(void)
  3362. {
  3363. if (cpu_is_omap24xx()) {
  3364. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3365. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3366. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3367. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3368. } else if (cpu_is_omap34xx()) {
  3369. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3370. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3371. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3372. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3373. soc_ops.init_clkdm = _init_clkdm;
  3374. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3375. soc_ops.enable_module = _omap4_enable_module;
  3376. soc_ops.disable_module = _omap4_disable_module;
  3377. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3378. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3379. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3380. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3381. soc_ops.init_clkdm = _init_clkdm;
  3382. soc_ops.update_context_lost = _omap4_update_context_lost;
  3383. soc_ops.get_context_lost = _omap4_get_context_lost;
  3384. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3385. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3386. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3387. soc_is_am43xx()) {
  3388. soc_ops.enable_module = _omap4_enable_module;
  3389. soc_ops.disable_module = _omap4_disable_module;
  3390. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3391. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3392. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3393. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3394. soc_ops.init_clkdm = _init_clkdm;
  3395. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3396. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3397. } else {
  3398. WARN(1, "omap_hwmod: unknown SoC type\n");
  3399. }
  3400. _init_clkctrl_providers();
  3401. inited = true;
  3402. }
  3403. /**
  3404. * omap_hwmod_get_main_clk - get pointer to main clock name
  3405. * @oh: struct omap_hwmod *
  3406. *
  3407. * Returns the main clock name assocated with @oh upon success,
  3408. * or NULL if @oh is NULL.
  3409. */
  3410. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3411. {
  3412. if (!oh)
  3413. return NULL;
  3414. return oh->main_clk;
  3415. }