amdgpu_dm.c 132 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #if defined(CONFIG_DRM_AMD_DC_FBC)
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #if defined(CONFIG_DRM_AMD_DC_FBC)
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc) {
  344. DRM_INFO("Display Core initialized!\n");
  345. } else {
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. goto error;
  348. }
  349. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  350. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  351. if (!adev->dm.freesync_module) {
  352. DRM_ERROR(
  353. "amdgpu: failed to initialize freesync_module.\n");
  354. } else
  355. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  356. adev->dm.freesync_module);
  357. if (amdgpu_dm_initialize_drm_device(adev)) {
  358. DRM_ERROR(
  359. "amdgpu: failed to initialize sw for display support.\n");
  360. goto error;
  361. }
  362. /* Update the actual used number of crtc */
  363. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  364. /* TODO: Add_display_info? */
  365. /* TODO use dynamic cursor width */
  366. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  367. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  368. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  369. DRM_ERROR(
  370. "amdgpu: failed to initialize sw for display support.\n");
  371. goto error;
  372. }
  373. DRM_DEBUG_DRIVER("KMS initialized.\n");
  374. return 0;
  375. error:
  376. amdgpu_dm_fini(adev);
  377. return -1;
  378. }
  379. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  380. {
  381. amdgpu_dm_destroy_drm_device(&adev->dm);
  382. /*
  383. * TODO: pageflip, vlank interrupt
  384. *
  385. * amdgpu_dm_irq_fini(adev);
  386. */
  387. if (adev->dm.cgs_device) {
  388. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  389. adev->dm.cgs_device = NULL;
  390. }
  391. if (adev->dm.freesync_module) {
  392. mod_freesync_destroy(adev->dm.freesync_module);
  393. adev->dm.freesync_module = NULL;
  394. }
  395. /* DC Destroy TODO: Replace destroy DAL */
  396. if (adev->dm.dc)
  397. dc_destroy(&adev->dm.dc);
  398. return;
  399. }
  400. static int dm_sw_init(void *handle)
  401. {
  402. return 0;
  403. }
  404. static int dm_sw_fini(void *handle)
  405. {
  406. return 0;
  407. }
  408. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  409. {
  410. struct amdgpu_dm_connector *aconnector;
  411. struct drm_connector *connector;
  412. int ret = 0;
  413. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  414. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  415. aconnector = to_amdgpu_dm_connector(connector);
  416. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  417. aconnector->mst_mgr.aux) {
  418. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  419. aconnector, aconnector->base.base.id);
  420. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  421. if (ret < 0) {
  422. DRM_ERROR("DM_MST: Failed to start MST\n");
  423. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  424. return ret;
  425. }
  426. }
  427. }
  428. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  429. return ret;
  430. }
  431. static int dm_late_init(void *handle)
  432. {
  433. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  434. return detect_mst_link_for_all_connectors(dev);
  435. }
  436. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  437. {
  438. struct amdgpu_dm_connector *aconnector;
  439. struct drm_connector *connector;
  440. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  441. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  442. aconnector = to_amdgpu_dm_connector(connector);
  443. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  444. !aconnector->mst_port) {
  445. if (suspend)
  446. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  447. else
  448. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  449. }
  450. }
  451. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  452. }
  453. static int dm_hw_init(void *handle)
  454. {
  455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  456. /* Create DAL display manager */
  457. amdgpu_dm_init(adev);
  458. amdgpu_dm_hpd_init(adev);
  459. return 0;
  460. }
  461. static int dm_hw_fini(void *handle)
  462. {
  463. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  464. amdgpu_dm_hpd_fini(adev);
  465. amdgpu_dm_irq_fini(adev);
  466. amdgpu_dm_fini(adev);
  467. return 0;
  468. }
  469. static int dm_suspend(void *handle)
  470. {
  471. struct amdgpu_device *adev = handle;
  472. struct amdgpu_display_manager *dm = &adev->dm;
  473. int ret = 0;
  474. s3_handle_mst(adev->ddev, true);
  475. amdgpu_dm_irq_suspend(adev);
  476. WARN_ON(adev->dm.cached_state);
  477. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  478. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  479. return ret;
  480. }
  481. static struct amdgpu_dm_connector *
  482. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  483. struct drm_crtc *crtc)
  484. {
  485. uint32_t i;
  486. struct drm_connector_state *new_con_state;
  487. struct drm_connector *connector;
  488. struct drm_crtc *crtc_from_state;
  489. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  490. crtc_from_state = new_con_state->crtc;
  491. if (crtc_from_state == crtc)
  492. return to_amdgpu_dm_connector(connector);
  493. }
  494. return NULL;
  495. }
  496. static int dm_resume(void *handle)
  497. {
  498. struct amdgpu_device *adev = handle;
  499. struct amdgpu_display_manager *dm = &adev->dm;
  500. /* power on hardware */
  501. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  502. return 0;
  503. }
  504. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  505. {
  506. struct drm_device *ddev = adev->ddev;
  507. struct amdgpu_display_manager *dm = &adev->dm;
  508. struct amdgpu_dm_connector *aconnector;
  509. struct drm_connector *connector;
  510. struct drm_crtc *crtc;
  511. struct drm_crtc_state *new_crtc_state;
  512. struct dm_crtc_state *dm_new_crtc_state;
  513. struct drm_plane *plane;
  514. struct drm_plane_state *new_plane_state;
  515. struct dm_plane_state *dm_new_plane_state;
  516. int ret = 0;
  517. int i;
  518. /* program HPD filter */
  519. dc_resume(dm->dc);
  520. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  521. s3_handle_mst(ddev, false);
  522. /*
  523. * early enable HPD Rx IRQ, should be done before set mode as short
  524. * pulse interrupts are used for MST
  525. */
  526. amdgpu_dm_irq_resume_early(adev);
  527. /* Do detection*/
  528. list_for_each_entry(connector,
  529. &ddev->mode_config.connector_list, head) {
  530. aconnector = to_amdgpu_dm_connector(connector);
  531. /*
  532. * this is the case when traversing through already created
  533. * MST connectors, should be skipped
  534. */
  535. if (aconnector->mst_port)
  536. continue;
  537. mutex_lock(&aconnector->hpd_lock);
  538. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  539. if (aconnector->fake_enable && aconnector->dc_link->local_sink)
  540. aconnector->fake_enable = false;
  541. aconnector->dc_sink = NULL;
  542. amdgpu_dm_update_connector_after_detect(aconnector);
  543. mutex_unlock(&aconnector->hpd_lock);
  544. }
  545. /* Force mode set in atomic comit */
  546. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  547. new_crtc_state->active_changed = true;
  548. /*
  549. * atomic_check is expected to create the dc states. We need to release
  550. * them here, since they were duplicated as part of the suspend
  551. * procedure.
  552. */
  553. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i) {
  554. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  555. if (dm_new_crtc_state->stream) {
  556. WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
  557. dc_stream_release(dm_new_crtc_state->stream);
  558. dm_new_crtc_state->stream = NULL;
  559. }
  560. }
  561. for_each_new_plane_in_state(adev->dm.cached_state, plane, new_plane_state, i) {
  562. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  563. if (dm_new_plane_state->dc_state) {
  564. WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
  565. dc_plane_state_release(dm_new_plane_state->dc_state);
  566. dm_new_plane_state->dc_state = NULL;
  567. }
  568. }
  569. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  570. adev->dm.cached_state = NULL;
  571. amdgpu_dm_irq_resume_late(adev);
  572. return ret;
  573. }
  574. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  575. .name = "dm",
  576. .early_init = dm_early_init,
  577. .late_init = dm_late_init,
  578. .sw_init = dm_sw_init,
  579. .sw_fini = dm_sw_fini,
  580. .hw_init = dm_hw_init,
  581. .hw_fini = dm_hw_fini,
  582. .suspend = dm_suspend,
  583. .resume = dm_resume,
  584. .is_idle = dm_is_idle,
  585. .wait_for_idle = dm_wait_for_idle,
  586. .check_soft_reset = dm_check_soft_reset,
  587. .soft_reset = dm_soft_reset,
  588. .set_clockgating_state = dm_set_clockgating_state,
  589. .set_powergating_state = dm_set_powergating_state,
  590. };
  591. const struct amdgpu_ip_block_version dm_ip_block =
  592. {
  593. .type = AMD_IP_BLOCK_TYPE_DCE,
  594. .major = 1,
  595. .minor = 0,
  596. .rev = 0,
  597. .funcs = &amdgpu_dm_funcs,
  598. };
  599. static struct drm_atomic_state *
  600. dm_atomic_state_alloc(struct drm_device *dev)
  601. {
  602. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  603. if (!state)
  604. return NULL;
  605. if (drm_atomic_state_init(dev, &state->base) < 0)
  606. goto fail;
  607. return &state->base;
  608. fail:
  609. kfree(state);
  610. return NULL;
  611. }
  612. static void
  613. dm_atomic_state_clear(struct drm_atomic_state *state)
  614. {
  615. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  616. if (dm_state->context) {
  617. dc_release_state(dm_state->context);
  618. dm_state->context = NULL;
  619. }
  620. drm_atomic_state_default_clear(state);
  621. }
  622. static void
  623. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  624. {
  625. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  626. drm_atomic_state_default_release(state);
  627. kfree(dm_state);
  628. }
  629. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  630. .fb_create = amdgpu_user_framebuffer_create,
  631. .output_poll_changed = amdgpu_output_poll_changed,
  632. .atomic_check = amdgpu_dm_atomic_check,
  633. .atomic_commit = amdgpu_dm_atomic_commit,
  634. .atomic_state_alloc = dm_atomic_state_alloc,
  635. .atomic_state_clear = dm_atomic_state_clear,
  636. .atomic_state_free = dm_atomic_state_alloc_free
  637. };
  638. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  639. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  640. };
  641. static void
  642. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  643. {
  644. struct drm_connector *connector = &aconnector->base;
  645. struct drm_device *dev = connector->dev;
  646. struct dc_sink *sink;
  647. /* MST handled by drm_mst framework */
  648. if (aconnector->mst_mgr.mst_state == true)
  649. return;
  650. sink = aconnector->dc_link->local_sink;
  651. /* Edid mgmt connector gets first update only in mode_valid hook and then
  652. * the connector sink is set to either fake or physical sink depends on link status.
  653. * don't do it here if u are during boot
  654. */
  655. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  656. && aconnector->dc_em_sink) {
  657. /* For S3 resume with headless use eml_sink to fake stream
  658. * because on resume connecotr->sink is set ti NULL
  659. */
  660. mutex_lock(&dev->mode_config.mutex);
  661. if (sink) {
  662. if (aconnector->dc_sink) {
  663. amdgpu_dm_remove_sink_from_freesync_module(
  664. connector);
  665. /* retain and release bellow are used for
  666. * bump up refcount for sink because the link don't point
  667. * to it anymore after disconnect so on next crtc to connector
  668. * reshuffle by UMD we will get into unwanted dc_sink release
  669. */
  670. if (aconnector->dc_sink != aconnector->dc_em_sink)
  671. dc_sink_release(aconnector->dc_sink);
  672. }
  673. aconnector->dc_sink = sink;
  674. amdgpu_dm_add_sink_to_freesync_module(
  675. connector, aconnector->edid);
  676. } else {
  677. amdgpu_dm_remove_sink_from_freesync_module(connector);
  678. if (!aconnector->dc_sink)
  679. aconnector->dc_sink = aconnector->dc_em_sink;
  680. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  681. dc_sink_retain(aconnector->dc_sink);
  682. }
  683. mutex_unlock(&dev->mode_config.mutex);
  684. return;
  685. }
  686. /*
  687. * TODO: temporary guard to look for proper fix
  688. * if this sink is MST sink, we should not do anything
  689. */
  690. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  691. return;
  692. if (aconnector->dc_sink == sink) {
  693. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  694. * Do nothing!! */
  695. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  696. aconnector->connector_id);
  697. return;
  698. }
  699. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  700. aconnector->connector_id, aconnector->dc_sink, sink);
  701. mutex_lock(&dev->mode_config.mutex);
  702. /* 1. Update status of the drm connector
  703. * 2. Send an event and let userspace tell us what to do */
  704. if (sink) {
  705. /* TODO: check if we still need the S3 mode update workaround.
  706. * If yes, put it here. */
  707. if (aconnector->dc_sink)
  708. amdgpu_dm_remove_sink_from_freesync_module(
  709. connector);
  710. aconnector->dc_sink = sink;
  711. if (sink->dc_edid.length == 0) {
  712. aconnector->edid = NULL;
  713. } else {
  714. aconnector->edid =
  715. (struct edid *) sink->dc_edid.raw_edid;
  716. drm_mode_connector_update_edid_property(connector,
  717. aconnector->edid);
  718. }
  719. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  720. } else {
  721. amdgpu_dm_remove_sink_from_freesync_module(connector);
  722. drm_mode_connector_update_edid_property(connector, NULL);
  723. aconnector->num_modes = 0;
  724. aconnector->dc_sink = NULL;
  725. }
  726. mutex_unlock(&dev->mode_config.mutex);
  727. }
  728. static void handle_hpd_irq(void *param)
  729. {
  730. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  731. struct drm_connector *connector = &aconnector->base;
  732. struct drm_device *dev = connector->dev;
  733. /* In case of failure or MST no need to update connector status or notify the OS
  734. * since (for MST case) MST does this in it's own context.
  735. */
  736. mutex_lock(&aconnector->hpd_lock);
  737. if (aconnector->fake_enable)
  738. aconnector->fake_enable = false;
  739. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  740. amdgpu_dm_update_connector_after_detect(aconnector);
  741. drm_modeset_lock_all(dev);
  742. dm_restore_drm_connector_state(dev, connector);
  743. drm_modeset_unlock_all(dev);
  744. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  745. drm_kms_helper_hotplug_event(dev);
  746. }
  747. mutex_unlock(&aconnector->hpd_lock);
  748. }
  749. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  750. {
  751. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  752. uint8_t dret;
  753. bool new_irq_handled = false;
  754. int dpcd_addr;
  755. int dpcd_bytes_to_read;
  756. const int max_process_count = 30;
  757. int process_count = 0;
  758. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  759. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  760. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  761. /* DPCD 0x200 - 0x201 for downstream IRQ */
  762. dpcd_addr = DP_SINK_COUNT;
  763. } else {
  764. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  765. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  766. dpcd_addr = DP_SINK_COUNT_ESI;
  767. }
  768. dret = drm_dp_dpcd_read(
  769. &aconnector->dm_dp_aux.aux,
  770. dpcd_addr,
  771. esi,
  772. dpcd_bytes_to_read);
  773. while (dret == dpcd_bytes_to_read &&
  774. process_count < max_process_count) {
  775. uint8_t retry;
  776. dret = 0;
  777. process_count++;
  778. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  779. /* handle HPD short pulse irq */
  780. if (aconnector->mst_mgr.mst_state)
  781. drm_dp_mst_hpd_irq(
  782. &aconnector->mst_mgr,
  783. esi,
  784. &new_irq_handled);
  785. if (new_irq_handled) {
  786. /* ACK at DPCD to notify down stream */
  787. const int ack_dpcd_bytes_to_write =
  788. dpcd_bytes_to_read - 1;
  789. for (retry = 0; retry < 3; retry++) {
  790. uint8_t wret;
  791. wret = drm_dp_dpcd_write(
  792. &aconnector->dm_dp_aux.aux,
  793. dpcd_addr + 1,
  794. &esi[1],
  795. ack_dpcd_bytes_to_write);
  796. if (wret == ack_dpcd_bytes_to_write)
  797. break;
  798. }
  799. /* check if there is new irq to be handle */
  800. dret = drm_dp_dpcd_read(
  801. &aconnector->dm_dp_aux.aux,
  802. dpcd_addr,
  803. esi,
  804. dpcd_bytes_to_read);
  805. new_irq_handled = false;
  806. } else {
  807. break;
  808. }
  809. }
  810. if (process_count == max_process_count)
  811. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  812. }
  813. static void handle_hpd_rx_irq(void *param)
  814. {
  815. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  816. struct drm_connector *connector = &aconnector->base;
  817. struct drm_device *dev = connector->dev;
  818. struct dc_link *dc_link = aconnector->dc_link;
  819. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  820. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  821. * conflict, after implement i2c helper, this mutex should be
  822. * retired.
  823. */
  824. if (dc_link->type != dc_connection_mst_branch)
  825. mutex_lock(&aconnector->hpd_lock);
  826. if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
  827. !is_mst_root_connector) {
  828. /* Downstream Port status changed. */
  829. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  830. amdgpu_dm_update_connector_after_detect(aconnector);
  831. drm_modeset_lock_all(dev);
  832. dm_restore_drm_connector_state(dev, connector);
  833. drm_modeset_unlock_all(dev);
  834. drm_kms_helper_hotplug_event(dev);
  835. }
  836. }
  837. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  838. (dc_link->type == dc_connection_mst_branch))
  839. dm_handle_hpd_rx_irq(aconnector);
  840. if (dc_link->type != dc_connection_mst_branch)
  841. mutex_unlock(&aconnector->hpd_lock);
  842. }
  843. static void register_hpd_handlers(struct amdgpu_device *adev)
  844. {
  845. struct drm_device *dev = adev->ddev;
  846. struct drm_connector *connector;
  847. struct amdgpu_dm_connector *aconnector;
  848. const struct dc_link *dc_link;
  849. struct dc_interrupt_params int_params = {0};
  850. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  851. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  852. list_for_each_entry(connector,
  853. &dev->mode_config.connector_list, head) {
  854. aconnector = to_amdgpu_dm_connector(connector);
  855. dc_link = aconnector->dc_link;
  856. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  857. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  858. int_params.irq_source = dc_link->irq_source_hpd;
  859. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  860. handle_hpd_irq,
  861. (void *) aconnector);
  862. }
  863. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  864. /* Also register for DP short pulse (hpd_rx). */
  865. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  866. int_params.irq_source = dc_link->irq_source_hpd_rx;
  867. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  868. handle_hpd_rx_irq,
  869. (void *) aconnector);
  870. }
  871. }
  872. }
  873. /* Register IRQ sources and initialize IRQ callbacks */
  874. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  875. {
  876. struct dc *dc = adev->dm.dc;
  877. struct common_irq_params *c_irq_params;
  878. struct dc_interrupt_params int_params = {0};
  879. int r;
  880. int i;
  881. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  882. if (adev->asic_type == CHIP_VEGA10 ||
  883. adev->asic_type == CHIP_RAVEN)
  884. client_id = AMDGPU_IH_CLIENTID_DCE;
  885. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  886. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  887. /* Actions of amdgpu_irq_add_id():
  888. * 1. Register a set() function with base driver.
  889. * Base driver will call set() function to enable/disable an
  890. * interrupt in DC hardware.
  891. * 2. Register amdgpu_dm_irq_handler().
  892. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  893. * coming from DC hardware.
  894. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  895. * for acknowledging and handling. */
  896. /* Use VBLANK interrupt */
  897. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  898. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  899. if (r) {
  900. DRM_ERROR("Failed to add crtc irq id!\n");
  901. return r;
  902. }
  903. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  904. int_params.irq_source =
  905. dc_interrupt_to_irq_source(dc, i, 0);
  906. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  907. c_irq_params->adev = adev;
  908. c_irq_params->irq_src = int_params.irq_source;
  909. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  910. dm_crtc_high_irq, c_irq_params);
  911. }
  912. /* Use GRPH_PFLIP interrupt */
  913. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  914. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  915. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  916. if (r) {
  917. DRM_ERROR("Failed to add page flip irq id!\n");
  918. return r;
  919. }
  920. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  921. int_params.irq_source =
  922. dc_interrupt_to_irq_source(dc, i, 0);
  923. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  924. c_irq_params->adev = adev;
  925. c_irq_params->irq_src = int_params.irq_source;
  926. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  927. dm_pflip_high_irq, c_irq_params);
  928. }
  929. /* HPD */
  930. r = amdgpu_irq_add_id(adev, client_id,
  931. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  932. if (r) {
  933. DRM_ERROR("Failed to add hpd irq id!\n");
  934. return r;
  935. }
  936. register_hpd_handlers(adev);
  937. return 0;
  938. }
  939. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  940. /* Register IRQ sources and initialize IRQ callbacks */
  941. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  942. {
  943. struct dc *dc = adev->dm.dc;
  944. struct common_irq_params *c_irq_params;
  945. struct dc_interrupt_params int_params = {0};
  946. int r;
  947. int i;
  948. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  949. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  950. /* Actions of amdgpu_irq_add_id():
  951. * 1. Register a set() function with base driver.
  952. * Base driver will call set() function to enable/disable an
  953. * interrupt in DC hardware.
  954. * 2. Register amdgpu_dm_irq_handler().
  955. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  956. * coming from DC hardware.
  957. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  958. * for acknowledging and handling.
  959. * */
  960. /* Use VSTARTUP interrupt */
  961. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  962. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  963. i++) {
  964. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  965. if (r) {
  966. DRM_ERROR("Failed to add crtc irq id!\n");
  967. return r;
  968. }
  969. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  970. int_params.irq_source =
  971. dc_interrupt_to_irq_source(dc, i, 0);
  972. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  973. c_irq_params->adev = adev;
  974. c_irq_params->irq_src = int_params.irq_source;
  975. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  976. dm_crtc_high_irq, c_irq_params);
  977. }
  978. /* Use GRPH_PFLIP interrupt */
  979. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  980. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  981. i++) {
  982. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  983. if (r) {
  984. DRM_ERROR("Failed to add page flip irq id!\n");
  985. return r;
  986. }
  987. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  988. int_params.irq_source =
  989. dc_interrupt_to_irq_source(dc, i, 0);
  990. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  991. c_irq_params->adev = adev;
  992. c_irq_params->irq_src = int_params.irq_source;
  993. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  994. dm_pflip_high_irq, c_irq_params);
  995. }
  996. /* HPD */
  997. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  998. &adev->hpd_irq);
  999. if (r) {
  1000. DRM_ERROR("Failed to add hpd irq id!\n");
  1001. return r;
  1002. }
  1003. register_hpd_handlers(adev);
  1004. return 0;
  1005. }
  1006. #endif
  1007. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1008. {
  1009. int r;
  1010. adev->mode_info.mode_config_initialized = true;
  1011. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1012. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1013. adev->ddev->mode_config.max_width = 16384;
  1014. adev->ddev->mode_config.max_height = 16384;
  1015. adev->ddev->mode_config.preferred_depth = 24;
  1016. adev->ddev->mode_config.prefer_shadow = 1;
  1017. /* indicate support of immediate flip */
  1018. adev->ddev->mode_config.async_page_flip = true;
  1019. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  1020. r = amdgpu_modeset_create_props(adev);
  1021. if (r)
  1022. return r;
  1023. return 0;
  1024. }
  1025. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1026. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1027. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1028. {
  1029. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1030. if (dc_link_set_backlight_level(dm->backlight_link,
  1031. bd->props.brightness, 0, 0))
  1032. return 0;
  1033. else
  1034. return 1;
  1035. }
  1036. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1037. {
  1038. return bd->props.brightness;
  1039. }
  1040. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1041. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1042. .update_status = amdgpu_dm_backlight_update_status,
  1043. };
  1044. static void
  1045. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1046. {
  1047. char bl_name[16];
  1048. struct backlight_properties props = { 0 };
  1049. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1050. props.type = BACKLIGHT_RAW;
  1051. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1052. dm->adev->ddev->primary->index);
  1053. dm->backlight_dev = backlight_device_register(bl_name,
  1054. dm->adev->ddev->dev,
  1055. dm,
  1056. &amdgpu_dm_backlight_ops,
  1057. &props);
  1058. if (IS_ERR(dm->backlight_dev))
  1059. DRM_ERROR("DM: Backlight registration failed!\n");
  1060. else
  1061. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1062. }
  1063. #endif
  1064. /* In this architecture, the association
  1065. * connector -> encoder -> crtc
  1066. * id not really requried. The crtc and connector will hold the
  1067. * display_index as an abstraction to use with DAL component
  1068. *
  1069. * Returns 0 on success
  1070. */
  1071. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1072. {
  1073. struct amdgpu_display_manager *dm = &adev->dm;
  1074. uint32_t i;
  1075. struct amdgpu_dm_connector *aconnector = NULL;
  1076. struct amdgpu_encoder *aencoder = NULL;
  1077. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1078. uint32_t link_cnt;
  1079. unsigned long possible_crtcs;
  1080. link_cnt = dm->dc->caps.max_links;
  1081. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1082. DRM_ERROR("DM: Failed to initialize mode config\n");
  1083. return -1;
  1084. }
  1085. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1086. struct amdgpu_plane *plane;
  1087. plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
  1088. mode_info->planes[i] = plane;
  1089. if (!plane) {
  1090. DRM_ERROR("KMS: Failed to allocate plane\n");
  1091. goto fail;
  1092. }
  1093. plane->base.type = mode_info->plane_type[i];
  1094. /*
  1095. * HACK: IGT tests expect that each plane can only have one
  1096. * one possible CRTC. For now, set one CRTC for each
  1097. * plane that is not an underlay, but still allow multiple
  1098. * CRTCs for underlay planes.
  1099. */
  1100. possible_crtcs = 1 << i;
  1101. if (i >= dm->dc->caps.max_streams)
  1102. possible_crtcs = 0xff;
  1103. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1104. DRM_ERROR("KMS: Failed to initialize plane\n");
  1105. goto fail;
  1106. }
  1107. }
  1108. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1109. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1110. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1111. goto fail;
  1112. }
  1113. dm->display_indexes_num = dm->dc->caps.max_streams;
  1114. /* loops over all connectors on the board */
  1115. for (i = 0; i < link_cnt; i++) {
  1116. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1117. DRM_ERROR(
  1118. "KMS: Cannot support more than %d display indexes\n",
  1119. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1120. continue;
  1121. }
  1122. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1123. if (!aconnector)
  1124. goto fail;
  1125. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1126. if (!aencoder)
  1127. goto fail;
  1128. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1129. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1130. goto fail;
  1131. }
  1132. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1133. DRM_ERROR("KMS: Failed to initialize connector\n");
  1134. goto fail;
  1135. }
  1136. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1137. DETECT_REASON_BOOT))
  1138. amdgpu_dm_update_connector_after_detect(aconnector);
  1139. }
  1140. /* Software is initialized. Now we can register interrupt handlers. */
  1141. switch (adev->asic_type) {
  1142. case CHIP_BONAIRE:
  1143. case CHIP_HAWAII:
  1144. case CHIP_KAVERI:
  1145. case CHIP_KABINI:
  1146. case CHIP_MULLINS:
  1147. case CHIP_TONGA:
  1148. case CHIP_FIJI:
  1149. case CHIP_CARRIZO:
  1150. case CHIP_STONEY:
  1151. case CHIP_POLARIS11:
  1152. case CHIP_POLARIS10:
  1153. case CHIP_POLARIS12:
  1154. case CHIP_VEGA10:
  1155. if (dce110_register_irq_handlers(dm->adev)) {
  1156. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1157. goto fail;
  1158. }
  1159. break;
  1160. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1161. case CHIP_RAVEN:
  1162. if (dcn10_register_irq_handlers(dm->adev)) {
  1163. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1164. goto fail;
  1165. }
  1166. /*
  1167. * Temporary disable until pplib/smu interaction is implemented
  1168. */
  1169. dm->dc->debug.disable_stutter = true;
  1170. break;
  1171. #endif
  1172. default:
  1173. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1174. goto fail;
  1175. }
  1176. return 0;
  1177. fail:
  1178. kfree(aencoder);
  1179. kfree(aconnector);
  1180. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1181. kfree(mode_info->planes[i]);
  1182. return -1;
  1183. }
  1184. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1185. {
  1186. drm_mode_config_cleanup(dm->ddev);
  1187. return;
  1188. }
  1189. /******************************************************************************
  1190. * amdgpu_display_funcs functions
  1191. *****************************************************************************/
  1192. /**
  1193. * dm_bandwidth_update - program display watermarks
  1194. *
  1195. * @adev: amdgpu_device pointer
  1196. *
  1197. * Calculate and program the display watermarks and line buffer allocation.
  1198. */
  1199. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1200. {
  1201. /* TODO: implement later */
  1202. }
  1203. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1204. u8 level)
  1205. {
  1206. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1207. }
  1208. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1209. {
  1210. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1211. return 0;
  1212. }
  1213. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1214. struct drm_file *filp)
  1215. {
  1216. struct mod_freesync_params freesync_params;
  1217. uint8_t num_streams;
  1218. uint8_t i;
  1219. struct amdgpu_device *adev = dev->dev_private;
  1220. int r = 0;
  1221. /* Get freesync enable flag from DRM */
  1222. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1223. for (i = 0; i < num_streams; i++) {
  1224. struct dc_stream_state *stream;
  1225. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1226. mod_freesync_update_state(adev->dm.freesync_module,
  1227. &stream, 1, &freesync_params);
  1228. }
  1229. return r;
  1230. }
  1231. static const struct amdgpu_display_funcs dm_display_funcs = {
  1232. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1233. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1234. .vblank_wait = NULL,
  1235. .backlight_set_level =
  1236. dm_set_backlight_level,/* called unconditionally */
  1237. .backlight_get_level =
  1238. dm_get_backlight_level,/* called unconditionally */
  1239. .hpd_sense = NULL,/* called unconditionally */
  1240. .hpd_set_polarity = NULL, /* called unconditionally */
  1241. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1242. .page_flip_get_scanoutpos =
  1243. dm_crtc_get_scanoutpos,/* called unconditionally */
  1244. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1245. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1246. .notify_freesync = amdgpu_notify_freesync,
  1247. };
  1248. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1249. static ssize_t s3_debug_store(struct device *device,
  1250. struct device_attribute *attr,
  1251. const char *buf,
  1252. size_t count)
  1253. {
  1254. int ret;
  1255. int s3_state;
  1256. struct pci_dev *pdev = to_pci_dev(device);
  1257. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1258. struct amdgpu_device *adev = drm_dev->dev_private;
  1259. ret = kstrtoint(buf, 0, &s3_state);
  1260. if (ret == 0) {
  1261. if (s3_state) {
  1262. dm_resume(adev);
  1263. amdgpu_dm_display_resume(adev);
  1264. drm_kms_helper_hotplug_event(adev->ddev);
  1265. } else
  1266. dm_suspend(adev);
  1267. }
  1268. return ret == 0 ? count : 0;
  1269. }
  1270. DEVICE_ATTR_WO(s3_debug);
  1271. #endif
  1272. static int dm_early_init(void *handle)
  1273. {
  1274. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1275. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1276. amdgpu_dm_set_irq_funcs(adev);
  1277. switch (adev->asic_type) {
  1278. case CHIP_BONAIRE:
  1279. case CHIP_HAWAII:
  1280. adev->mode_info.num_crtc = 6;
  1281. adev->mode_info.num_hpd = 6;
  1282. adev->mode_info.num_dig = 6;
  1283. adev->mode_info.plane_type = dm_plane_type_default;
  1284. break;
  1285. case CHIP_KAVERI:
  1286. adev->mode_info.num_crtc = 4;
  1287. adev->mode_info.num_hpd = 6;
  1288. adev->mode_info.num_dig = 7;
  1289. adev->mode_info.plane_type = dm_plane_type_default;
  1290. break;
  1291. case CHIP_KABINI:
  1292. case CHIP_MULLINS:
  1293. adev->mode_info.num_crtc = 2;
  1294. adev->mode_info.num_hpd = 6;
  1295. adev->mode_info.num_dig = 6;
  1296. adev->mode_info.plane_type = dm_plane_type_default;
  1297. break;
  1298. case CHIP_FIJI:
  1299. case CHIP_TONGA:
  1300. adev->mode_info.num_crtc = 6;
  1301. adev->mode_info.num_hpd = 6;
  1302. adev->mode_info.num_dig = 7;
  1303. adev->mode_info.plane_type = dm_plane_type_default;
  1304. break;
  1305. case CHIP_CARRIZO:
  1306. adev->mode_info.num_crtc = 3;
  1307. adev->mode_info.num_hpd = 6;
  1308. adev->mode_info.num_dig = 9;
  1309. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1310. break;
  1311. case CHIP_STONEY:
  1312. adev->mode_info.num_crtc = 2;
  1313. adev->mode_info.num_hpd = 6;
  1314. adev->mode_info.num_dig = 9;
  1315. adev->mode_info.plane_type = dm_plane_type_stoney;
  1316. break;
  1317. case CHIP_POLARIS11:
  1318. case CHIP_POLARIS12:
  1319. adev->mode_info.num_crtc = 5;
  1320. adev->mode_info.num_hpd = 5;
  1321. adev->mode_info.num_dig = 5;
  1322. adev->mode_info.plane_type = dm_plane_type_default;
  1323. break;
  1324. case CHIP_POLARIS10:
  1325. adev->mode_info.num_crtc = 6;
  1326. adev->mode_info.num_hpd = 6;
  1327. adev->mode_info.num_dig = 6;
  1328. adev->mode_info.plane_type = dm_plane_type_default;
  1329. break;
  1330. case CHIP_VEGA10:
  1331. adev->mode_info.num_crtc = 6;
  1332. adev->mode_info.num_hpd = 6;
  1333. adev->mode_info.num_dig = 6;
  1334. adev->mode_info.plane_type = dm_plane_type_default;
  1335. break;
  1336. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1337. case CHIP_RAVEN:
  1338. adev->mode_info.num_crtc = 4;
  1339. adev->mode_info.num_hpd = 4;
  1340. adev->mode_info.num_dig = 4;
  1341. adev->mode_info.plane_type = dm_plane_type_default;
  1342. break;
  1343. #endif
  1344. default:
  1345. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1346. return -EINVAL;
  1347. }
  1348. if (adev->mode_info.funcs == NULL)
  1349. adev->mode_info.funcs = &dm_display_funcs;
  1350. /* Note: Do NOT change adev->audio_endpt_rreg and
  1351. * adev->audio_endpt_wreg because they are initialised in
  1352. * amdgpu_device_init() */
  1353. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1354. device_create_file(
  1355. adev->ddev->dev,
  1356. &dev_attr_s3_debug);
  1357. #endif
  1358. return 0;
  1359. }
  1360. struct dm_connector_state {
  1361. struct drm_connector_state base;
  1362. enum amdgpu_rmx_type scaling;
  1363. uint8_t underscan_vborder;
  1364. uint8_t underscan_hborder;
  1365. bool underscan_enable;
  1366. };
  1367. #define to_dm_connector_state(x)\
  1368. container_of((x), struct dm_connector_state, base)
  1369. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1370. struct dc_stream_state *new_stream,
  1371. struct dc_stream_state *old_stream)
  1372. {
  1373. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1374. return false;
  1375. if (!crtc_state->enable)
  1376. return false;
  1377. return crtc_state->active;
  1378. }
  1379. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1380. {
  1381. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1382. return false;
  1383. return !crtc_state->enable || !crtc_state->active;
  1384. }
  1385. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1386. {
  1387. drm_encoder_cleanup(encoder);
  1388. kfree(encoder);
  1389. }
  1390. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1391. .destroy = amdgpu_dm_encoder_destroy,
  1392. };
  1393. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1394. struct dc_plane_state *plane_state)
  1395. {
  1396. plane_state->src_rect.x = state->src_x >> 16;
  1397. plane_state->src_rect.y = state->src_y >> 16;
  1398. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1399. plane_state->src_rect.width = state->src_w >> 16;
  1400. if (plane_state->src_rect.width == 0)
  1401. return false;
  1402. plane_state->src_rect.height = state->src_h >> 16;
  1403. if (plane_state->src_rect.height == 0)
  1404. return false;
  1405. plane_state->dst_rect.x = state->crtc_x;
  1406. plane_state->dst_rect.y = state->crtc_y;
  1407. if (state->crtc_w == 0)
  1408. return false;
  1409. plane_state->dst_rect.width = state->crtc_w;
  1410. if (state->crtc_h == 0)
  1411. return false;
  1412. plane_state->dst_rect.height = state->crtc_h;
  1413. plane_state->clip_rect = plane_state->dst_rect;
  1414. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1415. case DRM_MODE_ROTATE_0:
  1416. plane_state->rotation = ROTATION_ANGLE_0;
  1417. break;
  1418. case DRM_MODE_ROTATE_90:
  1419. plane_state->rotation = ROTATION_ANGLE_90;
  1420. break;
  1421. case DRM_MODE_ROTATE_180:
  1422. plane_state->rotation = ROTATION_ANGLE_180;
  1423. break;
  1424. case DRM_MODE_ROTATE_270:
  1425. plane_state->rotation = ROTATION_ANGLE_270;
  1426. break;
  1427. default:
  1428. plane_state->rotation = ROTATION_ANGLE_0;
  1429. break;
  1430. }
  1431. return true;
  1432. }
  1433. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1434. uint64_t *tiling_flags,
  1435. uint64_t *fb_location)
  1436. {
  1437. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1438. int r = amdgpu_bo_reserve(rbo, false);
  1439. if (unlikely(r)) {
  1440. // Don't show error msg. when return -ERESTARTSYS
  1441. if (r != -ERESTARTSYS)
  1442. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1443. return r;
  1444. }
  1445. if (fb_location)
  1446. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1447. if (tiling_flags)
  1448. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1449. amdgpu_bo_unreserve(rbo);
  1450. return r;
  1451. }
  1452. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1453. struct dc_plane_state *plane_state,
  1454. const struct amdgpu_framebuffer *amdgpu_fb,
  1455. bool addReq)
  1456. {
  1457. uint64_t tiling_flags;
  1458. uint64_t fb_location = 0;
  1459. uint64_t chroma_addr = 0;
  1460. unsigned int awidth;
  1461. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1462. int ret = 0;
  1463. struct drm_format_name_buf format_name;
  1464. ret = get_fb_info(
  1465. amdgpu_fb,
  1466. &tiling_flags,
  1467. addReq == true ? &fb_location:NULL);
  1468. if (ret)
  1469. return ret;
  1470. switch (fb->format->format) {
  1471. case DRM_FORMAT_C8:
  1472. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1473. break;
  1474. case DRM_FORMAT_RGB565:
  1475. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1476. break;
  1477. case DRM_FORMAT_XRGB8888:
  1478. case DRM_FORMAT_ARGB8888:
  1479. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1480. break;
  1481. case DRM_FORMAT_XRGB2101010:
  1482. case DRM_FORMAT_ARGB2101010:
  1483. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1484. break;
  1485. case DRM_FORMAT_XBGR2101010:
  1486. case DRM_FORMAT_ABGR2101010:
  1487. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1488. break;
  1489. case DRM_FORMAT_NV21:
  1490. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1491. break;
  1492. case DRM_FORMAT_NV12:
  1493. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1494. break;
  1495. default:
  1496. DRM_ERROR("Unsupported screen format %s\n",
  1497. drm_get_format_name(fb->format->format, &format_name));
  1498. return -EINVAL;
  1499. }
  1500. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1501. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1502. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1503. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1504. plane_state->plane_size.grph.surface_size.x = 0;
  1505. plane_state->plane_size.grph.surface_size.y = 0;
  1506. plane_state->plane_size.grph.surface_size.width = fb->width;
  1507. plane_state->plane_size.grph.surface_size.height = fb->height;
  1508. plane_state->plane_size.grph.surface_pitch =
  1509. fb->pitches[0] / fb->format->cpp[0];
  1510. /* TODO: unhardcode */
  1511. plane_state->color_space = COLOR_SPACE_SRGB;
  1512. } else {
  1513. awidth = ALIGN(fb->width, 64);
  1514. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1515. plane_state->address.video_progressive.luma_addr.low_part
  1516. = lower_32_bits(fb_location);
  1517. plane_state->address.video_progressive.luma_addr.high_part
  1518. = upper_32_bits(fb_location);
  1519. chroma_addr = fb_location + (u64)(awidth * fb->height);
  1520. plane_state->address.video_progressive.chroma_addr.low_part
  1521. = lower_32_bits(chroma_addr);
  1522. plane_state->address.video_progressive.chroma_addr.high_part
  1523. = upper_32_bits(chroma_addr);
  1524. plane_state->plane_size.video.luma_size.x = 0;
  1525. plane_state->plane_size.video.luma_size.y = 0;
  1526. plane_state->plane_size.video.luma_size.width = awidth;
  1527. plane_state->plane_size.video.luma_size.height = fb->height;
  1528. /* TODO: unhardcode */
  1529. plane_state->plane_size.video.luma_pitch = awidth;
  1530. plane_state->plane_size.video.chroma_size.x = 0;
  1531. plane_state->plane_size.video.chroma_size.y = 0;
  1532. plane_state->plane_size.video.chroma_size.width = awidth;
  1533. plane_state->plane_size.video.chroma_size.height = fb->height;
  1534. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1535. /* TODO: unhardcode */
  1536. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1537. }
  1538. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1539. /* Fill GFX8 params */
  1540. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1541. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1542. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1543. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1544. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1545. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1546. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1547. /* XXX fix me for VI */
  1548. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1549. plane_state->tiling_info.gfx8.array_mode =
  1550. DC_ARRAY_2D_TILED_THIN1;
  1551. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1552. plane_state->tiling_info.gfx8.bank_width = bankw;
  1553. plane_state->tiling_info.gfx8.bank_height = bankh;
  1554. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1555. plane_state->tiling_info.gfx8.tile_mode =
  1556. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1557. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1558. == DC_ARRAY_1D_TILED_THIN1) {
  1559. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1560. }
  1561. plane_state->tiling_info.gfx8.pipe_config =
  1562. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1563. if (adev->asic_type == CHIP_VEGA10 ||
  1564. adev->asic_type == CHIP_RAVEN) {
  1565. /* Fill GFX9 params */
  1566. plane_state->tiling_info.gfx9.num_pipes =
  1567. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1568. plane_state->tiling_info.gfx9.num_banks =
  1569. adev->gfx.config.gb_addr_config_fields.num_banks;
  1570. plane_state->tiling_info.gfx9.pipe_interleave =
  1571. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1572. plane_state->tiling_info.gfx9.num_shader_engines =
  1573. adev->gfx.config.gb_addr_config_fields.num_se;
  1574. plane_state->tiling_info.gfx9.max_compressed_frags =
  1575. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1576. plane_state->tiling_info.gfx9.num_rb_per_se =
  1577. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1578. plane_state->tiling_info.gfx9.swizzle =
  1579. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1580. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1581. }
  1582. plane_state->visible = true;
  1583. plane_state->scaling_quality.h_taps_c = 0;
  1584. plane_state->scaling_quality.v_taps_c = 0;
  1585. /* is this needed? is plane_state zeroed at allocation? */
  1586. plane_state->scaling_quality.h_taps = 0;
  1587. plane_state->scaling_quality.v_taps = 0;
  1588. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1589. return ret;
  1590. }
  1591. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1592. struct dc_plane_state *plane_state)
  1593. {
  1594. int i;
  1595. struct dc_gamma *gamma;
  1596. struct drm_color_lut *lut =
  1597. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1598. gamma = dc_create_gamma();
  1599. if (gamma == NULL) {
  1600. WARN_ON(1);
  1601. return;
  1602. }
  1603. gamma->type = GAMMA_RGB_256;
  1604. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1605. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1606. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1607. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1608. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1609. }
  1610. plane_state->gamma_correction = gamma;
  1611. }
  1612. static int fill_plane_attributes(struct amdgpu_device *adev,
  1613. struct dc_plane_state *dc_plane_state,
  1614. struct drm_plane_state *plane_state,
  1615. struct drm_crtc_state *crtc_state,
  1616. bool addrReq)
  1617. {
  1618. const struct amdgpu_framebuffer *amdgpu_fb =
  1619. to_amdgpu_framebuffer(plane_state->fb);
  1620. const struct drm_crtc *crtc = plane_state->crtc;
  1621. struct dc_transfer_func *input_tf;
  1622. int ret = 0;
  1623. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1624. return -EINVAL;
  1625. ret = fill_plane_attributes_from_fb(
  1626. crtc->dev->dev_private,
  1627. dc_plane_state,
  1628. amdgpu_fb,
  1629. addrReq);
  1630. if (ret)
  1631. return ret;
  1632. input_tf = dc_create_transfer_func();
  1633. if (input_tf == NULL)
  1634. return -ENOMEM;
  1635. input_tf->type = TF_TYPE_PREDEFINED;
  1636. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1637. dc_plane_state->in_transfer_func = input_tf;
  1638. /* In case of gamma set, update gamma value */
  1639. if (crtc_state->gamma_lut)
  1640. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1641. return ret;
  1642. }
  1643. /*****************************************************************************/
  1644. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1645. const struct dm_connector_state *dm_state,
  1646. struct dc_stream_state *stream)
  1647. {
  1648. enum amdgpu_rmx_type rmx_type;
  1649. struct rect src = { 0 }; /* viewport in composition space*/
  1650. struct rect dst = { 0 }; /* stream addressable area */
  1651. /* no mode. nothing to be done */
  1652. if (!mode)
  1653. return;
  1654. /* Full screen scaling by default */
  1655. src.width = mode->hdisplay;
  1656. src.height = mode->vdisplay;
  1657. dst.width = stream->timing.h_addressable;
  1658. dst.height = stream->timing.v_addressable;
  1659. rmx_type = dm_state->scaling;
  1660. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1661. if (src.width * dst.height <
  1662. src.height * dst.width) {
  1663. /* height needs less upscaling/more downscaling */
  1664. dst.width = src.width *
  1665. dst.height / src.height;
  1666. } else {
  1667. /* width needs less upscaling/more downscaling */
  1668. dst.height = src.height *
  1669. dst.width / src.width;
  1670. }
  1671. } else if (rmx_type == RMX_CENTER) {
  1672. dst = src;
  1673. }
  1674. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1675. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1676. if (dm_state->underscan_enable) {
  1677. dst.x += dm_state->underscan_hborder / 2;
  1678. dst.y += dm_state->underscan_vborder / 2;
  1679. dst.width -= dm_state->underscan_hborder;
  1680. dst.height -= dm_state->underscan_vborder;
  1681. }
  1682. stream->src = src;
  1683. stream->dst = dst;
  1684. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1685. dst.x, dst.y, dst.width, dst.height);
  1686. }
  1687. static enum dc_color_depth
  1688. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1689. {
  1690. uint32_t bpc = connector->display_info.bpc;
  1691. /* Limited color depth to 8bit
  1692. * TODO: Still need to handle deep color
  1693. */
  1694. if (bpc > 8)
  1695. bpc = 8;
  1696. switch (bpc) {
  1697. case 0:
  1698. /* Temporary Work around, DRM don't parse color depth for
  1699. * EDID revision before 1.4
  1700. * TODO: Fix edid parsing
  1701. */
  1702. return COLOR_DEPTH_888;
  1703. case 6:
  1704. return COLOR_DEPTH_666;
  1705. case 8:
  1706. return COLOR_DEPTH_888;
  1707. case 10:
  1708. return COLOR_DEPTH_101010;
  1709. case 12:
  1710. return COLOR_DEPTH_121212;
  1711. case 14:
  1712. return COLOR_DEPTH_141414;
  1713. case 16:
  1714. return COLOR_DEPTH_161616;
  1715. default:
  1716. return COLOR_DEPTH_UNDEFINED;
  1717. }
  1718. }
  1719. static enum dc_aspect_ratio
  1720. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1721. {
  1722. int32_t width = mode_in->crtc_hdisplay * 9;
  1723. int32_t height = mode_in->crtc_vdisplay * 16;
  1724. if ((width - height) < 10 && (width - height) > -10)
  1725. return ASPECT_RATIO_16_9;
  1726. else
  1727. return ASPECT_RATIO_4_3;
  1728. }
  1729. static enum dc_color_space
  1730. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1731. {
  1732. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1733. switch (dc_crtc_timing->pixel_encoding) {
  1734. case PIXEL_ENCODING_YCBCR422:
  1735. case PIXEL_ENCODING_YCBCR444:
  1736. case PIXEL_ENCODING_YCBCR420:
  1737. {
  1738. /*
  1739. * 27030khz is the separation point between HDTV and SDTV
  1740. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1741. * respectively
  1742. */
  1743. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1744. if (dc_crtc_timing->flags.Y_ONLY)
  1745. color_space =
  1746. COLOR_SPACE_YCBCR709_LIMITED;
  1747. else
  1748. color_space = COLOR_SPACE_YCBCR709;
  1749. } else {
  1750. if (dc_crtc_timing->flags.Y_ONLY)
  1751. color_space =
  1752. COLOR_SPACE_YCBCR601_LIMITED;
  1753. else
  1754. color_space = COLOR_SPACE_YCBCR601;
  1755. }
  1756. }
  1757. break;
  1758. case PIXEL_ENCODING_RGB:
  1759. color_space = COLOR_SPACE_SRGB;
  1760. break;
  1761. default:
  1762. WARN_ON(1);
  1763. break;
  1764. }
  1765. return color_space;
  1766. }
  1767. /*****************************************************************************/
  1768. static void
  1769. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1770. const struct drm_display_mode *mode_in,
  1771. const struct drm_connector *connector)
  1772. {
  1773. struct dc_crtc_timing *timing_out = &stream->timing;
  1774. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1775. timing_out->h_border_left = 0;
  1776. timing_out->h_border_right = 0;
  1777. timing_out->v_border_top = 0;
  1778. timing_out->v_border_bottom = 0;
  1779. /* TODO: un-hardcode */
  1780. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1781. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1782. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1783. else
  1784. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1785. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1786. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1787. connector);
  1788. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1789. timing_out->hdmi_vic = 0;
  1790. timing_out->vic = drm_match_cea_mode(mode_in);
  1791. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1792. timing_out->h_total = mode_in->crtc_htotal;
  1793. timing_out->h_sync_width =
  1794. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1795. timing_out->h_front_porch =
  1796. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1797. timing_out->v_total = mode_in->crtc_vtotal;
  1798. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1799. timing_out->v_front_porch =
  1800. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1801. timing_out->v_sync_width =
  1802. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1803. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1804. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1805. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1806. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1807. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1808. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1809. stream->output_color_space = get_output_color_space(timing_out);
  1810. {
  1811. struct dc_transfer_func *tf = dc_create_transfer_func();
  1812. tf->type = TF_TYPE_PREDEFINED;
  1813. tf->tf = TRANSFER_FUNCTION_SRGB;
  1814. stream->out_transfer_func = tf;
  1815. }
  1816. }
  1817. static void fill_audio_info(struct audio_info *audio_info,
  1818. const struct drm_connector *drm_connector,
  1819. const struct dc_sink *dc_sink)
  1820. {
  1821. int i = 0;
  1822. int cea_revision = 0;
  1823. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1824. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1825. audio_info->product_id = edid_caps->product_id;
  1826. cea_revision = drm_connector->display_info.cea_rev;
  1827. strncpy(audio_info->display_name,
  1828. edid_caps->display_name,
  1829. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1830. if (cea_revision >= 3) {
  1831. audio_info->mode_count = edid_caps->audio_mode_count;
  1832. for (i = 0; i < audio_info->mode_count; ++i) {
  1833. audio_info->modes[i].format_code =
  1834. (enum audio_format_code)
  1835. (edid_caps->audio_modes[i].format_code);
  1836. audio_info->modes[i].channel_count =
  1837. edid_caps->audio_modes[i].channel_count;
  1838. audio_info->modes[i].sample_rates.all =
  1839. edid_caps->audio_modes[i].sample_rate;
  1840. audio_info->modes[i].sample_size =
  1841. edid_caps->audio_modes[i].sample_size;
  1842. }
  1843. }
  1844. audio_info->flags.all = edid_caps->speaker_flags;
  1845. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1846. if (drm_connector->latency_present[0]) {
  1847. audio_info->video_latency = drm_connector->video_latency[0];
  1848. audio_info->audio_latency = drm_connector->audio_latency[0];
  1849. }
  1850. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1851. }
  1852. static void
  1853. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1854. struct drm_display_mode *dst_mode)
  1855. {
  1856. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1857. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1858. dst_mode->crtc_clock = src_mode->crtc_clock;
  1859. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1860. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1861. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1862. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1863. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1864. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1865. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1866. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1867. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1868. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1869. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1870. }
  1871. static void
  1872. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1873. const struct drm_display_mode *native_mode,
  1874. bool scale_enabled)
  1875. {
  1876. if (scale_enabled) {
  1877. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1878. } else if (native_mode->clock == drm_mode->clock &&
  1879. native_mode->htotal == drm_mode->htotal &&
  1880. native_mode->vtotal == drm_mode->vtotal) {
  1881. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1882. } else {
  1883. /* no scaling nor amdgpu inserted, no need to patch */
  1884. }
  1885. }
  1886. static int create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1887. {
  1888. struct dc_sink *sink = NULL;
  1889. struct dc_sink_init_data sink_init_data = { 0 };
  1890. sink_init_data.link = aconnector->dc_link;
  1891. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1892. sink = dc_sink_create(&sink_init_data);
  1893. if (!sink) {
  1894. DRM_ERROR("Failed to create sink!\n");
  1895. return -ENOMEM;
  1896. }
  1897. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1898. aconnector->fake_enable = true;
  1899. aconnector->dc_sink = sink;
  1900. aconnector->dc_link->local_sink = sink;
  1901. return 0;
  1902. }
  1903. static struct dc_stream_state *
  1904. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1905. const struct drm_display_mode *drm_mode,
  1906. const struct dm_connector_state *dm_state)
  1907. {
  1908. struct drm_display_mode *preferred_mode = NULL;
  1909. const struct drm_connector *drm_connector;
  1910. struct dc_stream_state *stream = NULL;
  1911. struct drm_display_mode mode = *drm_mode;
  1912. bool native_mode_found = false;
  1913. if (aconnector == NULL) {
  1914. DRM_ERROR("aconnector is NULL!\n");
  1915. goto drm_connector_null;
  1916. }
  1917. if (dm_state == NULL) {
  1918. DRM_ERROR("dm_state is NULL!\n");
  1919. goto dm_state_null;
  1920. }
  1921. drm_connector = &aconnector->base;
  1922. if (!aconnector->dc_sink) {
  1923. /*
  1924. * Exclude MST from creating fake_sink
  1925. * TODO: need to enable MST into fake_sink feature
  1926. */
  1927. if (aconnector->mst_port)
  1928. goto stream_create_fail;
  1929. if (create_fake_sink(aconnector))
  1930. goto stream_create_fail;
  1931. }
  1932. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1933. if (stream == NULL) {
  1934. DRM_ERROR("Failed to create stream for sink!\n");
  1935. goto stream_create_fail;
  1936. }
  1937. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1938. /* Search for preferred mode */
  1939. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1940. native_mode_found = true;
  1941. break;
  1942. }
  1943. }
  1944. if (!native_mode_found)
  1945. preferred_mode = list_first_entry_or_null(
  1946. &aconnector->base.modes,
  1947. struct drm_display_mode,
  1948. head);
  1949. if (preferred_mode == NULL) {
  1950. /* This may not be an error, the use case is when we we have no
  1951. * usermode calls to reset and set mode upon hotplug. In this
  1952. * case, we call set mode ourselves to restore the previous mode
  1953. * and the modelist may not be filled in in time.
  1954. */
  1955. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1956. } else {
  1957. decide_crtc_timing_for_drm_display_mode(
  1958. &mode, preferred_mode,
  1959. dm_state->scaling != RMX_OFF);
  1960. }
  1961. fill_stream_properties_from_drm_display_mode(stream,
  1962. &mode, &aconnector->base);
  1963. update_stream_scaling_settings(&mode, dm_state, stream);
  1964. fill_audio_info(
  1965. &stream->audio_info,
  1966. drm_connector,
  1967. aconnector->dc_sink);
  1968. stream_create_fail:
  1969. dm_state_null:
  1970. drm_connector_null:
  1971. return stream;
  1972. }
  1973. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1974. {
  1975. drm_crtc_cleanup(crtc);
  1976. kfree(crtc);
  1977. }
  1978. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1979. struct drm_crtc_state *state)
  1980. {
  1981. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1982. /* TODO Destroy dc_stream objects are stream object is flattened */
  1983. if (cur->stream)
  1984. dc_stream_release(cur->stream);
  1985. __drm_atomic_helper_crtc_destroy_state(state);
  1986. kfree(state);
  1987. }
  1988. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1989. {
  1990. struct dm_crtc_state *state;
  1991. if (crtc->state)
  1992. dm_crtc_destroy_state(crtc, crtc->state);
  1993. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1994. if (WARN_ON(!state))
  1995. return;
  1996. crtc->state = &state->base;
  1997. crtc->state->crtc = crtc;
  1998. }
  1999. static struct drm_crtc_state *
  2000. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  2001. {
  2002. struct dm_crtc_state *state, *cur;
  2003. cur = to_dm_crtc_state(crtc->state);
  2004. if (WARN_ON(!crtc->state))
  2005. return NULL;
  2006. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2007. if (!state)
  2008. return NULL;
  2009. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2010. if (cur->stream) {
  2011. state->stream = cur->stream;
  2012. dc_stream_retain(state->stream);
  2013. }
  2014. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2015. return &state->base;
  2016. }
  2017. /* Implemented only the options currently availible for the driver */
  2018. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2019. .reset = dm_crtc_reset_state,
  2020. .destroy = amdgpu_dm_crtc_destroy,
  2021. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2022. .set_config = drm_atomic_helper_set_config,
  2023. .page_flip = drm_atomic_helper_page_flip,
  2024. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2025. .atomic_destroy_state = dm_crtc_destroy_state,
  2026. };
  2027. static enum drm_connector_status
  2028. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2029. {
  2030. bool connected;
  2031. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2032. /* Notes:
  2033. * 1. This interface is NOT called in context of HPD irq.
  2034. * 2. This interface *is called* in context of user-mode ioctl. Which
  2035. * makes it a bad place for *any* MST-related activit. */
  2036. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2037. !aconnector->fake_enable)
  2038. connected = (aconnector->dc_sink != NULL);
  2039. else
  2040. connected = (aconnector->base.force == DRM_FORCE_ON);
  2041. return (connected ? connector_status_connected :
  2042. connector_status_disconnected);
  2043. }
  2044. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2045. struct drm_connector_state *connector_state,
  2046. struct drm_property *property,
  2047. uint64_t val)
  2048. {
  2049. struct drm_device *dev = connector->dev;
  2050. struct amdgpu_device *adev = dev->dev_private;
  2051. struct dm_connector_state *dm_old_state =
  2052. to_dm_connector_state(connector->state);
  2053. struct dm_connector_state *dm_new_state =
  2054. to_dm_connector_state(connector_state);
  2055. int ret = -EINVAL;
  2056. if (property == dev->mode_config.scaling_mode_property) {
  2057. enum amdgpu_rmx_type rmx_type;
  2058. switch (val) {
  2059. case DRM_MODE_SCALE_CENTER:
  2060. rmx_type = RMX_CENTER;
  2061. break;
  2062. case DRM_MODE_SCALE_ASPECT:
  2063. rmx_type = RMX_ASPECT;
  2064. break;
  2065. case DRM_MODE_SCALE_FULLSCREEN:
  2066. rmx_type = RMX_FULL;
  2067. break;
  2068. case DRM_MODE_SCALE_NONE:
  2069. default:
  2070. rmx_type = RMX_OFF;
  2071. break;
  2072. }
  2073. if (dm_old_state->scaling == rmx_type)
  2074. return 0;
  2075. dm_new_state->scaling = rmx_type;
  2076. ret = 0;
  2077. } else if (property == adev->mode_info.underscan_hborder_property) {
  2078. dm_new_state->underscan_hborder = val;
  2079. ret = 0;
  2080. } else if (property == adev->mode_info.underscan_vborder_property) {
  2081. dm_new_state->underscan_vborder = val;
  2082. ret = 0;
  2083. } else if (property == adev->mode_info.underscan_property) {
  2084. dm_new_state->underscan_enable = val;
  2085. ret = 0;
  2086. }
  2087. return ret;
  2088. }
  2089. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2090. const struct drm_connector_state *state,
  2091. struct drm_property *property,
  2092. uint64_t *val)
  2093. {
  2094. struct drm_device *dev = connector->dev;
  2095. struct amdgpu_device *adev = dev->dev_private;
  2096. struct dm_connector_state *dm_state =
  2097. to_dm_connector_state(state);
  2098. int ret = -EINVAL;
  2099. if (property == dev->mode_config.scaling_mode_property) {
  2100. switch (dm_state->scaling) {
  2101. case RMX_CENTER:
  2102. *val = DRM_MODE_SCALE_CENTER;
  2103. break;
  2104. case RMX_ASPECT:
  2105. *val = DRM_MODE_SCALE_ASPECT;
  2106. break;
  2107. case RMX_FULL:
  2108. *val = DRM_MODE_SCALE_FULLSCREEN;
  2109. break;
  2110. case RMX_OFF:
  2111. default:
  2112. *val = DRM_MODE_SCALE_NONE;
  2113. break;
  2114. }
  2115. ret = 0;
  2116. } else if (property == adev->mode_info.underscan_hborder_property) {
  2117. *val = dm_state->underscan_hborder;
  2118. ret = 0;
  2119. } else if (property == adev->mode_info.underscan_vborder_property) {
  2120. *val = dm_state->underscan_vborder;
  2121. ret = 0;
  2122. } else if (property == adev->mode_info.underscan_property) {
  2123. *val = dm_state->underscan_enable;
  2124. ret = 0;
  2125. }
  2126. return ret;
  2127. }
  2128. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2129. {
  2130. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2131. const struct dc_link *link = aconnector->dc_link;
  2132. struct amdgpu_device *adev = connector->dev->dev_private;
  2133. struct amdgpu_display_manager *dm = &adev->dm;
  2134. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2135. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2136. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2137. amdgpu_dm_register_backlight_device(dm);
  2138. if (dm->backlight_dev) {
  2139. backlight_device_unregister(dm->backlight_dev);
  2140. dm->backlight_dev = NULL;
  2141. }
  2142. }
  2143. #endif
  2144. drm_connector_unregister(connector);
  2145. drm_connector_cleanup(connector);
  2146. kfree(connector);
  2147. }
  2148. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2149. {
  2150. struct dm_connector_state *state =
  2151. to_dm_connector_state(connector->state);
  2152. kfree(state);
  2153. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2154. if (state) {
  2155. state->scaling = RMX_OFF;
  2156. state->underscan_enable = false;
  2157. state->underscan_hborder = 0;
  2158. state->underscan_vborder = 0;
  2159. connector->state = &state->base;
  2160. connector->state->connector = connector;
  2161. }
  2162. }
  2163. struct drm_connector_state *
  2164. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2165. {
  2166. struct dm_connector_state *state =
  2167. to_dm_connector_state(connector->state);
  2168. struct dm_connector_state *new_state =
  2169. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2170. if (new_state) {
  2171. __drm_atomic_helper_connector_duplicate_state(connector,
  2172. &new_state->base);
  2173. return &new_state->base;
  2174. }
  2175. return NULL;
  2176. }
  2177. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2178. .reset = amdgpu_dm_connector_funcs_reset,
  2179. .detect = amdgpu_dm_connector_detect,
  2180. .fill_modes = drm_helper_probe_single_connector_modes,
  2181. .destroy = amdgpu_dm_connector_destroy,
  2182. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2183. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2184. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2185. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2186. };
  2187. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2188. {
  2189. int enc_id = connector->encoder_ids[0];
  2190. struct drm_mode_object *obj;
  2191. struct drm_encoder *encoder;
  2192. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2193. /* pick the encoder ids */
  2194. if (enc_id) {
  2195. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2196. if (!obj) {
  2197. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2198. return NULL;
  2199. }
  2200. encoder = obj_to_encoder(obj);
  2201. return encoder;
  2202. }
  2203. DRM_ERROR("No encoder id\n");
  2204. return NULL;
  2205. }
  2206. static int get_modes(struct drm_connector *connector)
  2207. {
  2208. return amdgpu_dm_connector_get_modes(connector);
  2209. }
  2210. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2211. {
  2212. struct dc_sink_init_data init_params = {
  2213. .link = aconnector->dc_link,
  2214. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2215. };
  2216. struct edid *edid;
  2217. if (!aconnector->base.edid_blob_ptr ||
  2218. !aconnector->base.edid_blob_ptr->data) {
  2219. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2220. aconnector->base.name);
  2221. aconnector->base.force = DRM_FORCE_OFF;
  2222. aconnector->base.override_edid = false;
  2223. return;
  2224. }
  2225. edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2226. aconnector->edid = edid;
  2227. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2228. aconnector->dc_link,
  2229. (uint8_t *)edid,
  2230. (edid->extensions + 1) * EDID_LENGTH,
  2231. &init_params);
  2232. if (aconnector->base.force == DRM_FORCE_ON)
  2233. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2234. aconnector->dc_link->local_sink :
  2235. aconnector->dc_em_sink;
  2236. }
  2237. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2238. {
  2239. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2240. /* In case of headless boot with force on for DP managed connector
  2241. * Those settings have to be != 0 to get initial modeset
  2242. */
  2243. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2244. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2245. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2246. }
  2247. aconnector->base.override_edid = true;
  2248. create_eml_sink(aconnector);
  2249. }
  2250. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2251. struct drm_display_mode *mode)
  2252. {
  2253. int result = MODE_ERROR;
  2254. struct dc_sink *dc_sink;
  2255. struct amdgpu_device *adev = connector->dev->dev_private;
  2256. /* TODO: Unhardcode stream count */
  2257. struct dc_stream_state *stream;
  2258. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2259. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2260. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2261. return result;
  2262. /* Only run this the first time mode_valid is called to initilialize
  2263. * EDID mgmt
  2264. */
  2265. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2266. !aconnector->dc_em_sink)
  2267. handle_edid_mgmt(aconnector);
  2268. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2269. if (dc_sink == NULL) {
  2270. DRM_ERROR("dc_sink is NULL!\n");
  2271. goto fail;
  2272. }
  2273. stream = dc_create_stream_for_sink(dc_sink);
  2274. if (stream == NULL) {
  2275. DRM_ERROR("Failed to create stream for sink!\n");
  2276. goto fail;
  2277. }
  2278. drm_mode_set_crtcinfo(mode, 0);
  2279. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2280. stream->src.width = mode->hdisplay;
  2281. stream->src.height = mode->vdisplay;
  2282. stream->dst = stream->src;
  2283. if (dc_validate_stream(adev->dm.dc, stream) == DC_OK)
  2284. result = MODE_OK;
  2285. dc_stream_release(stream);
  2286. fail:
  2287. /* TODO: error handling*/
  2288. return result;
  2289. }
  2290. static const struct drm_connector_helper_funcs
  2291. amdgpu_dm_connector_helper_funcs = {
  2292. /*
  2293. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2294. * modes will be filtered by drm_mode_validate_size(), and those modes
  2295. * is missing after user start lightdm. So we need to renew modes list.
  2296. * in get_modes call back, not just return the modes count
  2297. */
  2298. .get_modes = get_modes,
  2299. .mode_valid = amdgpu_dm_connector_mode_valid,
  2300. .best_encoder = best_encoder
  2301. };
  2302. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2303. {
  2304. }
  2305. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2306. struct drm_crtc_state *state)
  2307. {
  2308. struct amdgpu_device *adev = crtc->dev->dev_private;
  2309. struct dc *dc = adev->dm.dc;
  2310. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2311. int ret = -EINVAL;
  2312. if (unlikely(!dm_crtc_state->stream &&
  2313. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2314. WARN_ON(1);
  2315. return ret;
  2316. }
  2317. /* In some use cases, like reset, no stream is attached */
  2318. if (!dm_crtc_state->stream)
  2319. return 0;
  2320. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2321. return 0;
  2322. return ret;
  2323. }
  2324. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2325. const struct drm_display_mode *mode,
  2326. struct drm_display_mode *adjusted_mode)
  2327. {
  2328. return true;
  2329. }
  2330. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2331. .disable = dm_crtc_helper_disable,
  2332. .atomic_check = dm_crtc_helper_atomic_check,
  2333. .mode_fixup = dm_crtc_helper_mode_fixup
  2334. };
  2335. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2336. {
  2337. }
  2338. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2339. struct drm_crtc_state *crtc_state,
  2340. struct drm_connector_state *conn_state)
  2341. {
  2342. return 0;
  2343. }
  2344. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2345. .disable = dm_encoder_helper_disable,
  2346. .atomic_check = dm_encoder_helper_atomic_check
  2347. };
  2348. static void dm_drm_plane_reset(struct drm_plane *plane)
  2349. {
  2350. struct dm_plane_state *amdgpu_state = NULL;
  2351. if (plane->state)
  2352. plane->funcs->atomic_destroy_state(plane, plane->state);
  2353. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2354. WARN_ON(amdgpu_state == NULL);
  2355. if (amdgpu_state) {
  2356. plane->state = &amdgpu_state->base;
  2357. plane->state->plane = plane;
  2358. plane->state->rotation = DRM_MODE_ROTATE_0;
  2359. }
  2360. }
  2361. static struct drm_plane_state *
  2362. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2363. {
  2364. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2365. old_dm_plane_state = to_dm_plane_state(plane->state);
  2366. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2367. if (!dm_plane_state)
  2368. return NULL;
  2369. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2370. if (old_dm_plane_state->dc_state) {
  2371. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2372. dc_plane_state_retain(dm_plane_state->dc_state);
  2373. }
  2374. return &dm_plane_state->base;
  2375. }
  2376. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2377. struct drm_plane_state *state)
  2378. {
  2379. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2380. if (dm_plane_state->dc_state)
  2381. dc_plane_state_release(dm_plane_state->dc_state);
  2382. drm_atomic_helper_plane_destroy_state(plane, state);
  2383. }
  2384. static const struct drm_plane_funcs dm_plane_funcs = {
  2385. .update_plane = drm_atomic_helper_update_plane,
  2386. .disable_plane = drm_atomic_helper_disable_plane,
  2387. .destroy = drm_plane_cleanup,
  2388. .reset = dm_drm_plane_reset,
  2389. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2390. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2391. };
  2392. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2393. struct drm_plane_state *new_state)
  2394. {
  2395. struct amdgpu_framebuffer *afb;
  2396. struct drm_gem_object *obj;
  2397. struct amdgpu_bo *rbo;
  2398. uint64_t chroma_addr = 0;
  2399. int r;
  2400. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2401. unsigned int awidth;
  2402. dm_plane_state_old = to_dm_plane_state(plane->state);
  2403. dm_plane_state_new = to_dm_plane_state(new_state);
  2404. if (!new_state->fb) {
  2405. DRM_DEBUG_DRIVER("No FB bound\n");
  2406. return 0;
  2407. }
  2408. afb = to_amdgpu_framebuffer(new_state->fb);
  2409. obj = afb->obj;
  2410. rbo = gem_to_amdgpu_bo(obj);
  2411. r = amdgpu_bo_reserve(rbo, false);
  2412. if (unlikely(r != 0))
  2413. return r;
  2414. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2415. amdgpu_bo_unreserve(rbo);
  2416. if (unlikely(r != 0)) {
  2417. if (r != -ERESTARTSYS)
  2418. DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
  2419. return r;
  2420. }
  2421. amdgpu_bo_ref(rbo);
  2422. if (dm_plane_state_new->dc_state &&
  2423. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2424. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2425. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2426. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2427. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2428. } else {
  2429. awidth = ALIGN(new_state->fb->width, 64);
  2430. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2431. plane_state->address.video_progressive.luma_addr.low_part
  2432. = lower_32_bits(afb->address);
  2433. plane_state->address.video_progressive.luma_addr.high_part
  2434. = upper_32_bits(afb->address);
  2435. chroma_addr = afb->address + (u64)(awidth * new_state->fb->height);
  2436. plane_state->address.video_progressive.chroma_addr.low_part
  2437. = lower_32_bits(chroma_addr);
  2438. plane_state->address.video_progressive.chroma_addr.high_part
  2439. = upper_32_bits(chroma_addr);
  2440. }
  2441. }
  2442. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2443. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2444. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2445. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2446. * code touching fram buffers should be avoided for DC.
  2447. */
  2448. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2449. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2450. acrtc->cursor_bo = obj;
  2451. }
  2452. return 0;
  2453. }
  2454. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2455. struct drm_plane_state *old_state)
  2456. {
  2457. struct amdgpu_bo *rbo;
  2458. struct amdgpu_framebuffer *afb;
  2459. int r;
  2460. if (!old_state->fb)
  2461. return;
  2462. afb = to_amdgpu_framebuffer(old_state->fb);
  2463. rbo = gem_to_amdgpu_bo(afb->obj);
  2464. r = amdgpu_bo_reserve(rbo, false);
  2465. if (unlikely(r)) {
  2466. DRM_ERROR("failed to reserve rbo before unpin\n");
  2467. return;
  2468. }
  2469. amdgpu_bo_unpin(rbo);
  2470. amdgpu_bo_unreserve(rbo);
  2471. amdgpu_bo_unref(&rbo);
  2472. }
  2473. static int dm_plane_atomic_check(struct drm_plane *plane,
  2474. struct drm_plane_state *state)
  2475. {
  2476. struct amdgpu_device *adev = plane->dev->dev_private;
  2477. struct dc *dc = adev->dm.dc;
  2478. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2479. if (!dm_plane_state->dc_state)
  2480. return 0;
  2481. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2482. return 0;
  2483. return -EINVAL;
  2484. }
  2485. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2486. .prepare_fb = dm_plane_helper_prepare_fb,
  2487. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2488. .atomic_check = dm_plane_atomic_check,
  2489. };
  2490. /*
  2491. * TODO: these are currently initialized to rgb formats only.
  2492. * For future use cases we should either initialize them dynamically based on
  2493. * plane capabilities, or initialize this array to all formats, so internal drm
  2494. * check will succeed, and let DC to implement proper check
  2495. */
  2496. static const uint32_t rgb_formats[] = {
  2497. DRM_FORMAT_RGB888,
  2498. DRM_FORMAT_XRGB8888,
  2499. DRM_FORMAT_ARGB8888,
  2500. DRM_FORMAT_RGBA8888,
  2501. DRM_FORMAT_XRGB2101010,
  2502. DRM_FORMAT_XBGR2101010,
  2503. DRM_FORMAT_ARGB2101010,
  2504. DRM_FORMAT_ABGR2101010,
  2505. };
  2506. static const uint32_t yuv_formats[] = {
  2507. DRM_FORMAT_NV12,
  2508. DRM_FORMAT_NV21,
  2509. };
  2510. static const u32 cursor_formats[] = {
  2511. DRM_FORMAT_ARGB8888
  2512. };
  2513. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2514. struct amdgpu_plane *aplane,
  2515. unsigned long possible_crtcs)
  2516. {
  2517. int res = -EPERM;
  2518. switch (aplane->base.type) {
  2519. case DRM_PLANE_TYPE_PRIMARY:
  2520. aplane->base.format_default = true;
  2521. res = drm_universal_plane_init(
  2522. dm->adev->ddev,
  2523. &aplane->base,
  2524. possible_crtcs,
  2525. &dm_plane_funcs,
  2526. rgb_formats,
  2527. ARRAY_SIZE(rgb_formats),
  2528. NULL, aplane->base.type, NULL);
  2529. break;
  2530. case DRM_PLANE_TYPE_OVERLAY:
  2531. res = drm_universal_plane_init(
  2532. dm->adev->ddev,
  2533. &aplane->base,
  2534. possible_crtcs,
  2535. &dm_plane_funcs,
  2536. yuv_formats,
  2537. ARRAY_SIZE(yuv_formats),
  2538. NULL, aplane->base.type, NULL);
  2539. break;
  2540. case DRM_PLANE_TYPE_CURSOR:
  2541. res = drm_universal_plane_init(
  2542. dm->adev->ddev,
  2543. &aplane->base,
  2544. possible_crtcs,
  2545. &dm_plane_funcs,
  2546. cursor_formats,
  2547. ARRAY_SIZE(cursor_formats),
  2548. NULL, aplane->base.type, NULL);
  2549. break;
  2550. }
  2551. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2552. /* Create (reset) the plane state */
  2553. if (aplane->base.funcs->reset)
  2554. aplane->base.funcs->reset(&aplane->base);
  2555. return res;
  2556. }
  2557. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2558. struct drm_plane *plane,
  2559. uint32_t crtc_index)
  2560. {
  2561. struct amdgpu_crtc *acrtc = NULL;
  2562. struct amdgpu_plane *cursor_plane;
  2563. int res = -ENOMEM;
  2564. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2565. if (!cursor_plane)
  2566. goto fail;
  2567. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2568. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2569. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2570. if (!acrtc)
  2571. goto fail;
  2572. res = drm_crtc_init_with_planes(
  2573. dm->ddev,
  2574. &acrtc->base,
  2575. plane,
  2576. &cursor_plane->base,
  2577. &amdgpu_dm_crtc_funcs, NULL);
  2578. if (res)
  2579. goto fail;
  2580. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2581. /* Create (reset) the plane state */
  2582. if (acrtc->base.funcs->reset)
  2583. acrtc->base.funcs->reset(&acrtc->base);
  2584. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2585. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2586. acrtc->crtc_id = crtc_index;
  2587. acrtc->base.enabled = false;
  2588. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2589. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2590. return 0;
  2591. fail:
  2592. kfree(acrtc);
  2593. kfree(cursor_plane);
  2594. return res;
  2595. }
  2596. static int to_drm_connector_type(enum signal_type st)
  2597. {
  2598. switch (st) {
  2599. case SIGNAL_TYPE_HDMI_TYPE_A:
  2600. return DRM_MODE_CONNECTOR_HDMIA;
  2601. case SIGNAL_TYPE_EDP:
  2602. return DRM_MODE_CONNECTOR_eDP;
  2603. case SIGNAL_TYPE_RGB:
  2604. return DRM_MODE_CONNECTOR_VGA;
  2605. case SIGNAL_TYPE_DISPLAY_PORT:
  2606. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2607. return DRM_MODE_CONNECTOR_DisplayPort;
  2608. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2609. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2610. return DRM_MODE_CONNECTOR_DVID;
  2611. case SIGNAL_TYPE_VIRTUAL:
  2612. return DRM_MODE_CONNECTOR_VIRTUAL;
  2613. default:
  2614. return DRM_MODE_CONNECTOR_Unknown;
  2615. }
  2616. }
  2617. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2618. {
  2619. const struct drm_connector_helper_funcs *helper =
  2620. connector->helper_private;
  2621. struct drm_encoder *encoder;
  2622. struct amdgpu_encoder *amdgpu_encoder;
  2623. encoder = helper->best_encoder(connector);
  2624. if (encoder == NULL)
  2625. return;
  2626. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2627. amdgpu_encoder->native_mode.clock = 0;
  2628. if (!list_empty(&connector->probed_modes)) {
  2629. struct drm_display_mode *preferred_mode = NULL;
  2630. list_for_each_entry(preferred_mode,
  2631. &connector->probed_modes,
  2632. head) {
  2633. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2634. amdgpu_encoder->native_mode = *preferred_mode;
  2635. break;
  2636. }
  2637. }
  2638. }
  2639. static struct drm_display_mode *
  2640. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2641. char *name,
  2642. int hdisplay, int vdisplay)
  2643. {
  2644. struct drm_device *dev = encoder->dev;
  2645. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2646. struct drm_display_mode *mode = NULL;
  2647. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2648. mode = drm_mode_duplicate(dev, native_mode);
  2649. if (mode == NULL)
  2650. return NULL;
  2651. mode->hdisplay = hdisplay;
  2652. mode->vdisplay = vdisplay;
  2653. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2654. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2655. return mode;
  2656. }
  2657. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2658. struct drm_connector *connector)
  2659. {
  2660. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2661. struct drm_display_mode *mode = NULL;
  2662. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2663. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2664. to_amdgpu_dm_connector(connector);
  2665. int i;
  2666. int n;
  2667. struct mode_size {
  2668. char name[DRM_DISPLAY_MODE_LEN];
  2669. int w;
  2670. int h;
  2671. } common_modes[] = {
  2672. { "640x480", 640, 480},
  2673. { "800x600", 800, 600},
  2674. { "1024x768", 1024, 768},
  2675. { "1280x720", 1280, 720},
  2676. { "1280x800", 1280, 800},
  2677. {"1280x1024", 1280, 1024},
  2678. { "1440x900", 1440, 900},
  2679. {"1680x1050", 1680, 1050},
  2680. {"1600x1200", 1600, 1200},
  2681. {"1920x1080", 1920, 1080},
  2682. {"1920x1200", 1920, 1200}
  2683. };
  2684. n = ARRAY_SIZE(common_modes);
  2685. for (i = 0; i < n; i++) {
  2686. struct drm_display_mode *curmode = NULL;
  2687. bool mode_existed = false;
  2688. if (common_modes[i].w > native_mode->hdisplay ||
  2689. common_modes[i].h > native_mode->vdisplay ||
  2690. (common_modes[i].w == native_mode->hdisplay &&
  2691. common_modes[i].h == native_mode->vdisplay))
  2692. continue;
  2693. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2694. if (common_modes[i].w == curmode->hdisplay &&
  2695. common_modes[i].h == curmode->vdisplay) {
  2696. mode_existed = true;
  2697. break;
  2698. }
  2699. }
  2700. if (mode_existed)
  2701. continue;
  2702. mode = amdgpu_dm_create_common_mode(encoder,
  2703. common_modes[i].name, common_modes[i].w,
  2704. common_modes[i].h);
  2705. drm_mode_probed_add(connector, mode);
  2706. amdgpu_dm_connector->num_modes++;
  2707. }
  2708. }
  2709. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2710. struct edid *edid)
  2711. {
  2712. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2713. to_amdgpu_dm_connector(connector);
  2714. if (edid) {
  2715. /* empty probed_modes */
  2716. INIT_LIST_HEAD(&connector->probed_modes);
  2717. amdgpu_dm_connector->num_modes =
  2718. drm_add_edid_modes(connector, edid);
  2719. amdgpu_dm_get_native_mode(connector);
  2720. } else {
  2721. amdgpu_dm_connector->num_modes = 0;
  2722. }
  2723. }
  2724. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2725. {
  2726. const struct drm_connector_helper_funcs *helper =
  2727. connector->helper_private;
  2728. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2729. to_amdgpu_dm_connector(connector);
  2730. struct drm_encoder *encoder;
  2731. struct edid *edid = amdgpu_dm_connector->edid;
  2732. encoder = helper->best_encoder(connector);
  2733. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2734. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2735. return amdgpu_dm_connector->num_modes;
  2736. }
  2737. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2738. struct amdgpu_dm_connector *aconnector,
  2739. int connector_type,
  2740. struct dc_link *link,
  2741. int link_index)
  2742. {
  2743. struct amdgpu_device *adev = dm->ddev->dev_private;
  2744. aconnector->connector_id = link_index;
  2745. aconnector->dc_link = link;
  2746. aconnector->base.interlace_allowed = false;
  2747. aconnector->base.doublescan_allowed = false;
  2748. aconnector->base.stereo_allowed = false;
  2749. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2750. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2751. mutex_init(&aconnector->hpd_lock);
  2752. /* configure support HPD hot plug connector_>polled default value is 0
  2753. * which means HPD hot plug not supported
  2754. */
  2755. switch (connector_type) {
  2756. case DRM_MODE_CONNECTOR_HDMIA:
  2757. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2758. break;
  2759. case DRM_MODE_CONNECTOR_DisplayPort:
  2760. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2761. break;
  2762. case DRM_MODE_CONNECTOR_DVID:
  2763. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2764. break;
  2765. default:
  2766. break;
  2767. }
  2768. drm_object_attach_property(&aconnector->base.base,
  2769. dm->ddev->mode_config.scaling_mode_property,
  2770. DRM_MODE_SCALE_NONE);
  2771. drm_object_attach_property(&aconnector->base.base,
  2772. adev->mode_info.underscan_property,
  2773. UNDERSCAN_OFF);
  2774. drm_object_attach_property(&aconnector->base.base,
  2775. adev->mode_info.underscan_hborder_property,
  2776. 0);
  2777. drm_object_attach_property(&aconnector->base.base,
  2778. adev->mode_info.underscan_vborder_property,
  2779. 0);
  2780. }
  2781. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2782. struct i2c_msg *msgs, int num)
  2783. {
  2784. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2785. struct ddc_service *ddc_service = i2c->ddc_service;
  2786. struct i2c_command cmd;
  2787. int i;
  2788. int result = -EIO;
  2789. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2790. if (!cmd.payloads)
  2791. return result;
  2792. cmd.number_of_payloads = num;
  2793. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2794. cmd.speed = 100;
  2795. for (i = 0; i < num; i++) {
  2796. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2797. cmd.payloads[i].address = msgs[i].addr;
  2798. cmd.payloads[i].length = msgs[i].len;
  2799. cmd.payloads[i].data = msgs[i].buf;
  2800. }
  2801. if (dal_i2caux_submit_i2c_command(
  2802. ddc_service->ctx->i2caux,
  2803. ddc_service->ddc_pin,
  2804. &cmd))
  2805. result = num;
  2806. kfree(cmd.payloads);
  2807. return result;
  2808. }
  2809. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2810. {
  2811. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2812. }
  2813. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2814. .master_xfer = amdgpu_dm_i2c_xfer,
  2815. .functionality = amdgpu_dm_i2c_func,
  2816. };
  2817. static struct amdgpu_i2c_adapter *
  2818. create_i2c(struct ddc_service *ddc_service,
  2819. int link_index,
  2820. int *res)
  2821. {
  2822. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2823. struct amdgpu_i2c_adapter *i2c;
  2824. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2825. if (!i2c)
  2826. return NULL;
  2827. i2c->base.owner = THIS_MODULE;
  2828. i2c->base.class = I2C_CLASS_DDC;
  2829. i2c->base.dev.parent = &adev->pdev->dev;
  2830. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2831. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2832. i2c_set_adapdata(&i2c->base, i2c);
  2833. i2c->ddc_service = ddc_service;
  2834. return i2c;
  2835. }
  2836. /* Note: this function assumes that dc_link_detect() was called for the
  2837. * dc_link which will be represented by this aconnector.
  2838. */
  2839. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2840. struct amdgpu_dm_connector *aconnector,
  2841. uint32_t link_index,
  2842. struct amdgpu_encoder *aencoder)
  2843. {
  2844. int res = 0;
  2845. int connector_type;
  2846. struct dc *dc = dm->dc;
  2847. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2848. struct amdgpu_i2c_adapter *i2c;
  2849. link->priv = aconnector;
  2850. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2851. i2c = create_i2c(link->ddc, link->link_index, &res);
  2852. if (!i2c) {
  2853. DRM_ERROR("Failed to create i2c adapter data\n");
  2854. return -ENOMEM;
  2855. }
  2856. aconnector->i2c = i2c;
  2857. res = i2c_add_adapter(&i2c->base);
  2858. if (res) {
  2859. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2860. goto out_free;
  2861. }
  2862. connector_type = to_drm_connector_type(link->connector_signal);
  2863. res = drm_connector_init(
  2864. dm->ddev,
  2865. &aconnector->base,
  2866. &amdgpu_dm_connector_funcs,
  2867. connector_type);
  2868. if (res) {
  2869. DRM_ERROR("connector_init failed\n");
  2870. aconnector->connector_id = -1;
  2871. goto out_free;
  2872. }
  2873. drm_connector_helper_add(
  2874. &aconnector->base,
  2875. &amdgpu_dm_connector_helper_funcs);
  2876. if (aconnector->base.funcs->reset)
  2877. aconnector->base.funcs->reset(&aconnector->base);
  2878. amdgpu_dm_connector_init_helper(
  2879. dm,
  2880. aconnector,
  2881. connector_type,
  2882. link,
  2883. link_index);
  2884. drm_mode_connector_attach_encoder(
  2885. &aconnector->base, &aencoder->base);
  2886. drm_connector_register(&aconnector->base);
  2887. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2888. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2889. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2890. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2891. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2892. /* NOTE: this currently will create backlight device even if a panel
  2893. * is not connected to the eDP/LVDS connector.
  2894. *
  2895. * This is less than ideal but we don't have sink information at this
  2896. * stage since detection happens after. We can't do detection earlier
  2897. * since MST detection needs connectors to be created first.
  2898. */
  2899. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2900. /* Event if registration failed, we should continue with
  2901. * DM initialization because not having a backlight control
  2902. * is better then a black screen.
  2903. */
  2904. amdgpu_dm_register_backlight_device(dm);
  2905. if (dm->backlight_dev)
  2906. dm->backlight_link = link;
  2907. }
  2908. #endif
  2909. out_free:
  2910. if (res) {
  2911. kfree(i2c);
  2912. aconnector->i2c = NULL;
  2913. }
  2914. return res;
  2915. }
  2916. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2917. {
  2918. switch (adev->mode_info.num_crtc) {
  2919. case 1:
  2920. return 0x1;
  2921. case 2:
  2922. return 0x3;
  2923. case 3:
  2924. return 0x7;
  2925. case 4:
  2926. return 0xf;
  2927. case 5:
  2928. return 0x1f;
  2929. case 6:
  2930. default:
  2931. return 0x3f;
  2932. }
  2933. }
  2934. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2935. struct amdgpu_encoder *aencoder,
  2936. uint32_t link_index)
  2937. {
  2938. struct amdgpu_device *adev = dev->dev_private;
  2939. int res = drm_encoder_init(dev,
  2940. &aencoder->base,
  2941. &amdgpu_dm_encoder_funcs,
  2942. DRM_MODE_ENCODER_TMDS,
  2943. NULL);
  2944. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2945. if (!res)
  2946. aencoder->encoder_id = link_index;
  2947. else
  2948. aencoder->encoder_id = -1;
  2949. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2950. return res;
  2951. }
  2952. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2953. struct amdgpu_crtc *acrtc,
  2954. bool enable)
  2955. {
  2956. /*
  2957. * this is not correct translation but will work as soon as VBLANK
  2958. * constant is the same as PFLIP
  2959. */
  2960. int irq_type =
  2961. amdgpu_crtc_idx_to_irq_type(
  2962. adev,
  2963. acrtc->crtc_id);
  2964. if (enable) {
  2965. drm_crtc_vblank_on(&acrtc->base);
  2966. amdgpu_irq_get(
  2967. adev,
  2968. &adev->pageflip_irq,
  2969. irq_type);
  2970. } else {
  2971. amdgpu_irq_put(
  2972. adev,
  2973. &adev->pageflip_irq,
  2974. irq_type);
  2975. drm_crtc_vblank_off(&acrtc->base);
  2976. }
  2977. }
  2978. static bool
  2979. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2980. const struct dm_connector_state *old_dm_state)
  2981. {
  2982. if (dm_state->scaling != old_dm_state->scaling)
  2983. return true;
  2984. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2985. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2986. return true;
  2987. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2988. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2989. return true;
  2990. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2991. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2992. return true;
  2993. return false;
  2994. }
  2995. static void remove_stream(struct amdgpu_device *adev,
  2996. struct amdgpu_crtc *acrtc,
  2997. struct dc_stream_state *stream)
  2998. {
  2999. /* this is the update mode case */
  3000. if (adev->dm.freesync_module)
  3001. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  3002. acrtc->otg_inst = -1;
  3003. acrtc->enabled = false;
  3004. }
  3005. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  3006. struct dc_cursor_position *position)
  3007. {
  3008. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  3009. int x, y;
  3010. int xorigin = 0, yorigin = 0;
  3011. if (!crtc || !plane->state->fb) {
  3012. position->enable = false;
  3013. position->x = 0;
  3014. position->y = 0;
  3015. return 0;
  3016. }
  3017. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  3018. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  3019. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  3020. __func__,
  3021. plane->state->crtc_w,
  3022. plane->state->crtc_h);
  3023. return -EINVAL;
  3024. }
  3025. x = plane->state->crtc_x;
  3026. y = plane->state->crtc_y;
  3027. /* avivo cursor are offset into the total surface */
  3028. x += crtc->primary->state->src_x >> 16;
  3029. y += crtc->primary->state->src_y >> 16;
  3030. if (x < 0) {
  3031. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3032. x = 0;
  3033. }
  3034. if (y < 0) {
  3035. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3036. y = 0;
  3037. }
  3038. position->enable = true;
  3039. position->x = x;
  3040. position->y = y;
  3041. position->x_hotspot = xorigin;
  3042. position->y_hotspot = yorigin;
  3043. return 0;
  3044. }
  3045. static void handle_cursor_update(struct drm_plane *plane,
  3046. struct drm_plane_state *old_plane_state)
  3047. {
  3048. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3049. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3050. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3051. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3052. uint64_t address = afb ? afb->address : 0;
  3053. struct dc_cursor_position position;
  3054. struct dc_cursor_attributes attributes;
  3055. int ret;
  3056. if (!plane->state->fb && !old_plane_state->fb)
  3057. return;
  3058. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3059. __func__,
  3060. amdgpu_crtc->crtc_id,
  3061. plane->state->crtc_w,
  3062. plane->state->crtc_h);
  3063. ret = get_cursor_position(plane, crtc, &position);
  3064. if (ret)
  3065. return;
  3066. if (!position.enable) {
  3067. /* turn off cursor */
  3068. if (crtc_state && crtc_state->stream)
  3069. dc_stream_set_cursor_position(crtc_state->stream,
  3070. &position);
  3071. return;
  3072. }
  3073. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3074. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3075. attributes.address.high_part = upper_32_bits(address);
  3076. attributes.address.low_part = lower_32_bits(address);
  3077. attributes.width = plane->state->crtc_w;
  3078. attributes.height = plane->state->crtc_h;
  3079. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3080. attributes.rotation_angle = 0;
  3081. attributes.attribute_flags.value = 0;
  3082. attributes.pitch = attributes.width;
  3083. if (crtc_state->stream) {
  3084. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3085. &attributes))
  3086. DRM_ERROR("DC failed to set cursor attributes\n");
  3087. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3088. &position))
  3089. DRM_ERROR("DC failed to set cursor position\n");
  3090. }
  3091. }
  3092. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3093. {
  3094. assert_spin_locked(&acrtc->base.dev->event_lock);
  3095. WARN_ON(acrtc->event);
  3096. acrtc->event = acrtc->base.state->event;
  3097. /* Set the flip status */
  3098. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3099. /* Mark this event as consumed */
  3100. acrtc->base.state->event = NULL;
  3101. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3102. acrtc->crtc_id);
  3103. }
  3104. /*
  3105. * Executes flip
  3106. *
  3107. * Waits on all BO's fences and for proper vblank count
  3108. */
  3109. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3110. struct drm_framebuffer *fb,
  3111. uint32_t target,
  3112. struct dc_state *state)
  3113. {
  3114. unsigned long flags;
  3115. uint32_t target_vblank;
  3116. int r, vpos, hpos;
  3117. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3118. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3119. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3120. struct amdgpu_device *adev = crtc->dev->dev_private;
  3121. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3122. struct dc_flip_addrs addr = { {0} };
  3123. /* TODO eliminate or rename surface_update */
  3124. struct dc_surface_update surface_updates[1] = { {0} };
  3125. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3126. /* Prepare wait for target vblank early - before the fence-waits */
  3127. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3128. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3129. /* TODO This might fail and hence better not used, wait
  3130. * explicitly on fences instead
  3131. * and in general should be called for
  3132. * blocking commit to as per framework helpers
  3133. */
  3134. r = amdgpu_bo_reserve(abo, true);
  3135. if (unlikely(r != 0)) {
  3136. DRM_ERROR("failed to reserve buffer before flip\n");
  3137. WARN_ON(1);
  3138. }
  3139. /* Wait for all fences on this FB */
  3140. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3141. MAX_SCHEDULE_TIMEOUT) < 0);
  3142. amdgpu_bo_unreserve(abo);
  3143. /* Wait until we're out of the vertical blank period before the one
  3144. * targeted by the flip
  3145. */
  3146. while ((acrtc->enabled &&
  3147. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3148. &vpos, &hpos, NULL, NULL,
  3149. &crtc->hwmode)
  3150. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3151. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3152. (int)(target_vblank -
  3153. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3154. usleep_range(1000, 1100);
  3155. }
  3156. /* Flip */
  3157. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3158. /* update crtc fb */
  3159. crtc->primary->fb = fb;
  3160. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3161. WARN_ON(!acrtc_state->stream);
  3162. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3163. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3164. addr.flip_immediate = async_flip;
  3165. if (acrtc->base.state->event)
  3166. prepare_flip_isr(acrtc);
  3167. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3168. surface_updates->flip_addr = &addr;
  3169. dc_commit_updates_for_stream(adev->dm.dc,
  3170. surface_updates,
  3171. 1,
  3172. acrtc_state->stream,
  3173. NULL,
  3174. &surface_updates->surface,
  3175. state);
  3176. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3177. __func__,
  3178. addr.address.grph.addr.high_part,
  3179. addr.address.grph.addr.low_part);
  3180. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3181. }
  3182. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3183. struct drm_device *dev,
  3184. struct amdgpu_display_manager *dm,
  3185. struct drm_crtc *pcrtc,
  3186. bool *wait_for_vblank)
  3187. {
  3188. uint32_t i;
  3189. struct drm_plane *plane;
  3190. struct drm_plane_state *old_plane_state, *new_plane_state;
  3191. struct dc_stream_state *dc_stream_attach;
  3192. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3193. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3194. struct drm_crtc_state *new_pcrtc_state =
  3195. drm_atomic_get_new_crtc_state(state, pcrtc);
  3196. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3197. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3198. int planes_count = 0;
  3199. unsigned long flags;
  3200. /* update planes when needed */
  3201. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3202. struct drm_crtc *crtc = new_plane_state->crtc;
  3203. struct drm_crtc_state *new_crtc_state;
  3204. struct drm_framebuffer *fb = new_plane_state->fb;
  3205. bool pflip_needed;
  3206. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3207. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3208. handle_cursor_update(plane, old_plane_state);
  3209. continue;
  3210. }
  3211. if (!fb || !crtc || pcrtc != crtc)
  3212. continue;
  3213. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3214. if (!new_crtc_state->active)
  3215. continue;
  3216. pflip_needed = !state->allow_modeset;
  3217. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3218. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3219. DRM_ERROR("%s: acrtc %d, already busy\n",
  3220. __func__,
  3221. acrtc_attach->crtc_id);
  3222. /* In commit tail framework this cannot happen */
  3223. WARN_ON(1);
  3224. }
  3225. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3226. if (!pflip_needed) {
  3227. WARN_ON(!dm_new_plane_state->dc_state);
  3228. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3229. dc_stream_attach = acrtc_state->stream;
  3230. planes_count++;
  3231. } else if (new_crtc_state->planes_changed) {
  3232. /* Assume even ONE crtc with immediate flip means
  3233. * entire can't wait for VBLANK
  3234. * TODO Check if it's correct
  3235. */
  3236. *wait_for_vblank =
  3237. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3238. false : true;
  3239. /* TODO: Needs rework for multiplane flip */
  3240. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3241. drm_crtc_vblank_get(crtc);
  3242. amdgpu_dm_do_flip(
  3243. crtc,
  3244. fb,
  3245. drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3246. dm_state->context);
  3247. }
  3248. }
  3249. if (planes_count) {
  3250. unsigned long flags;
  3251. if (new_pcrtc_state->event) {
  3252. drm_crtc_vblank_get(pcrtc);
  3253. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3254. prepare_flip_isr(acrtc_attach);
  3255. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3256. }
  3257. if (false == dc_commit_planes_to_stream(dm->dc,
  3258. plane_states_constructed,
  3259. planes_count,
  3260. dc_stream_attach,
  3261. dm_state->context))
  3262. dm_error("%s: Failed to attach plane!\n", __func__);
  3263. } else {
  3264. /*TODO BUG Here should go disable planes on CRTC. */
  3265. }
  3266. }
  3267. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3268. struct drm_atomic_state *state,
  3269. bool nonblock)
  3270. {
  3271. struct drm_crtc *crtc;
  3272. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3273. struct amdgpu_device *adev = dev->dev_private;
  3274. int i;
  3275. /*
  3276. * We evade vblanks and pflips on crtc that
  3277. * should be changed. We do it here to flush & disable
  3278. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3279. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3280. * the ISRs.
  3281. */
  3282. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3283. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3284. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3285. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3286. manage_dm_interrupts(adev, acrtc, false);
  3287. }
  3288. /* Add check here for SoC's that support hardware cursor plane, to
  3289. * unset legacy_cursor_update */
  3290. return drm_atomic_helper_commit(dev, state, nonblock);
  3291. /*TODO Handle EINTR, reenable IRQ*/
  3292. }
  3293. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3294. {
  3295. struct drm_device *dev = state->dev;
  3296. struct amdgpu_device *adev = dev->dev_private;
  3297. struct amdgpu_display_manager *dm = &adev->dm;
  3298. struct dm_atomic_state *dm_state;
  3299. uint32_t i, j;
  3300. uint32_t new_crtcs_count = 0;
  3301. struct drm_crtc *crtc;
  3302. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3303. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3304. struct dc_stream_state *new_stream = NULL;
  3305. unsigned long flags;
  3306. bool wait_for_vblank = true;
  3307. struct drm_connector *connector;
  3308. struct drm_connector_state *old_con_state, *new_con_state;
  3309. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3310. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3311. dm_state = to_dm_atomic_state(state);
  3312. /* update changed items */
  3313. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3314. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3315. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3316. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3317. DRM_DEBUG_DRIVER(
  3318. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3319. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3320. "connectors_changed:%d\n",
  3321. acrtc->crtc_id,
  3322. new_crtc_state->enable,
  3323. new_crtc_state->active,
  3324. new_crtc_state->planes_changed,
  3325. new_crtc_state->mode_changed,
  3326. new_crtc_state->active_changed,
  3327. new_crtc_state->connectors_changed);
  3328. /* handles headless hotplug case, updating new_state and
  3329. * aconnector as needed
  3330. */
  3331. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3332. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3333. if (!dm_new_crtc_state->stream) {
  3334. /*
  3335. * this could happen because of issues with
  3336. * userspace notifications delivery.
  3337. * In this case userspace tries to set mode on
  3338. * display which is disconnect in fact.
  3339. * dc_sink in NULL in this case on aconnector.
  3340. * We expect reset mode will come soon.
  3341. *
  3342. * This can also happen when unplug is done
  3343. * during resume sequence ended
  3344. *
  3345. * In this case, we want to pretend we still
  3346. * have a sink to keep the pipe running so that
  3347. * hw state is consistent with the sw state
  3348. */
  3349. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3350. __func__, acrtc->base.base.id);
  3351. continue;
  3352. }
  3353. if (dm_old_crtc_state->stream)
  3354. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3355. /*
  3356. * this loop saves set mode crtcs
  3357. * we needed to enable vblanks once all
  3358. * resources acquired in dc after dc_commit_streams
  3359. */
  3360. /*TODO move all this into dm_crtc_state, get rid of
  3361. * new_crtcs array and use old and new atomic states
  3362. * instead
  3363. */
  3364. new_crtcs[new_crtcs_count] = acrtc;
  3365. new_crtcs_count++;
  3366. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3367. acrtc->enabled = true;
  3368. acrtc->hw_mode = new_crtc_state->mode;
  3369. crtc->hwmode = new_crtc_state->mode;
  3370. } else if (modereset_required(new_crtc_state)) {
  3371. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3372. /* i.e. reset mode */
  3373. if (dm_old_crtc_state->stream)
  3374. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3375. }
  3376. } /* for_each_crtc_in_state() */
  3377. /*
  3378. * Add streams after required streams from new and replaced streams
  3379. * are removed from freesync module
  3380. */
  3381. if (adev->dm.freesync_module) {
  3382. for (i = 0; i < new_crtcs_count; i++) {
  3383. struct amdgpu_dm_connector *aconnector = NULL;
  3384. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3385. &new_crtcs[i]->base);
  3386. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3387. new_stream = dm_new_crtc_state->stream;
  3388. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3389. state,
  3390. &new_crtcs[i]->base);
  3391. if (!aconnector) {
  3392. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3393. "skipping freesync init\n",
  3394. new_crtcs[i]->crtc_id);
  3395. continue;
  3396. }
  3397. mod_freesync_add_stream(adev->dm.freesync_module,
  3398. new_stream, &aconnector->caps);
  3399. }
  3400. }
  3401. if (dm_state->context)
  3402. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3403. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3404. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3405. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3406. if (dm_new_crtc_state->stream != NULL) {
  3407. const struct dc_stream_status *status =
  3408. dc_stream_get_status(dm_new_crtc_state->stream);
  3409. if (!status)
  3410. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3411. else
  3412. acrtc->otg_inst = status->primary_otg_inst;
  3413. }
  3414. }
  3415. /* Handle scaling and underscan changes*/
  3416. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3417. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3418. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3419. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3420. struct dc_stream_status *status = NULL;
  3421. if (acrtc)
  3422. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3423. /* Skip any modesets/resets */
  3424. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3425. continue;
  3426. /* Skip any thing not scale or underscan changes */
  3427. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3428. continue;
  3429. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3430. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3431. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3432. if (!dm_new_crtc_state->stream)
  3433. continue;
  3434. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3435. WARN_ON(!status);
  3436. WARN_ON(!status->plane_count);
  3437. /*TODO How it works with MPO ?*/
  3438. if (!dc_commit_planes_to_stream(
  3439. dm->dc,
  3440. status->plane_states,
  3441. status->plane_count,
  3442. dm_new_crtc_state->stream,
  3443. dm_state->context))
  3444. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3445. }
  3446. for (i = 0; i < new_crtcs_count; i++) {
  3447. /*
  3448. * loop to enable interrupts on newly arrived crtc
  3449. */
  3450. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3451. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3452. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3453. if (adev->dm.freesync_module)
  3454. mod_freesync_notify_mode_change(
  3455. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3456. manage_dm_interrupts(adev, acrtc, true);
  3457. }
  3458. /* update planes when needed per crtc*/
  3459. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3460. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3461. if (dm_new_crtc_state->stream)
  3462. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3463. }
  3464. /*
  3465. * send vblank event on all events not handled in flip and
  3466. * mark consumed event for drm_atomic_helper_commit_hw_done
  3467. */
  3468. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3469. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3470. if (new_crtc_state->event)
  3471. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3472. new_crtc_state->event = NULL;
  3473. }
  3474. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3475. /* Signal HW programming completion */
  3476. drm_atomic_helper_commit_hw_done(state);
  3477. if (wait_for_vblank)
  3478. drm_atomic_helper_wait_for_flip_done(dev, state);
  3479. drm_atomic_helper_cleanup_planes(dev, state);
  3480. }
  3481. static int dm_force_atomic_commit(struct drm_connector *connector)
  3482. {
  3483. int ret = 0;
  3484. struct drm_device *ddev = connector->dev;
  3485. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3486. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3487. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3488. struct drm_connector_state *conn_state;
  3489. struct drm_crtc_state *crtc_state;
  3490. struct drm_plane_state *plane_state;
  3491. if (!state)
  3492. return -ENOMEM;
  3493. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3494. /* Construct an atomic state to restore previous display setting */
  3495. /*
  3496. * Attach connectors to drm_atomic_state
  3497. */
  3498. conn_state = drm_atomic_get_connector_state(state, connector);
  3499. ret = PTR_ERR_OR_ZERO(conn_state);
  3500. if (ret)
  3501. goto err;
  3502. /* Attach crtc to drm_atomic_state*/
  3503. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3504. ret = PTR_ERR_OR_ZERO(crtc_state);
  3505. if (ret)
  3506. goto err;
  3507. /* force a restore */
  3508. crtc_state->mode_changed = true;
  3509. /* Attach plane to drm_atomic_state */
  3510. plane_state = drm_atomic_get_plane_state(state, plane);
  3511. ret = PTR_ERR_OR_ZERO(plane_state);
  3512. if (ret)
  3513. goto err;
  3514. /* Call commit internally with the state we just constructed */
  3515. ret = drm_atomic_commit(state);
  3516. if (!ret)
  3517. return 0;
  3518. err:
  3519. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3520. drm_atomic_state_put(state);
  3521. return ret;
  3522. }
  3523. /*
  3524. * This functions handle all cases when set mode does not come upon hotplug.
  3525. * This include when the same display is unplugged then plugged back into the
  3526. * same port and when we are running without usermode desktop manager supprot
  3527. */
  3528. void dm_restore_drm_connector_state(struct drm_device *dev,
  3529. struct drm_connector *connector)
  3530. {
  3531. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3532. struct amdgpu_crtc *disconnected_acrtc;
  3533. struct dm_crtc_state *acrtc_state;
  3534. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3535. return;
  3536. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3537. if (!disconnected_acrtc)
  3538. return;
  3539. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3540. if (!acrtc_state->stream)
  3541. return;
  3542. /*
  3543. * If the previous sink is not released and different from the current,
  3544. * we deduce we are in a state where we can not rely on usermode call
  3545. * to turn on the display, so we do it here
  3546. */
  3547. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3548. dm_force_atomic_commit(&aconnector->base);
  3549. }
  3550. /*`
  3551. * Grabs all modesetting locks to serialize against any blocking commits,
  3552. * Waits for completion of all non blocking commits.
  3553. */
  3554. static int do_aquire_global_lock(struct drm_device *dev,
  3555. struct drm_atomic_state *state)
  3556. {
  3557. struct drm_crtc *crtc;
  3558. struct drm_crtc_commit *commit;
  3559. long ret;
  3560. /* Adding all modeset locks to aquire_ctx will
  3561. * ensure that when the framework release it the
  3562. * extra locks we are locking here will get released to
  3563. */
  3564. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3565. if (ret)
  3566. return ret;
  3567. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3568. spin_lock(&crtc->commit_lock);
  3569. commit = list_first_entry_or_null(&crtc->commit_list,
  3570. struct drm_crtc_commit, commit_entry);
  3571. if (commit)
  3572. drm_crtc_commit_get(commit);
  3573. spin_unlock(&crtc->commit_lock);
  3574. if (!commit)
  3575. continue;
  3576. /* Make sure all pending HW programming completed and
  3577. * page flips done
  3578. */
  3579. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3580. if (ret > 0)
  3581. ret = wait_for_completion_interruptible_timeout(
  3582. &commit->flip_done, 10*HZ);
  3583. if (ret == 0)
  3584. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3585. "timed out\n", crtc->base.id, crtc->name);
  3586. drm_crtc_commit_put(commit);
  3587. }
  3588. return ret < 0 ? ret : 0;
  3589. }
  3590. static int dm_update_crtcs_state(struct dc *dc,
  3591. struct drm_atomic_state *state,
  3592. bool enable,
  3593. bool *lock_and_validation_needed)
  3594. {
  3595. struct drm_crtc *crtc;
  3596. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3597. int i;
  3598. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3599. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3600. struct dc_stream_state *new_stream;
  3601. int ret = 0;
  3602. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3603. /* update changed items */
  3604. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3605. struct amdgpu_crtc *acrtc = NULL;
  3606. struct amdgpu_dm_connector *aconnector = NULL;
  3607. struct drm_connector_state *new_con_state = NULL;
  3608. struct dm_connector_state *dm_conn_state = NULL;
  3609. new_stream = NULL;
  3610. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3611. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3612. acrtc = to_amdgpu_crtc(crtc);
  3613. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3614. /* TODO This hack should go away */
  3615. if (aconnector && enable) {
  3616. // Make sure fake sink is created in plug-in scenario
  3617. new_con_state = drm_atomic_get_connector_state(state,
  3618. &aconnector->base);
  3619. if (IS_ERR(new_con_state)) {
  3620. ret = PTR_ERR_OR_ZERO(new_con_state);
  3621. break;
  3622. }
  3623. dm_conn_state = to_dm_connector_state(new_con_state);
  3624. new_stream = create_stream_for_sink(aconnector,
  3625. &new_crtc_state->mode,
  3626. dm_conn_state);
  3627. /*
  3628. * we can have no stream on ACTION_SET if a display
  3629. * was disconnected during S3, in this case it not and
  3630. * error, the OS will be updated after detection, and
  3631. * do the right thing on next atomic commit
  3632. */
  3633. if (!new_stream) {
  3634. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3635. __func__, acrtc->base.base.id);
  3636. break;
  3637. }
  3638. }
  3639. if (enable && dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3640. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3641. new_crtc_state->mode_changed = false;
  3642. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3643. new_crtc_state->mode_changed);
  3644. }
  3645. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3646. goto next_crtc;
  3647. DRM_DEBUG_DRIVER(
  3648. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3649. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3650. "connectors_changed:%d\n",
  3651. acrtc->crtc_id,
  3652. new_crtc_state->enable,
  3653. new_crtc_state->active,
  3654. new_crtc_state->planes_changed,
  3655. new_crtc_state->mode_changed,
  3656. new_crtc_state->active_changed,
  3657. new_crtc_state->connectors_changed);
  3658. /* Remove stream for any changed/disabled CRTC */
  3659. if (!enable) {
  3660. if (!dm_old_crtc_state->stream)
  3661. goto next_crtc;
  3662. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3663. crtc->base.id);
  3664. /* i.e. reset mode */
  3665. if (dc_remove_stream_from_ctx(
  3666. dc,
  3667. dm_state->context,
  3668. dm_old_crtc_state->stream) != DC_OK) {
  3669. ret = -EINVAL;
  3670. goto fail;
  3671. }
  3672. dc_stream_release(dm_old_crtc_state->stream);
  3673. dm_new_crtc_state->stream = NULL;
  3674. *lock_and_validation_needed = true;
  3675. } else {/* Add stream for any updated/enabled CRTC */
  3676. /*
  3677. * Quick fix to prevent NULL pointer on new_stream when
  3678. * added MST connectors not found in existing crtc_state in the chained mode
  3679. * TODO: need to dig out the root cause of that
  3680. */
  3681. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3682. goto next_crtc;
  3683. if (modereset_required(new_crtc_state))
  3684. goto next_crtc;
  3685. if (modeset_required(new_crtc_state, new_stream,
  3686. dm_old_crtc_state->stream)) {
  3687. WARN_ON(dm_new_crtc_state->stream);
  3688. dm_new_crtc_state->stream = new_stream;
  3689. dc_stream_retain(new_stream);
  3690. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3691. crtc->base.id);
  3692. if (dc_add_stream_to_ctx(
  3693. dc,
  3694. dm_state->context,
  3695. dm_new_crtc_state->stream) != DC_OK) {
  3696. ret = -EINVAL;
  3697. goto fail;
  3698. }
  3699. *lock_and_validation_needed = true;
  3700. }
  3701. }
  3702. next_crtc:
  3703. /* Release extra reference */
  3704. if (new_stream)
  3705. dc_stream_release(new_stream);
  3706. }
  3707. return ret;
  3708. fail:
  3709. if (new_stream)
  3710. dc_stream_release(new_stream);
  3711. return ret;
  3712. }
  3713. static int dm_update_planes_state(struct dc *dc,
  3714. struct drm_atomic_state *state,
  3715. bool enable,
  3716. bool *lock_and_validation_needed)
  3717. {
  3718. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3719. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3720. struct drm_plane *plane;
  3721. struct drm_plane_state *old_plane_state, *new_plane_state;
  3722. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3723. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3724. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3725. int i ;
  3726. /* TODO return page_flip_needed() function */
  3727. bool pflip_needed = !state->allow_modeset;
  3728. int ret = 0;
  3729. if (pflip_needed)
  3730. return ret;
  3731. /* Add new planes */
  3732. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3733. new_plane_crtc = new_plane_state->crtc;
  3734. old_plane_crtc = old_plane_state->crtc;
  3735. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3736. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3737. /*TODO Implement atomic check for cursor plane */
  3738. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3739. continue;
  3740. /* Remove any changed/removed planes */
  3741. if (!enable) {
  3742. if (!old_plane_crtc)
  3743. continue;
  3744. old_crtc_state = drm_atomic_get_old_crtc_state(
  3745. state, old_plane_crtc);
  3746. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3747. if (!dm_old_crtc_state->stream)
  3748. continue;
  3749. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3750. plane->base.id, old_plane_crtc->base.id);
  3751. if (!dc_remove_plane_from_context(
  3752. dc,
  3753. dm_old_crtc_state->stream,
  3754. dm_old_plane_state->dc_state,
  3755. dm_state->context)) {
  3756. ret = EINVAL;
  3757. return ret;
  3758. }
  3759. dc_plane_state_release(dm_old_plane_state->dc_state);
  3760. dm_new_plane_state->dc_state = NULL;
  3761. *lock_and_validation_needed = true;
  3762. } else { /* Add new planes */
  3763. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3764. continue;
  3765. if (!new_plane_crtc)
  3766. continue;
  3767. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3768. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3769. if (!dm_new_crtc_state->stream)
  3770. continue;
  3771. WARN_ON(dm_new_plane_state->dc_state);
  3772. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3773. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3774. plane->base.id, new_plane_crtc->base.id);
  3775. if (!dm_new_plane_state->dc_state) {
  3776. ret = -EINVAL;
  3777. return ret;
  3778. }
  3779. ret = fill_plane_attributes(
  3780. new_plane_crtc->dev->dev_private,
  3781. dm_new_plane_state->dc_state,
  3782. new_plane_state,
  3783. new_crtc_state,
  3784. false);
  3785. if (ret)
  3786. return ret;
  3787. if (!dc_add_plane_to_context(
  3788. dc,
  3789. dm_new_crtc_state->stream,
  3790. dm_new_plane_state->dc_state,
  3791. dm_state->context)) {
  3792. ret = -EINVAL;
  3793. return ret;
  3794. }
  3795. *lock_and_validation_needed = true;
  3796. }
  3797. }
  3798. return ret;
  3799. }
  3800. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3801. struct drm_atomic_state *state)
  3802. {
  3803. int i;
  3804. int ret;
  3805. struct amdgpu_device *adev = dev->dev_private;
  3806. struct dc *dc = adev->dm.dc;
  3807. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3808. struct drm_connector *connector;
  3809. struct drm_connector_state *old_con_state, *new_con_state;
  3810. struct drm_crtc *crtc;
  3811. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3812. /*
  3813. * This bool will be set for true for any modeset/reset
  3814. * or plane update which implies non fast surface update.
  3815. */
  3816. bool lock_and_validation_needed = false;
  3817. ret = drm_atomic_helper_check_modeset(dev, state);
  3818. if (ret)
  3819. goto fail;
  3820. /*
  3821. * legacy_cursor_update should be made false for SoC's having
  3822. * a dedicated hardware plane for cursor in amdgpu_dm_atomic_commit(),
  3823. * otherwise for software cursor plane,
  3824. * we should not add it to list of affected planes.
  3825. */
  3826. if (state->legacy_cursor_update) {
  3827. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3828. if (new_crtc_state->color_mgmt_changed) {
  3829. ret = drm_atomic_add_affected_planes(state, crtc);
  3830. if (ret)
  3831. goto fail;
  3832. }
  3833. }
  3834. } else {
  3835. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3836. if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
  3837. !new_crtc_state->color_mgmt_changed)
  3838. continue;
  3839. if (!new_crtc_state->enable)
  3840. continue;
  3841. ret = drm_atomic_add_affected_connectors(state, crtc);
  3842. if (ret)
  3843. return ret;
  3844. ret = drm_atomic_add_affected_planes(state, crtc);
  3845. if (ret)
  3846. goto fail;
  3847. }
  3848. }
  3849. dm_state->context = dc_create_state();
  3850. ASSERT(dm_state->context);
  3851. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3852. /* Remove exiting planes if they are modified */
  3853. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3854. if (ret) {
  3855. goto fail;
  3856. }
  3857. /* Disable all crtcs which require disable */
  3858. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3859. if (ret) {
  3860. goto fail;
  3861. }
  3862. /* Enable all crtcs which require enable */
  3863. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3864. if (ret) {
  3865. goto fail;
  3866. }
  3867. /* Add new/modified planes */
  3868. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3869. if (ret) {
  3870. goto fail;
  3871. }
  3872. /* Run this here since we want to validate the streams we created */
  3873. ret = drm_atomic_helper_check_planes(dev, state);
  3874. if (ret)
  3875. goto fail;
  3876. /* Check scaling and underscan changes*/
  3877. /*TODO Removed scaling changes validation due to inability to commit
  3878. * new stream into context w\o causing full reset. Need to
  3879. * decide how to handle.
  3880. */
  3881. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3882. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3883. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3884. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3885. /* Skip any modesets/resets */
  3886. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3887. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3888. continue;
  3889. /* Skip any thing not scale or underscan changes */
  3890. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3891. continue;
  3892. lock_and_validation_needed = true;
  3893. }
  3894. /*
  3895. * For full updates case when
  3896. * removing/adding/updating streams on once CRTC while flipping
  3897. * on another CRTC,
  3898. * acquiring global lock will guarantee that any such full
  3899. * update commit
  3900. * will wait for completion of any outstanding flip using DRMs
  3901. * synchronization events.
  3902. */
  3903. if (lock_and_validation_needed) {
  3904. ret = do_aquire_global_lock(dev, state);
  3905. if (ret)
  3906. goto fail;
  3907. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  3908. ret = -EINVAL;
  3909. goto fail;
  3910. }
  3911. }
  3912. /* Must be success */
  3913. WARN_ON(ret);
  3914. return ret;
  3915. fail:
  3916. if (ret == -EDEADLK)
  3917. DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
  3918. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3919. DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
  3920. else
  3921. DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
  3922. return ret;
  3923. }
  3924. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3925. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3926. {
  3927. uint8_t dpcd_data;
  3928. bool capable = false;
  3929. if (amdgpu_dm_connector->dc_link &&
  3930. dm_helpers_dp_read_dpcd(
  3931. NULL,
  3932. amdgpu_dm_connector->dc_link,
  3933. DP_DOWN_STREAM_PORT_COUNT,
  3934. &dpcd_data,
  3935. sizeof(dpcd_data))) {
  3936. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3937. }
  3938. return capable;
  3939. }
  3940. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3941. struct edid *edid)
  3942. {
  3943. int i;
  3944. uint64_t val_capable;
  3945. bool edid_check_required;
  3946. struct detailed_timing *timing;
  3947. struct detailed_non_pixel *data;
  3948. struct detailed_data_monitor_range *range;
  3949. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3950. to_amdgpu_dm_connector(connector);
  3951. struct drm_device *dev = connector->dev;
  3952. struct amdgpu_device *adev = dev->dev_private;
  3953. edid_check_required = false;
  3954. if (!amdgpu_dm_connector->dc_sink) {
  3955. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3956. return;
  3957. }
  3958. if (!adev->dm.freesync_module)
  3959. return;
  3960. /*
  3961. * if edid non zero restrict freesync only for dp and edp
  3962. */
  3963. if (edid) {
  3964. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3965. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3966. edid_check_required = is_dp_capable_without_timing_msa(
  3967. adev->dm.dc,
  3968. amdgpu_dm_connector);
  3969. }
  3970. }
  3971. val_capable = 0;
  3972. if (edid_check_required == true && (edid->version > 1 ||
  3973. (edid->version == 1 && edid->revision > 1))) {
  3974. for (i = 0; i < 4; i++) {
  3975. timing = &edid->detailed_timings[i];
  3976. data = &timing->data.other_data;
  3977. range = &data->data.range;
  3978. /*
  3979. * Check if monitor has continuous frequency mode
  3980. */
  3981. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3982. continue;
  3983. /*
  3984. * Check for flag range limits only. If flag == 1 then
  3985. * no additional timing information provided.
  3986. * Default GTF, GTF Secondary curve and CVT are not
  3987. * supported
  3988. */
  3989. if (range->flags != 1)
  3990. continue;
  3991. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3992. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3993. amdgpu_dm_connector->pixel_clock_mhz =
  3994. range->pixel_clock_mhz * 10;
  3995. break;
  3996. }
  3997. if (amdgpu_dm_connector->max_vfreq -
  3998. amdgpu_dm_connector->min_vfreq > 10) {
  3999. amdgpu_dm_connector->caps.supported = true;
  4000. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  4001. amdgpu_dm_connector->min_vfreq * 1000000;
  4002. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  4003. amdgpu_dm_connector->max_vfreq * 1000000;
  4004. val_capable = 1;
  4005. }
  4006. }
  4007. /*
  4008. * TODO figure out how to notify user-mode or DRM of freesync caps
  4009. * once we figure out how to deal with freesync in an upstreamable
  4010. * fashion
  4011. */
  4012. }
  4013. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  4014. {
  4015. /*
  4016. * TODO fill in once we figure out how to deal with freesync in
  4017. * an upstreamable fashion
  4018. */
  4019. }