omap-smp.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific functions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/sections.h>
  24. #include <asm/smp_scu.h>
  25. #include <asm/virt.h>
  26. #include "omap-secure.h"
  27. #include "omap-wakeupgen.h"
  28. #include <asm/cputype.h>
  29. #include "soc.h"
  30. #include "iomap.h"
  31. #include "common.h"
  32. #include "clockdomain.h"
  33. #include "pm.h"
  34. #define CPU_MASK 0xff0ffff0
  35. #define CPU_CORTEX_A9 0x410FC090
  36. #define CPU_CORTEX_A15 0x410FC0F0
  37. #define OMAP5_CORE_COUNT 0x2
  38. #define AUX_CORE_BOOT0_GP_RELEASE 0x020
  39. #define AUX_CORE_BOOT0_HS_RELEASE 0x200
  40. struct omap_smp_config {
  41. unsigned long cpu1_rstctrl_pa;
  42. void __iomem *cpu1_rstctrl_va;
  43. void __iomem *scu_base;
  44. void __iomem *wakeupgen_base;
  45. void *startup_addr;
  46. };
  47. static struct omap_smp_config cfg;
  48. static const struct omap_smp_config omap443x_cfg __initconst = {
  49. .cpu1_rstctrl_pa = 0x4824380c,
  50. .startup_addr = omap4_secondary_startup,
  51. };
  52. static const struct omap_smp_config omap446x_cfg __initconst = {
  53. .cpu1_rstctrl_pa = 0x4824380c,
  54. .startup_addr = omap4460_secondary_startup,
  55. };
  56. static const struct omap_smp_config omap5_cfg __initconst = {
  57. .cpu1_rstctrl_pa = 0x48243810,
  58. .startup_addr = omap5_secondary_startup,
  59. };
  60. static DEFINE_SPINLOCK(boot_lock);
  61. void __iomem *omap4_get_scu_base(void)
  62. {
  63. return cfg.scu_base;
  64. }
  65. #ifdef CONFIG_OMAP5_ERRATA_801819
  66. void omap5_erratum_workaround_801819(void)
  67. {
  68. u32 acr, revidr;
  69. u32 acr_mask;
  70. /* REVIDR[3] indicates erratum fix available on silicon */
  71. asm volatile ("mrc p15, 0, %0, c0, c0, 6" : "=r" (revidr));
  72. if (revidr & (0x1 << 3))
  73. return;
  74. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  75. /*
  76. * BIT(27) - Disables streaming. All write-allocate lines allocate in
  77. * the L1 or L2 cache.
  78. * BIT(25) - Disables streaming. All write-allocate lines allocate in
  79. * the L1 cache.
  80. */
  81. acr_mask = (0x3 << 25) | (0x3 << 27);
  82. /* do we already have it done.. if yes, skip expensive smc */
  83. if ((acr & acr_mask) == acr_mask)
  84. return;
  85. acr |= acr_mask;
  86. omap_smc1(OMAP5_DRA7_MON_SET_ACR_INDEX, acr);
  87. pr_debug("%s: ARM erratum workaround 801819 applied on CPU%d\n",
  88. __func__, smp_processor_id());
  89. }
  90. #else
  91. static inline void omap5_erratum_workaround_801819(void) { }
  92. #endif
  93. static void omap4_secondary_init(unsigned int cpu)
  94. {
  95. /*
  96. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  97. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  98. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  99. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  100. * OMAP443X GP devices- SMP bit isn't accessible.
  101. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  102. */
  103. if (soc_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  104. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  105. 4, 0, 0, 0, 0, 0);
  106. if (soc_is_omap54xx() || soc_is_dra7xx()) {
  107. /*
  108. * Configure the CNTFRQ register for the secondary cpu's which
  109. * indicates the frequency of the cpu local timers.
  110. */
  111. set_cntfreq();
  112. /* Configure ACR to disable streaming WA for 801819 */
  113. omap5_erratum_workaround_801819();
  114. }
  115. /*
  116. * Synchronise with the boot thread.
  117. */
  118. spin_lock(&boot_lock);
  119. spin_unlock(&boot_lock);
  120. }
  121. static int omap4_boot_secondary(unsigned int cpu, struct task_struct *idle)
  122. {
  123. static struct clockdomain *cpu1_clkdm;
  124. static bool booted;
  125. static struct powerdomain *cpu1_pwrdm;
  126. /*
  127. * Set synchronisation state between this boot processor
  128. * and the secondary one
  129. */
  130. spin_lock(&boot_lock);
  131. /*
  132. * Update the AuxCoreBoot0 with boot state for secondary core.
  133. * omap4_secondary_startup() routine will hold the secondary core till
  134. * the AuxCoreBoot1 register is updated with cpu state
  135. * A barrier is added to ensure that write buffer is drained
  136. */
  137. if (omap_secure_apis_support())
  138. omap_modify_auxcoreboot0(AUX_CORE_BOOT0_HS_RELEASE,
  139. 0xfffffdff);
  140. else
  141. writel_relaxed(AUX_CORE_BOOT0_GP_RELEASE,
  142. cfg.wakeupgen_base + OMAP_AUX_CORE_BOOT_0);
  143. if (!cpu1_clkdm && !cpu1_pwrdm) {
  144. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  145. cpu1_pwrdm = pwrdm_lookup("cpu1_pwrdm");
  146. }
  147. /*
  148. * The SGI(Software Generated Interrupts) are not wakeup capable
  149. * from low power states. This is known limitation on OMAP4 and
  150. * needs to be worked around by using software forced clockdomain
  151. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  152. * software force wakeup. The clockdomain is then put back to
  153. * hardware supervised mode.
  154. * More details can be found in OMAP4430 TRM - Version J
  155. * Section :
  156. * 4.3.4.2 Power States of CPU0 and CPU1
  157. */
  158. if (booted && cpu1_pwrdm && cpu1_clkdm) {
  159. /*
  160. * GIC distributor control register has changed between
  161. * CortexA9 r1pX and r2pX. The Control Register secure
  162. * banked version is now composed of 2 bits:
  163. * bit 0 == Secure Enable
  164. * bit 1 == Non-Secure Enable
  165. * The Non-Secure banked register has not changed
  166. * Because the ROM Code is based on the r1pX GIC, the CPU1
  167. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  168. * The workaround must be:
  169. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  170. * the GIC distributor
  171. * 2) CPU1 must re-enable the GIC distributor on
  172. * it's wakeup path.
  173. */
  174. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  175. local_irq_disable();
  176. gic_dist_disable();
  177. }
  178. /*
  179. * Ensure that CPU power state is set to ON to avoid CPU
  180. * powerdomain transition on wfi
  181. */
  182. clkdm_deny_idle_nolock(cpu1_clkdm);
  183. pwrdm_set_next_pwrst(cpu1_pwrdm, PWRDM_POWER_ON);
  184. clkdm_allow_idle_nolock(cpu1_clkdm);
  185. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  186. while (gic_dist_disabled()) {
  187. udelay(1);
  188. cpu_relax();
  189. }
  190. gic_timer_retrigger();
  191. local_irq_enable();
  192. }
  193. } else {
  194. dsb_sev();
  195. booted = true;
  196. }
  197. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  198. /*
  199. * Now the secondary core is starting up let it run its
  200. * calibrations, then wait for it to finish
  201. */
  202. spin_unlock(&boot_lock);
  203. return 0;
  204. }
  205. /*
  206. * Initialise the CPU possible map early - this describes the CPUs
  207. * which may be present or become present in the system.
  208. */
  209. static void __init omap4_smp_init_cpus(void)
  210. {
  211. unsigned int i = 0, ncores = 1, cpu_id;
  212. /* Use ARM cpuid check here, as SoC detection will not work so early */
  213. cpu_id = read_cpuid_id() & CPU_MASK;
  214. if (cpu_id == CPU_CORTEX_A9) {
  215. /*
  216. * Currently we can't call ioremap here because
  217. * SoC detection won't work until after init_early.
  218. */
  219. cfg.scu_base = OMAP2_L4_IO_ADDRESS(scu_a9_get_base());
  220. BUG_ON(!cfg.scu_base);
  221. ncores = scu_get_core_count(cfg.scu_base);
  222. } else if (cpu_id == CPU_CORTEX_A15) {
  223. ncores = OMAP5_CORE_COUNT;
  224. }
  225. /* sanity check */
  226. if (ncores > nr_cpu_ids) {
  227. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  228. ncores, nr_cpu_ids);
  229. ncores = nr_cpu_ids;
  230. }
  231. for (i = 0; i < ncores; i++)
  232. set_cpu_possible(i, true);
  233. }
  234. /*
  235. * For now, just make sure the start-up address is not within the booting
  236. * kernel space as that means we just overwrote whatever secondary_startup()
  237. * code there was.
  238. */
  239. static bool __init omap4_smp_cpu1_startup_valid(unsigned long addr)
  240. {
  241. if ((addr >= __pa(PAGE_OFFSET)) && (addr <= __pa(__bss_start)))
  242. return false;
  243. return true;
  244. }
  245. /*
  246. * We may need to reset CPU1 before configuring, otherwise kexec boot can end
  247. * up trying to use old kernel startup address or suspend-resume will
  248. * occasionally fail to bring up CPU1 on 4430 if CPU1 fails to enter deeper
  249. * idle states.
  250. */
  251. static void __init omap4_smp_maybe_reset_cpu1(struct omap_smp_config *c)
  252. {
  253. unsigned long cpu1_startup_pa, cpu1_ns_pa_addr;
  254. bool needs_reset = false;
  255. u32 released;
  256. if (omap_secure_apis_support())
  257. released = omap_read_auxcoreboot0() & AUX_CORE_BOOT0_HS_RELEASE;
  258. else
  259. released = readl_relaxed(cfg.wakeupgen_base +
  260. OMAP_AUX_CORE_BOOT_0) &
  261. AUX_CORE_BOOT0_GP_RELEASE;
  262. if (released) {
  263. pr_warn("smp: CPU1 not parked?\n");
  264. return;
  265. }
  266. cpu1_startup_pa = readl_relaxed(cfg.wakeupgen_base +
  267. OMAP_AUX_CORE_BOOT_1);
  268. cpu1_ns_pa_addr = omap4_get_cpu1_ns_pa_addr();
  269. /* Did the configured secondary_startup() get overwritten? */
  270. if (!omap4_smp_cpu1_startup_valid(cpu1_startup_pa))
  271. needs_reset = true;
  272. /*
  273. * If omap4 or 5 has NS_PA_ADDR configured, CPU1 may be in a
  274. * deeper idle state in WFI and will wake to an invalid address.
  275. */
  276. if ((soc_is_omap44xx() || soc_is_omap54xx()) &&
  277. !omap4_smp_cpu1_startup_valid(cpu1_ns_pa_addr))
  278. needs_reset = true;
  279. if (!needs_reset || !c->cpu1_rstctrl_va)
  280. return;
  281. pr_info("smp: CPU1 parked within kernel, needs reset (0x%lx 0x%lx)\n",
  282. cpu1_startup_pa, cpu1_ns_pa_addr);
  283. writel_relaxed(1, c->cpu1_rstctrl_va);
  284. readl_relaxed(c->cpu1_rstctrl_va);
  285. writel_relaxed(0, c->cpu1_rstctrl_va);
  286. }
  287. static void __init omap4_smp_prepare_cpus(unsigned int max_cpus)
  288. {
  289. const struct omap_smp_config *c = NULL;
  290. if (soc_is_omap443x())
  291. c = &omap443x_cfg;
  292. else if (soc_is_omap446x())
  293. c = &omap446x_cfg;
  294. else if (soc_is_dra74x() || soc_is_omap54xx())
  295. c = &omap5_cfg;
  296. if (!c) {
  297. pr_err("%s Unknown SMP SoC?\n", __func__);
  298. return;
  299. }
  300. /* Must preserve cfg.scu_base set earlier */
  301. cfg.cpu1_rstctrl_pa = c->cpu1_rstctrl_pa;
  302. cfg.startup_addr = c->startup_addr;
  303. cfg.wakeupgen_base = omap_get_wakeupgen_base();
  304. if (soc_is_dra74x() || soc_is_omap54xx()) {
  305. if ((__boot_cpu_mode & MODE_MASK) == HYP_MODE)
  306. cfg.startup_addr = omap5_secondary_hyp_startup;
  307. omap5_erratum_workaround_801819();
  308. }
  309. cfg.cpu1_rstctrl_va = ioremap(cfg.cpu1_rstctrl_pa, 4);
  310. if (!cfg.cpu1_rstctrl_va)
  311. return;
  312. /*
  313. * Initialise the SCU and wake up the secondary core using
  314. * wakeup_secondary().
  315. */
  316. if (cfg.scu_base)
  317. scu_enable(cfg.scu_base);
  318. omap4_smp_maybe_reset_cpu1(&cfg);
  319. /*
  320. * Write the address of secondary startup routine into the
  321. * AuxCoreBoot1 where ROM code will jump and start executing
  322. * on secondary core once out of WFE
  323. * A barrier is added to ensure that write buffer is drained
  324. */
  325. if (omap_secure_apis_support())
  326. omap_auxcoreboot_addr(__pa_symbol(cfg.startup_addr));
  327. else
  328. writel_relaxed(__pa_symbol(cfg.startup_addr),
  329. cfg.wakeupgen_base + OMAP_AUX_CORE_BOOT_1);
  330. }
  331. const struct smp_operations omap4_smp_ops __initconst = {
  332. .smp_init_cpus = omap4_smp_init_cpus,
  333. .smp_prepare_cpus = omap4_smp_prepare_cpus,
  334. .smp_secondary_init = omap4_secondary_init,
  335. .smp_boot_secondary = omap4_boot_secondary,
  336. #ifdef CONFIG_HOTPLUG_CPU
  337. .cpu_die = omap4_cpu_die,
  338. .cpu_kill = omap4_cpu_kill,
  339. #endif
  340. };