amdgpu.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern unsigned amdgpu_pcie_gen_cap;
  83. extern unsigned amdgpu_pcie_lane_cap;
  84. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  85. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  86. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  87. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  88. #define AMDGPU_IB_POOL_SIZE 16
  89. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  90. #define AMDGPUFB_CONN_LIMIT 4
  91. #define AMDGPU_BIOS_NUM_SCRATCH 8
  92. /* max number of rings */
  93. #define AMDGPU_MAX_RINGS 16
  94. #define AMDGPU_MAX_GFX_RINGS 1
  95. #define AMDGPU_MAX_COMPUTE_RINGS 8
  96. #define AMDGPU_MAX_VCE_RINGS 2
  97. /* max number of IP instances */
  98. #define AMDGPU_MAX_SDMA_INSTANCES 2
  99. /* hardcode that limit for now */
  100. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  101. /* hard reset data */
  102. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  103. /* reset flags */
  104. #define AMDGPU_RESET_GFX (1 << 0)
  105. #define AMDGPU_RESET_COMPUTE (1 << 1)
  106. #define AMDGPU_RESET_DMA (1 << 2)
  107. #define AMDGPU_RESET_CP (1 << 3)
  108. #define AMDGPU_RESET_GRBM (1 << 4)
  109. #define AMDGPU_RESET_DMA1 (1 << 5)
  110. #define AMDGPU_RESET_RLC (1 << 6)
  111. #define AMDGPU_RESET_SEM (1 << 7)
  112. #define AMDGPU_RESET_IH (1 << 8)
  113. #define AMDGPU_RESET_VMC (1 << 9)
  114. #define AMDGPU_RESET_MC (1 << 10)
  115. #define AMDGPU_RESET_DISPLAY (1 << 11)
  116. #define AMDGPU_RESET_UVD (1 << 12)
  117. #define AMDGPU_RESET_VCE (1 << 13)
  118. #define AMDGPU_RESET_VCE1 (1 << 14)
  119. /* GFX current status */
  120. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  121. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  122. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  123. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  124. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  125. /* max cursor sizes (in pixels) */
  126. #define CIK_CURSOR_WIDTH 128
  127. #define CIK_CURSOR_HEIGHT 128
  128. struct amdgpu_device;
  129. struct amdgpu_ib;
  130. struct amdgpu_vm;
  131. struct amdgpu_ring;
  132. struct amdgpu_cs_parser;
  133. struct amdgpu_job;
  134. struct amdgpu_irq_src;
  135. struct amdgpu_fpriv;
  136. enum amdgpu_cp_irq {
  137. AMDGPU_CP_IRQ_GFX_EOP = 0,
  138. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  139. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  140. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  141. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_LAST
  147. };
  148. enum amdgpu_sdma_irq {
  149. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  150. AMDGPU_SDMA_IRQ_TRAP1,
  151. AMDGPU_SDMA_IRQ_LAST
  152. };
  153. enum amdgpu_thermal_irq {
  154. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  155. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  156. AMDGPU_THERMAL_IRQ_LAST
  157. };
  158. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  159. enum amd_ip_block_type block_type,
  160. enum amd_clockgating_state state);
  161. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  162. enum amd_ip_block_type block_type,
  163. enum amd_powergating_state state);
  164. struct amdgpu_ip_block_version {
  165. enum amd_ip_block_type type;
  166. u32 major;
  167. u32 minor;
  168. u32 rev;
  169. const struct amd_ip_funcs *funcs;
  170. };
  171. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  172. enum amd_ip_block_type type,
  173. u32 major, u32 minor);
  174. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  175. struct amdgpu_device *adev,
  176. enum amd_ip_block_type type);
  177. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  178. struct amdgpu_buffer_funcs {
  179. /* maximum bytes in a single operation */
  180. uint32_t copy_max_bytes;
  181. /* number of dw to reserve per operation */
  182. unsigned copy_num_dw;
  183. /* used for buffer migration */
  184. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  185. /* src addr in bytes */
  186. uint64_t src_offset,
  187. /* dst addr in bytes */
  188. uint64_t dst_offset,
  189. /* number of byte to transfer */
  190. uint32_t byte_count);
  191. /* maximum bytes in a single operation */
  192. uint32_t fill_max_bytes;
  193. /* number of dw to reserve per operation */
  194. unsigned fill_num_dw;
  195. /* used for buffer clearing */
  196. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  197. /* value to write to memory */
  198. uint32_t src_data,
  199. /* dst addr in bytes */
  200. uint64_t dst_offset,
  201. /* number of byte to fill */
  202. uint32_t byte_count);
  203. };
  204. /* provided by hw blocks that can write ptes, e.g., sdma */
  205. struct amdgpu_vm_pte_funcs {
  206. /* copy pte entries from GART */
  207. void (*copy_pte)(struct amdgpu_ib *ib,
  208. uint64_t pe, uint64_t src,
  209. unsigned count);
  210. /* write pte one entry at a time with addr mapping */
  211. void (*write_pte)(struct amdgpu_ib *ib,
  212. const dma_addr_t *pages_addr, uint64_t pe,
  213. uint64_t addr, unsigned count,
  214. uint32_t incr, uint32_t flags);
  215. /* for linear pte/pde updates without addr mapping */
  216. void (*set_pte_pde)(struct amdgpu_ib *ib,
  217. uint64_t pe,
  218. uint64_t addr, unsigned count,
  219. uint32_t incr, uint32_t flags);
  220. };
  221. /* provided by the gmc block */
  222. struct amdgpu_gart_funcs {
  223. /* flush the vm tlb via mmio */
  224. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  225. uint32_t vmid);
  226. /* write pte/pde updates using the cpu */
  227. int (*set_pte_pde)(struct amdgpu_device *adev,
  228. void *cpu_pt_addr, /* cpu addr of page table */
  229. uint32_t gpu_page_idx, /* pte/pde to update */
  230. uint64_t addr, /* addr to write into pte/pde */
  231. uint32_t flags); /* access flags */
  232. };
  233. /* provided by the ih block */
  234. struct amdgpu_ih_funcs {
  235. /* ring read/write ptr handling, called from interrupt context */
  236. u32 (*get_wptr)(struct amdgpu_device *adev);
  237. void (*decode_iv)(struct amdgpu_device *adev,
  238. struct amdgpu_iv_entry *entry);
  239. void (*set_rptr)(struct amdgpu_device *adev);
  240. };
  241. /* provided by hw blocks that expose a ring buffer for commands */
  242. struct amdgpu_ring_funcs {
  243. /* ring read/write ptr handling */
  244. u32 (*get_rptr)(struct amdgpu_ring *ring);
  245. u32 (*get_wptr)(struct amdgpu_ring *ring);
  246. void (*set_wptr)(struct amdgpu_ring *ring);
  247. /* validating and patching of IBs */
  248. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  249. /* command emit functions */
  250. void (*emit_ib)(struct amdgpu_ring *ring,
  251. struct amdgpu_ib *ib,
  252. unsigned vm_id, bool ctx_switch);
  253. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  254. uint64_t seq, unsigned flags);
  255. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  256. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  257. uint64_t pd_addr);
  258. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  259. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  260. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  261. uint32_t gds_base, uint32_t gds_size,
  262. uint32_t gws_base, uint32_t gws_size,
  263. uint32_t oa_base, uint32_t oa_size);
  264. /* testing functions */
  265. int (*test_ring)(struct amdgpu_ring *ring);
  266. int (*test_ib)(struct amdgpu_ring *ring);
  267. /* insert NOP packets */
  268. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  269. /* pad the indirect buffer to the necessary number of dw */
  270. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  271. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  272. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  273. };
  274. /*
  275. * BIOS.
  276. */
  277. bool amdgpu_get_bios(struct amdgpu_device *adev);
  278. bool amdgpu_read_bios(struct amdgpu_device *adev);
  279. /*
  280. * Dummy page
  281. */
  282. struct amdgpu_dummy_page {
  283. struct page *page;
  284. dma_addr_t addr;
  285. };
  286. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  287. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  288. /*
  289. * Clocks
  290. */
  291. #define AMDGPU_MAX_PPLL 3
  292. struct amdgpu_clock {
  293. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  294. struct amdgpu_pll spll;
  295. struct amdgpu_pll mpll;
  296. /* 10 Khz units */
  297. uint32_t default_mclk;
  298. uint32_t default_sclk;
  299. uint32_t default_dispclk;
  300. uint32_t current_dispclk;
  301. uint32_t dp_extclk;
  302. uint32_t max_pixel_clock;
  303. };
  304. /*
  305. * Fences.
  306. */
  307. struct amdgpu_fence_driver {
  308. uint64_t gpu_addr;
  309. volatile uint32_t *cpu_addr;
  310. /* sync_seq is protected by ring emission lock */
  311. uint32_t sync_seq;
  312. atomic_t last_seq;
  313. bool initialized;
  314. struct amdgpu_irq_src *irq_src;
  315. unsigned irq_type;
  316. struct timer_list fallback_timer;
  317. unsigned num_fences_mask;
  318. spinlock_t lock;
  319. struct fence **fences;
  320. };
  321. /* some special values for the owner field */
  322. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  323. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  324. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  325. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  326. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  327. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  328. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  329. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  330. unsigned num_hw_submission);
  331. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  332. struct amdgpu_irq_src *irq_src,
  333. unsigned irq_type);
  334. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  335. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  336. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  337. void amdgpu_fence_process(struct amdgpu_ring *ring);
  338. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  339. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  340. /*
  341. * TTM.
  342. */
  343. #define AMDGPU_TTM_LRU_SIZE 20
  344. struct amdgpu_mman_lru {
  345. struct list_head *lru[TTM_NUM_MEM_TYPES];
  346. struct list_head *swap_lru;
  347. };
  348. struct amdgpu_mman {
  349. struct ttm_bo_global_ref bo_global_ref;
  350. struct drm_global_reference mem_global_ref;
  351. struct ttm_bo_device bdev;
  352. bool mem_global_referenced;
  353. bool initialized;
  354. #if defined(CONFIG_DEBUG_FS)
  355. struct dentry *vram;
  356. struct dentry *gtt;
  357. #endif
  358. /* buffer handling */
  359. const struct amdgpu_buffer_funcs *buffer_funcs;
  360. struct amdgpu_ring *buffer_funcs_ring;
  361. /* Scheduler entity for buffer moves */
  362. struct amd_sched_entity entity;
  363. /* custom LRU management */
  364. struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
  365. };
  366. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  367. uint64_t src_offset,
  368. uint64_t dst_offset,
  369. uint32_t byte_count,
  370. struct reservation_object *resv,
  371. struct fence **fence);
  372. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  373. struct amdgpu_bo_list_entry {
  374. struct amdgpu_bo *robj;
  375. struct ttm_validate_buffer tv;
  376. struct amdgpu_bo_va *bo_va;
  377. uint32_t priority;
  378. struct page **user_pages;
  379. int user_invalidated;
  380. };
  381. struct amdgpu_bo_va_mapping {
  382. struct list_head list;
  383. struct interval_tree_node it;
  384. uint64_t offset;
  385. uint32_t flags;
  386. };
  387. /* bo virtual addresses in a specific vm */
  388. struct amdgpu_bo_va {
  389. /* protected by bo being reserved */
  390. struct list_head bo_list;
  391. struct fence *last_pt_update;
  392. unsigned ref_count;
  393. /* protected by vm mutex and spinlock */
  394. struct list_head vm_status;
  395. /* mappings for this bo_va */
  396. struct list_head invalids;
  397. struct list_head valids;
  398. /* constant after initialization */
  399. struct amdgpu_vm *vm;
  400. struct amdgpu_bo *bo;
  401. };
  402. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  403. struct amdgpu_bo {
  404. /* Protected by gem.mutex */
  405. struct list_head list;
  406. /* Protected by tbo.reserved */
  407. u32 prefered_domains;
  408. u32 allowed_domains;
  409. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  410. struct ttm_placement placement;
  411. struct ttm_buffer_object tbo;
  412. struct ttm_bo_kmap_obj kmap;
  413. u64 flags;
  414. unsigned pin_count;
  415. void *kptr;
  416. u64 tiling_flags;
  417. u64 metadata_flags;
  418. void *metadata;
  419. u32 metadata_size;
  420. /* list of all virtual address to which this bo
  421. * is associated to
  422. */
  423. struct list_head va;
  424. /* Constant after initialization */
  425. struct amdgpu_device *adev;
  426. struct drm_gem_object gem_base;
  427. struct amdgpu_bo *parent;
  428. struct ttm_bo_kmap_obj dma_buf_vmap;
  429. struct amdgpu_mn *mn;
  430. struct list_head mn_list;
  431. };
  432. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  433. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  434. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  435. struct drm_file *file_priv);
  436. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  437. struct drm_file *file_priv);
  438. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  439. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  440. struct drm_gem_object *
  441. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  442. struct dma_buf_attachment *attach,
  443. struct sg_table *sg);
  444. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  445. struct drm_gem_object *gobj,
  446. int flags);
  447. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  448. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  449. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  450. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  451. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  452. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  453. /* sub-allocation manager, it has to be protected by another lock.
  454. * By conception this is an helper for other part of the driver
  455. * like the indirect buffer or semaphore, which both have their
  456. * locking.
  457. *
  458. * Principe is simple, we keep a list of sub allocation in offset
  459. * order (first entry has offset == 0, last entry has the highest
  460. * offset).
  461. *
  462. * When allocating new object we first check if there is room at
  463. * the end total_size - (last_object_offset + last_object_size) >=
  464. * alloc_size. If so we allocate new object there.
  465. *
  466. * When there is not enough room at the end, we start waiting for
  467. * each sub object until we reach object_offset+object_size >=
  468. * alloc_size, this object then become the sub object we return.
  469. *
  470. * Alignment can't be bigger than page size.
  471. *
  472. * Hole are not considered for allocation to keep things simple.
  473. * Assumption is that there won't be hole (all object on same
  474. * alignment).
  475. */
  476. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  477. struct amdgpu_sa_manager {
  478. wait_queue_head_t wq;
  479. struct amdgpu_bo *bo;
  480. struct list_head *hole;
  481. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  482. struct list_head olist;
  483. unsigned size;
  484. uint64_t gpu_addr;
  485. void *cpu_ptr;
  486. uint32_t domain;
  487. uint32_t align;
  488. };
  489. /* sub-allocation buffer */
  490. struct amdgpu_sa_bo {
  491. struct list_head olist;
  492. struct list_head flist;
  493. struct amdgpu_sa_manager *manager;
  494. unsigned soffset;
  495. unsigned eoffset;
  496. struct fence *fence;
  497. };
  498. /*
  499. * GEM objects.
  500. */
  501. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  502. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  503. int alignment, u32 initial_domain,
  504. u64 flags, bool kernel,
  505. struct drm_gem_object **obj);
  506. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  507. struct drm_device *dev,
  508. struct drm_mode_create_dumb *args);
  509. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  510. struct drm_device *dev,
  511. uint32_t handle, uint64_t *offset_p);
  512. /*
  513. * Synchronization
  514. */
  515. struct amdgpu_sync {
  516. DECLARE_HASHTABLE(fences, 4);
  517. struct fence *last_vm_update;
  518. };
  519. void amdgpu_sync_create(struct amdgpu_sync *sync);
  520. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  521. struct fence *f);
  522. int amdgpu_sync_resv(struct amdgpu_device *adev,
  523. struct amdgpu_sync *sync,
  524. struct reservation_object *resv,
  525. void *owner);
  526. bool amdgpu_sync_is_idle(struct amdgpu_sync *sync);
  527. int amdgpu_sync_cycle_fences(struct amdgpu_sync *dst, struct amdgpu_sync *src,
  528. struct fence *fence);
  529. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  530. int amdgpu_sync_wait(struct amdgpu_sync *sync);
  531. void amdgpu_sync_free(struct amdgpu_sync *sync);
  532. int amdgpu_sync_init(void);
  533. void amdgpu_sync_fini(void);
  534. int amdgpu_fence_slab_init(void);
  535. void amdgpu_fence_slab_fini(void);
  536. /*
  537. * GART structures, functions & helpers
  538. */
  539. struct amdgpu_mc;
  540. #define AMDGPU_GPU_PAGE_SIZE 4096
  541. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  542. #define AMDGPU_GPU_PAGE_SHIFT 12
  543. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  544. struct amdgpu_gart {
  545. dma_addr_t table_addr;
  546. struct amdgpu_bo *robj;
  547. void *ptr;
  548. unsigned num_gpu_pages;
  549. unsigned num_cpu_pages;
  550. unsigned table_size;
  551. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  552. struct page **pages;
  553. #endif
  554. bool ready;
  555. const struct amdgpu_gart_funcs *gart_funcs;
  556. };
  557. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  558. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  559. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  560. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  561. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  562. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  563. int amdgpu_gart_init(struct amdgpu_device *adev);
  564. void amdgpu_gart_fini(struct amdgpu_device *adev);
  565. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  566. int pages);
  567. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  568. int pages, struct page **pagelist,
  569. dma_addr_t *dma_addr, uint32_t flags);
  570. /*
  571. * GPU MC structures, functions & helpers
  572. */
  573. struct amdgpu_mc {
  574. resource_size_t aper_size;
  575. resource_size_t aper_base;
  576. resource_size_t agp_base;
  577. /* for some chips with <= 32MB we need to lie
  578. * about vram size near mc fb location */
  579. u64 mc_vram_size;
  580. u64 visible_vram_size;
  581. u64 gtt_size;
  582. u64 gtt_start;
  583. u64 gtt_end;
  584. u64 vram_start;
  585. u64 vram_end;
  586. unsigned vram_width;
  587. u64 real_vram_size;
  588. int vram_mtrr;
  589. u64 gtt_base_align;
  590. u64 mc_mask;
  591. const struct firmware *fw; /* MC firmware */
  592. uint32_t fw_version;
  593. struct amdgpu_irq_src vm_fault;
  594. uint32_t vram_type;
  595. };
  596. /*
  597. * GPU doorbell structures, functions & helpers
  598. */
  599. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  600. {
  601. AMDGPU_DOORBELL_KIQ = 0x000,
  602. AMDGPU_DOORBELL_HIQ = 0x001,
  603. AMDGPU_DOORBELL_DIQ = 0x002,
  604. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  605. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  606. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  607. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  608. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  609. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  610. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  611. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  612. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  613. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  614. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  615. AMDGPU_DOORBELL_IH = 0x1E8,
  616. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  617. AMDGPU_DOORBELL_INVALID = 0xFFFF
  618. } AMDGPU_DOORBELL_ASSIGNMENT;
  619. struct amdgpu_doorbell {
  620. /* doorbell mmio */
  621. resource_size_t base;
  622. resource_size_t size;
  623. u32 __iomem *ptr;
  624. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  625. };
  626. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  627. phys_addr_t *aperture_base,
  628. size_t *aperture_size,
  629. size_t *start_offset);
  630. /*
  631. * IRQS.
  632. */
  633. struct amdgpu_flip_work {
  634. struct work_struct flip_work;
  635. struct work_struct unpin_work;
  636. struct amdgpu_device *adev;
  637. int crtc_id;
  638. uint64_t base;
  639. struct drm_pending_vblank_event *event;
  640. struct amdgpu_bo *old_rbo;
  641. struct fence *excl;
  642. unsigned shared_count;
  643. struct fence **shared;
  644. struct fence_cb cb;
  645. bool async;
  646. };
  647. /*
  648. * CP & rings.
  649. */
  650. struct amdgpu_ib {
  651. struct amdgpu_sa_bo *sa_bo;
  652. uint32_t length_dw;
  653. uint64_t gpu_addr;
  654. uint32_t *ptr;
  655. uint32_t flags;
  656. };
  657. enum amdgpu_ring_type {
  658. AMDGPU_RING_TYPE_GFX,
  659. AMDGPU_RING_TYPE_COMPUTE,
  660. AMDGPU_RING_TYPE_SDMA,
  661. AMDGPU_RING_TYPE_UVD,
  662. AMDGPU_RING_TYPE_VCE
  663. };
  664. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  665. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  666. struct amdgpu_job **job, struct amdgpu_vm *vm);
  667. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  668. struct amdgpu_job **job);
  669. void amdgpu_job_free(struct amdgpu_job *job);
  670. void amdgpu_job_free_func(struct kref *refcount);
  671. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  672. struct amd_sched_entity *entity, void *owner,
  673. struct fence **f);
  674. void amdgpu_job_timeout_func(struct work_struct *work);
  675. struct amdgpu_ring {
  676. struct amdgpu_device *adev;
  677. const struct amdgpu_ring_funcs *funcs;
  678. struct amdgpu_fence_driver fence_drv;
  679. struct amd_gpu_scheduler sched;
  680. spinlock_t fence_lock;
  681. struct amdgpu_bo *ring_obj;
  682. volatile uint32_t *ring;
  683. unsigned rptr_offs;
  684. u64 next_rptr_gpu_addr;
  685. volatile u32 *next_rptr_cpu_addr;
  686. unsigned wptr;
  687. unsigned wptr_old;
  688. unsigned ring_size;
  689. unsigned max_dw;
  690. int count_dw;
  691. uint64_t gpu_addr;
  692. uint32_t align_mask;
  693. uint32_t ptr_mask;
  694. bool ready;
  695. u32 nop;
  696. u32 idx;
  697. u32 me;
  698. u32 pipe;
  699. u32 queue;
  700. struct amdgpu_bo *mqd_obj;
  701. u32 doorbell_index;
  702. bool use_doorbell;
  703. unsigned wptr_offs;
  704. unsigned next_rptr_offs;
  705. unsigned fence_offs;
  706. uint64_t current_ctx;
  707. enum amdgpu_ring_type type;
  708. char name[16];
  709. unsigned cond_exe_offs;
  710. u64 cond_exe_gpu_addr;
  711. volatile u32 *cond_exe_cpu_addr;
  712. int vmid;
  713. };
  714. /*
  715. * VM
  716. */
  717. /* maximum number of VMIDs */
  718. #define AMDGPU_NUM_VM 16
  719. /* number of entries in page table */
  720. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  721. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  722. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  723. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  724. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  725. #define AMDGPU_PTE_VALID (1 << 0)
  726. #define AMDGPU_PTE_SYSTEM (1 << 1)
  727. #define AMDGPU_PTE_SNOOPED (1 << 2)
  728. /* VI only */
  729. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  730. #define AMDGPU_PTE_READABLE (1 << 5)
  731. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  732. /* PTE (Page Table Entry) fragment field for different page sizes */
  733. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  734. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  735. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  736. /* How to programm VM fault handling */
  737. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  738. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  739. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  740. struct amdgpu_vm_pt {
  741. struct amdgpu_bo_list_entry entry;
  742. uint64_t addr;
  743. };
  744. struct amdgpu_vm {
  745. /* tree of virtual addresses mapped */
  746. struct rb_root va;
  747. /* protecting invalidated */
  748. spinlock_t status_lock;
  749. /* BOs moved, but not yet updated in the PT */
  750. struct list_head invalidated;
  751. /* BOs cleared in the PT because of a move */
  752. struct list_head cleared;
  753. /* BO mappings freed, but not yet updated in the PT */
  754. struct list_head freed;
  755. /* contains the page directory */
  756. struct amdgpu_bo *page_directory;
  757. unsigned max_pde_used;
  758. struct fence *page_directory_fence;
  759. /* array of page tables, one for each page directory entry */
  760. struct amdgpu_vm_pt *page_tables;
  761. /* for id and flush management per ring */
  762. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  763. /* protecting freed */
  764. spinlock_t freed_lock;
  765. /* Scheduler entity for page table updates */
  766. struct amd_sched_entity entity;
  767. /* client id */
  768. u64 client_id;
  769. };
  770. struct amdgpu_vm_id {
  771. struct list_head list;
  772. struct fence *first;
  773. struct amdgpu_sync active;
  774. struct fence *last_flush;
  775. struct amdgpu_ring *last_user;
  776. atomic64_t owner;
  777. uint64_t pd_gpu_addr;
  778. /* last flushed PD/PT update */
  779. struct fence *flushed_updates;
  780. uint32_t gds_base;
  781. uint32_t gds_size;
  782. uint32_t gws_base;
  783. uint32_t gws_size;
  784. uint32_t oa_base;
  785. uint32_t oa_size;
  786. };
  787. struct amdgpu_vm_manager {
  788. /* Handling of VMIDs */
  789. struct mutex lock;
  790. unsigned num_ids;
  791. struct list_head ids_lru;
  792. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  793. uint32_t max_pfn;
  794. /* vram base address for page table entry */
  795. u64 vram_base_offset;
  796. /* is vm enabled? */
  797. bool enabled;
  798. /* vm pte handling */
  799. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  800. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  801. unsigned vm_pte_num_rings;
  802. atomic_t vm_pte_next_ring;
  803. /* client id counter */
  804. atomic64_t client_counter;
  805. };
  806. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  807. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  808. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  809. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  810. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  811. struct list_head *validated,
  812. struct amdgpu_bo_list_entry *entry);
  813. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
  814. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  815. struct amdgpu_vm *vm);
  816. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  817. struct amdgpu_sync *sync, struct fence *fence,
  818. unsigned *vm_id, uint64_t *vm_pd_addr);
  819. int amdgpu_vm_flush(struct amdgpu_ring *ring,
  820. unsigned vm_id, uint64_t pd_addr,
  821. uint32_t gds_base, uint32_t gds_size,
  822. uint32_t gws_base, uint32_t gws_size,
  823. uint32_t oa_base, uint32_t oa_size,
  824. bool vmid_switch);
  825. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  826. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  827. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  828. struct amdgpu_vm *vm);
  829. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  830. struct amdgpu_vm *vm);
  831. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  832. struct amdgpu_sync *sync);
  833. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  834. struct amdgpu_bo_va *bo_va,
  835. struct ttm_mem_reg *mem);
  836. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  837. struct amdgpu_bo *bo);
  838. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  839. struct amdgpu_bo *bo);
  840. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  841. struct amdgpu_vm *vm,
  842. struct amdgpu_bo *bo);
  843. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  844. struct amdgpu_bo_va *bo_va,
  845. uint64_t addr, uint64_t offset,
  846. uint64_t size, uint32_t flags);
  847. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  848. struct amdgpu_bo_va *bo_va,
  849. uint64_t addr);
  850. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  851. struct amdgpu_bo_va *bo_va);
  852. /*
  853. * context related structures
  854. */
  855. struct amdgpu_ctx_ring {
  856. uint64_t sequence;
  857. struct fence **fences;
  858. struct amd_sched_entity entity;
  859. };
  860. struct amdgpu_ctx {
  861. struct kref refcount;
  862. struct amdgpu_device *adev;
  863. unsigned reset_counter;
  864. spinlock_t ring_lock;
  865. struct fence **fences;
  866. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  867. };
  868. struct amdgpu_ctx_mgr {
  869. struct amdgpu_device *adev;
  870. struct mutex lock;
  871. /* protected by lock */
  872. struct idr ctx_handles;
  873. };
  874. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  875. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  876. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  877. struct fence *fence);
  878. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  879. struct amdgpu_ring *ring, uint64_t seq);
  880. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  881. struct drm_file *filp);
  882. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  883. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  884. /*
  885. * file private structure
  886. */
  887. struct amdgpu_fpriv {
  888. struct amdgpu_vm vm;
  889. struct mutex bo_list_lock;
  890. struct idr bo_list_handles;
  891. struct amdgpu_ctx_mgr ctx_mgr;
  892. };
  893. /*
  894. * residency list
  895. */
  896. struct amdgpu_bo_list {
  897. struct mutex lock;
  898. struct amdgpu_bo *gds_obj;
  899. struct amdgpu_bo *gws_obj;
  900. struct amdgpu_bo *oa_obj;
  901. unsigned first_userptr;
  902. unsigned num_entries;
  903. struct amdgpu_bo_list_entry *array;
  904. };
  905. struct amdgpu_bo_list *
  906. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  907. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  908. struct list_head *validated);
  909. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  910. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  911. /*
  912. * GFX stuff
  913. */
  914. #include "clearstate_defs.h"
  915. struct amdgpu_rlc_funcs {
  916. void (*enter_safe_mode)(struct amdgpu_device *adev);
  917. void (*exit_safe_mode)(struct amdgpu_device *adev);
  918. };
  919. struct amdgpu_rlc {
  920. /* for power gating */
  921. struct amdgpu_bo *save_restore_obj;
  922. uint64_t save_restore_gpu_addr;
  923. volatile uint32_t *sr_ptr;
  924. const u32 *reg_list;
  925. u32 reg_list_size;
  926. /* for clear state */
  927. struct amdgpu_bo *clear_state_obj;
  928. uint64_t clear_state_gpu_addr;
  929. volatile uint32_t *cs_ptr;
  930. const struct cs_section_def *cs_data;
  931. u32 clear_state_size;
  932. /* for cp tables */
  933. struct amdgpu_bo *cp_table_obj;
  934. uint64_t cp_table_gpu_addr;
  935. volatile uint32_t *cp_table_ptr;
  936. u32 cp_table_size;
  937. /* safe mode for updating CG/PG state */
  938. bool in_safe_mode;
  939. const struct amdgpu_rlc_funcs *funcs;
  940. /* for firmware data */
  941. u32 save_and_restore_offset;
  942. u32 clear_state_descriptor_offset;
  943. u32 avail_scratch_ram_locations;
  944. u32 reg_restore_list_size;
  945. u32 reg_list_format_start;
  946. u32 reg_list_format_separate_start;
  947. u32 starting_offsets_start;
  948. u32 reg_list_format_size_bytes;
  949. u32 reg_list_size_bytes;
  950. u32 *register_list_format;
  951. u32 *register_restore;
  952. };
  953. struct amdgpu_mec {
  954. struct amdgpu_bo *hpd_eop_obj;
  955. u64 hpd_eop_gpu_addr;
  956. u32 num_pipe;
  957. u32 num_mec;
  958. u32 num_queue;
  959. };
  960. /*
  961. * GPU scratch registers structures, functions & helpers
  962. */
  963. struct amdgpu_scratch {
  964. unsigned num_reg;
  965. uint32_t reg_base;
  966. bool free[32];
  967. uint32_t reg[32];
  968. };
  969. /*
  970. * GFX configurations
  971. */
  972. struct amdgpu_gca_config {
  973. unsigned max_shader_engines;
  974. unsigned max_tile_pipes;
  975. unsigned max_cu_per_sh;
  976. unsigned max_sh_per_se;
  977. unsigned max_backends_per_se;
  978. unsigned max_texture_channel_caches;
  979. unsigned max_gprs;
  980. unsigned max_gs_threads;
  981. unsigned max_hw_contexts;
  982. unsigned sc_prim_fifo_size_frontend;
  983. unsigned sc_prim_fifo_size_backend;
  984. unsigned sc_hiz_tile_fifo_size;
  985. unsigned sc_earlyz_tile_fifo_size;
  986. unsigned num_tile_pipes;
  987. unsigned backend_enable_mask;
  988. unsigned mem_max_burst_length_bytes;
  989. unsigned mem_row_size_in_kb;
  990. unsigned shader_engine_tile_size;
  991. unsigned num_gpus;
  992. unsigned multi_gpu_tile_size;
  993. unsigned mc_arb_ramcfg;
  994. unsigned gb_addr_config;
  995. unsigned num_rbs;
  996. uint32_t tile_mode_array[32];
  997. uint32_t macrotile_mode_array[16];
  998. };
  999. struct amdgpu_cu_info {
  1000. uint32_t number; /* total active CU number */
  1001. uint32_t ao_cu_mask;
  1002. uint32_t bitmap[4][4];
  1003. };
  1004. struct amdgpu_gfx {
  1005. struct mutex gpu_clock_mutex;
  1006. struct amdgpu_gca_config config;
  1007. struct amdgpu_rlc rlc;
  1008. struct amdgpu_mec mec;
  1009. struct amdgpu_scratch scratch;
  1010. const struct firmware *me_fw; /* ME firmware */
  1011. uint32_t me_fw_version;
  1012. const struct firmware *pfp_fw; /* PFP firmware */
  1013. uint32_t pfp_fw_version;
  1014. const struct firmware *ce_fw; /* CE firmware */
  1015. uint32_t ce_fw_version;
  1016. const struct firmware *rlc_fw; /* RLC firmware */
  1017. uint32_t rlc_fw_version;
  1018. const struct firmware *mec_fw; /* MEC firmware */
  1019. uint32_t mec_fw_version;
  1020. const struct firmware *mec2_fw; /* MEC2 firmware */
  1021. uint32_t mec2_fw_version;
  1022. uint32_t me_feature_version;
  1023. uint32_t ce_feature_version;
  1024. uint32_t pfp_feature_version;
  1025. uint32_t rlc_feature_version;
  1026. uint32_t mec_feature_version;
  1027. uint32_t mec2_feature_version;
  1028. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1029. unsigned num_gfx_rings;
  1030. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1031. unsigned num_compute_rings;
  1032. struct amdgpu_irq_src eop_irq;
  1033. struct amdgpu_irq_src priv_reg_irq;
  1034. struct amdgpu_irq_src priv_inst_irq;
  1035. /* gfx status */
  1036. uint32_t gfx_current_status;
  1037. /* ce ram size*/
  1038. unsigned ce_ram_size;
  1039. struct amdgpu_cu_info cu_info;
  1040. };
  1041. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1042. unsigned size, struct amdgpu_ib *ib);
  1043. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1044. struct fence *f);
  1045. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1046. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1047. struct amdgpu_job *job, struct fence **f);
  1048. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1049. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1050. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1051. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1052. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1053. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1054. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1055. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1056. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1057. uint32_t **data);
  1058. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1059. unsigned size, uint32_t *data);
  1060. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1061. unsigned ring_size, u32 nop, u32 align_mask,
  1062. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1063. enum amdgpu_ring_type ring_type);
  1064. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1065. /*
  1066. * CS.
  1067. */
  1068. struct amdgpu_cs_chunk {
  1069. uint32_t chunk_id;
  1070. uint32_t length_dw;
  1071. void *kdata;
  1072. };
  1073. struct amdgpu_cs_parser {
  1074. struct amdgpu_device *adev;
  1075. struct drm_file *filp;
  1076. struct amdgpu_ctx *ctx;
  1077. /* chunks */
  1078. unsigned nchunks;
  1079. struct amdgpu_cs_chunk *chunks;
  1080. /* scheduler job object */
  1081. struct amdgpu_job *job;
  1082. /* buffer objects */
  1083. struct ww_acquire_ctx ticket;
  1084. struct amdgpu_bo_list *bo_list;
  1085. struct amdgpu_bo_list_entry vm_pd;
  1086. struct list_head validated;
  1087. struct fence *fence;
  1088. uint64_t bytes_moved_threshold;
  1089. uint64_t bytes_moved;
  1090. /* user fence */
  1091. struct amdgpu_bo_list_entry uf_entry;
  1092. };
  1093. struct amdgpu_job {
  1094. struct amd_sched_job base;
  1095. struct amdgpu_device *adev;
  1096. struct amdgpu_vm *vm;
  1097. struct amdgpu_ring *ring;
  1098. struct amdgpu_sync sync;
  1099. struct amdgpu_ib *ibs;
  1100. struct fence *fence; /* the hw fence */
  1101. uint32_t num_ibs;
  1102. void *owner;
  1103. uint64_t ctx;
  1104. unsigned vm_id;
  1105. uint64_t vm_pd_addr;
  1106. uint32_t gds_base, gds_size;
  1107. uint32_t gws_base, gws_size;
  1108. uint32_t oa_base, oa_size;
  1109. /* user fence handling */
  1110. struct amdgpu_bo *uf_bo;
  1111. uint32_t uf_offset;
  1112. uint64_t uf_sequence;
  1113. };
  1114. #define to_amdgpu_job(sched_job) \
  1115. container_of((sched_job), struct amdgpu_job, base)
  1116. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1117. uint32_t ib_idx, int idx)
  1118. {
  1119. return p->job->ibs[ib_idx].ptr[idx];
  1120. }
  1121. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1122. uint32_t ib_idx, int idx,
  1123. uint32_t value)
  1124. {
  1125. p->job->ibs[ib_idx].ptr[idx] = value;
  1126. }
  1127. /*
  1128. * Writeback
  1129. */
  1130. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1131. struct amdgpu_wb {
  1132. struct amdgpu_bo *wb_obj;
  1133. volatile uint32_t *wb;
  1134. uint64_t gpu_addr;
  1135. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1136. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1137. };
  1138. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1139. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1140. enum amdgpu_int_thermal_type {
  1141. THERMAL_TYPE_NONE,
  1142. THERMAL_TYPE_EXTERNAL,
  1143. THERMAL_TYPE_EXTERNAL_GPIO,
  1144. THERMAL_TYPE_RV6XX,
  1145. THERMAL_TYPE_RV770,
  1146. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1147. THERMAL_TYPE_EVERGREEN,
  1148. THERMAL_TYPE_SUMO,
  1149. THERMAL_TYPE_NI,
  1150. THERMAL_TYPE_SI,
  1151. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1152. THERMAL_TYPE_CI,
  1153. THERMAL_TYPE_KV,
  1154. };
  1155. enum amdgpu_dpm_auto_throttle_src {
  1156. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1157. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1158. };
  1159. enum amdgpu_dpm_event_src {
  1160. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1161. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1162. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1163. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1164. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1165. };
  1166. #define AMDGPU_MAX_VCE_LEVELS 6
  1167. enum amdgpu_vce_level {
  1168. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1169. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1170. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1171. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1172. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1173. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1174. };
  1175. struct amdgpu_ps {
  1176. u32 caps; /* vbios flags */
  1177. u32 class; /* vbios flags */
  1178. u32 class2; /* vbios flags */
  1179. /* UVD clocks */
  1180. u32 vclk;
  1181. u32 dclk;
  1182. /* VCE clocks */
  1183. u32 evclk;
  1184. u32 ecclk;
  1185. bool vce_active;
  1186. enum amdgpu_vce_level vce_level;
  1187. /* asic priv */
  1188. void *ps_priv;
  1189. };
  1190. struct amdgpu_dpm_thermal {
  1191. /* thermal interrupt work */
  1192. struct work_struct work;
  1193. /* low temperature threshold */
  1194. int min_temp;
  1195. /* high temperature threshold */
  1196. int max_temp;
  1197. /* was last interrupt low to high or high to low */
  1198. bool high_to_low;
  1199. /* interrupt source */
  1200. struct amdgpu_irq_src irq;
  1201. };
  1202. enum amdgpu_clk_action
  1203. {
  1204. AMDGPU_SCLK_UP = 1,
  1205. AMDGPU_SCLK_DOWN
  1206. };
  1207. struct amdgpu_blacklist_clocks
  1208. {
  1209. u32 sclk;
  1210. u32 mclk;
  1211. enum amdgpu_clk_action action;
  1212. };
  1213. struct amdgpu_clock_and_voltage_limits {
  1214. u32 sclk;
  1215. u32 mclk;
  1216. u16 vddc;
  1217. u16 vddci;
  1218. };
  1219. struct amdgpu_clock_array {
  1220. u32 count;
  1221. u32 *values;
  1222. };
  1223. struct amdgpu_clock_voltage_dependency_entry {
  1224. u32 clk;
  1225. u16 v;
  1226. };
  1227. struct amdgpu_clock_voltage_dependency_table {
  1228. u32 count;
  1229. struct amdgpu_clock_voltage_dependency_entry *entries;
  1230. };
  1231. union amdgpu_cac_leakage_entry {
  1232. struct {
  1233. u16 vddc;
  1234. u32 leakage;
  1235. };
  1236. struct {
  1237. u16 vddc1;
  1238. u16 vddc2;
  1239. u16 vddc3;
  1240. };
  1241. };
  1242. struct amdgpu_cac_leakage_table {
  1243. u32 count;
  1244. union amdgpu_cac_leakage_entry *entries;
  1245. };
  1246. struct amdgpu_phase_shedding_limits_entry {
  1247. u16 voltage;
  1248. u32 sclk;
  1249. u32 mclk;
  1250. };
  1251. struct amdgpu_phase_shedding_limits_table {
  1252. u32 count;
  1253. struct amdgpu_phase_shedding_limits_entry *entries;
  1254. };
  1255. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1256. u32 vclk;
  1257. u32 dclk;
  1258. u16 v;
  1259. };
  1260. struct amdgpu_uvd_clock_voltage_dependency_table {
  1261. u8 count;
  1262. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1263. };
  1264. struct amdgpu_vce_clock_voltage_dependency_entry {
  1265. u32 ecclk;
  1266. u32 evclk;
  1267. u16 v;
  1268. };
  1269. struct amdgpu_vce_clock_voltage_dependency_table {
  1270. u8 count;
  1271. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1272. };
  1273. struct amdgpu_ppm_table {
  1274. u8 ppm_design;
  1275. u16 cpu_core_number;
  1276. u32 platform_tdp;
  1277. u32 small_ac_platform_tdp;
  1278. u32 platform_tdc;
  1279. u32 small_ac_platform_tdc;
  1280. u32 apu_tdp;
  1281. u32 dgpu_tdp;
  1282. u32 dgpu_ulv_power;
  1283. u32 tj_max;
  1284. };
  1285. struct amdgpu_cac_tdp_table {
  1286. u16 tdp;
  1287. u16 configurable_tdp;
  1288. u16 tdc;
  1289. u16 battery_power_limit;
  1290. u16 small_power_limit;
  1291. u16 low_cac_leakage;
  1292. u16 high_cac_leakage;
  1293. u16 maximum_power_delivery_limit;
  1294. };
  1295. struct amdgpu_dpm_dynamic_state {
  1296. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1297. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1298. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1299. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1300. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1301. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1302. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1303. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1304. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1305. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1306. struct amdgpu_clock_array valid_sclk_values;
  1307. struct amdgpu_clock_array valid_mclk_values;
  1308. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1309. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1310. u32 mclk_sclk_ratio;
  1311. u32 sclk_mclk_delta;
  1312. u16 vddc_vddci_delta;
  1313. u16 min_vddc_for_pcie_gen2;
  1314. struct amdgpu_cac_leakage_table cac_leakage_table;
  1315. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1316. struct amdgpu_ppm_table *ppm_table;
  1317. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1318. };
  1319. struct amdgpu_dpm_fan {
  1320. u16 t_min;
  1321. u16 t_med;
  1322. u16 t_high;
  1323. u16 pwm_min;
  1324. u16 pwm_med;
  1325. u16 pwm_high;
  1326. u8 t_hyst;
  1327. u32 cycle_delay;
  1328. u16 t_max;
  1329. u8 control_mode;
  1330. u16 default_max_fan_pwm;
  1331. u16 default_fan_output_sensitivity;
  1332. u16 fan_output_sensitivity;
  1333. bool ucode_fan_control;
  1334. };
  1335. enum amdgpu_pcie_gen {
  1336. AMDGPU_PCIE_GEN1 = 0,
  1337. AMDGPU_PCIE_GEN2 = 1,
  1338. AMDGPU_PCIE_GEN3 = 2,
  1339. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1340. };
  1341. enum amdgpu_dpm_forced_level {
  1342. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1343. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1344. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1345. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1346. };
  1347. struct amdgpu_vce_state {
  1348. /* vce clocks */
  1349. u32 evclk;
  1350. u32 ecclk;
  1351. /* gpu clocks */
  1352. u32 sclk;
  1353. u32 mclk;
  1354. u8 clk_idx;
  1355. u8 pstate;
  1356. };
  1357. struct amdgpu_dpm_funcs {
  1358. int (*get_temperature)(struct amdgpu_device *adev);
  1359. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1360. int (*set_power_state)(struct amdgpu_device *adev);
  1361. void (*post_set_power_state)(struct amdgpu_device *adev);
  1362. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1363. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1364. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1365. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1366. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1367. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1368. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1369. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1370. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1371. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1372. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1373. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1374. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1375. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1376. };
  1377. struct amdgpu_dpm {
  1378. struct amdgpu_ps *ps;
  1379. /* number of valid power states */
  1380. int num_ps;
  1381. /* current power state that is active */
  1382. struct amdgpu_ps *current_ps;
  1383. /* requested power state */
  1384. struct amdgpu_ps *requested_ps;
  1385. /* boot up power state */
  1386. struct amdgpu_ps *boot_ps;
  1387. /* default uvd power state */
  1388. struct amdgpu_ps *uvd_ps;
  1389. /* vce requirements */
  1390. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1391. enum amdgpu_vce_level vce_level;
  1392. enum amd_pm_state_type state;
  1393. enum amd_pm_state_type user_state;
  1394. u32 platform_caps;
  1395. u32 voltage_response_time;
  1396. u32 backbias_response_time;
  1397. void *priv;
  1398. u32 new_active_crtcs;
  1399. int new_active_crtc_count;
  1400. u32 current_active_crtcs;
  1401. int current_active_crtc_count;
  1402. struct amdgpu_dpm_dynamic_state dyn_state;
  1403. struct amdgpu_dpm_fan fan;
  1404. u32 tdp_limit;
  1405. u32 near_tdp_limit;
  1406. u32 near_tdp_limit_adjusted;
  1407. u32 sq_ramping_threshold;
  1408. u32 cac_leakage;
  1409. u16 tdp_od_limit;
  1410. u32 tdp_adjustment;
  1411. u16 load_line_slope;
  1412. bool power_control;
  1413. bool ac_power;
  1414. /* special states active */
  1415. bool thermal_active;
  1416. bool uvd_active;
  1417. bool vce_active;
  1418. /* thermal handling */
  1419. struct amdgpu_dpm_thermal thermal;
  1420. /* forced levels */
  1421. enum amdgpu_dpm_forced_level forced_level;
  1422. };
  1423. struct amdgpu_pm {
  1424. struct mutex mutex;
  1425. u32 current_sclk;
  1426. u32 current_mclk;
  1427. u32 default_sclk;
  1428. u32 default_mclk;
  1429. struct amdgpu_i2c_chan *i2c_bus;
  1430. /* internal thermal controller on rv6xx+ */
  1431. enum amdgpu_int_thermal_type int_thermal_type;
  1432. struct device *int_hwmon_dev;
  1433. /* fan control parameters */
  1434. bool no_fan;
  1435. u8 fan_pulses_per_revolution;
  1436. u8 fan_min_rpm;
  1437. u8 fan_max_rpm;
  1438. /* dpm */
  1439. bool dpm_enabled;
  1440. bool sysfs_initialized;
  1441. struct amdgpu_dpm dpm;
  1442. const struct firmware *fw; /* SMC firmware */
  1443. uint32_t fw_version;
  1444. const struct amdgpu_dpm_funcs *funcs;
  1445. uint32_t pcie_gen_mask;
  1446. uint32_t pcie_mlw_mask;
  1447. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1448. };
  1449. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1450. /*
  1451. * UVD
  1452. */
  1453. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1454. #define AMDGPU_MAX_UVD_HANDLES 40
  1455. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1456. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1457. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1458. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1459. struct amdgpu_uvd {
  1460. struct amdgpu_bo *vcpu_bo;
  1461. void *cpu_addr;
  1462. uint64_t gpu_addr;
  1463. unsigned fw_version;
  1464. void *saved_bo;
  1465. unsigned max_handles;
  1466. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1467. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1468. struct delayed_work idle_work;
  1469. const struct firmware *fw; /* UVD firmware */
  1470. struct amdgpu_ring ring;
  1471. struct amdgpu_irq_src irq;
  1472. bool address_64_bit;
  1473. struct amd_sched_entity entity;
  1474. };
  1475. /*
  1476. * VCE
  1477. */
  1478. #define AMDGPU_MAX_VCE_HANDLES 16
  1479. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1480. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1481. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1482. struct amdgpu_vce {
  1483. struct amdgpu_bo *vcpu_bo;
  1484. uint64_t gpu_addr;
  1485. unsigned fw_version;
  1486. unsigned fb_version;
  1487. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1488. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1489. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1490. struct delayed_work idle_work;
  1491. const struct firmware *fw; /* VCE firmware */
  1492. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1493. struct amdgpu_irq_src irq;
  1494. unsigned harvest_config;
  1495. struct amd_sched_entity entity;
  1496. };
  1497. /*
  1498. * SDMA
  1499. */
  1500. struct amdgpu_sdma_instance {
  1501. /* SDMA firmware */
  1502. const struct firmware *fw;
  1503. uint32_t fw_version;
  1504. uint32_t feature_version;
  1505. struct amdgpu_ring ring;
  1506. bool burst_nop;
  1507. };
  1508. struct amdgpu_sdma {
  1509. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1510. struct amdgpu_irq_src trap_irq;
  1511. struct amdgpu_irq_src illegal_inst_irq;
  1512. int num_instances;
  1513. };
  1514. /*
  1515. * Firmware
  1516. */
  1517. struct amdgpu_firmware {
  1518. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1519. bool smu_load;
  1520. struct amdgpu_bo *fw_buf;
  1521. unsigned int fw_size;
  1522. };
  1523. /*
  1524. * Benchmarking
  1525. */
  1526. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1527. /*
  1528. * Testing
  1529. */
  1530. void amdgpu_test_moves(struct amdgpu_device *adev);
  1531. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1532. struct amdgpu_ring *cpA,
  1533. struct amdgpu_ring *cpB);
  1534. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1535. /*
  1536. * MMU Notifier
  1537. */
  1538. #if defined(CONFIG_MMU_NOTIFIER)
  1539. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1540. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1541. #else
  1542. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1543. {
  1544. return -ENODEV;
  1545. }
  1546. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1547. #endif
  1548. /*
  1549. * Debugfs
  1550. */
  1551. struct amdgpu_debugfs {
  1552. const struct drm_info_list *files;
  1553. unsigned num_files;
  1554. };
  1555. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1556. const struct drm_info_list *files,
  1557. unsigned nfiles);
  1558. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1559. #if defined(CONFIG_DEBUG_FS)
  1560. int amdgpu_debugfs_init(struct drm_minor *minor);
  1561. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1562. #endif
  1563. /*
  1564. * amdgpu smumgr functions
  1565. */
  1566. struct amdgpu_smumgr_funcs {
  1567. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1568. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1569. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1570. };
  1571. /*
  1572. * amdgpu smumgr
  1573. */
  1574. struct amdgpu_smumgr {
  1575. struct amdgpu_bo *toc_buf;
  1576. struct amdgpu_bo *smu_buf;
  1577. /* asic priv smu data */
  1578. void *priv;
  1579. spinlock_t smu_lock;
  1580. /* smumgr functions */
  1581. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1582. /* ucode loading complete flag */
  1583. uint32_t fw_flags;
  1584. };
  1585. /*
  1586. * ASIC specific register table accessible by UMD
  1587. */
  1588. struct amdgpu_allowed_register_entry {
  1589. uint32_t reg_offset;
  1590. bool untouched;
  1591. bool grbm_indexed;
  1592. };
  1593. /*
  1594. * ASIC specific functions.
  1595. */
  1596. struct amdgpu_asic_funcs {
  1597. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1598. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1599. u8 *bios, u32 length_bytes);
  1600. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1601. u32 sh_num, u32 reg_offset, u32 *value);
  1602. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1603. int (*reset)(struct amdgpu_device *adev);
  1604. /* wait for mc_idle */
  1605. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1606. /* get the reference clock */
  1607. u32 (*get_xclk)(struct amdgpu_device *adev);
  1608. /* get the gpu clock counter */
  1609. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1610. /* MM block clocks */
  1611. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1612. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1613. };
  1614. /*
  1615. * IOCTL.
  1616. */
  1617. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1618. struct drm_file *filp);
  1619. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1620. struct drm_file *filp);
  1621. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1622. struct drm_file *filp);
  1623. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1624. struct drm_file *filp);
  1625. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1626. struct drm_file *filp);
  1627. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1628. struct drm_file *filp);
  1629. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1630. struct drm_file *filp);
  1631. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1632. struct drm_file *filp);
  1633. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1634. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1635. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1636. struct drm_file *filp);
  1637. /* VRAM scratch page for HDP bug, default vram page */
  1638. struct amdgpu_vram_scratch {
  1639. struct amdgpu_bo *robj;
  1640. volatile uint32_t *ptr;
  1641. u64 gpu_addr;
  1642. };
  1643. /*
  1644. * ACPI
  1645. */
  1646. struct amdgpu_atif_notification_cfg {
  1647. bool enabled;
  1648. int command_code;
  1649. };
  1650. struct amdgpu_atif_notifications {
  1651. bool display_switch;
  1652. bool expansion_mode_change;
  1653. bool thermal_state;
  1654. bool forced_power_state;
  1655. bool system_power_state;
  1656. bool display_conf_change;
  1657. bool px_gfx_switch;
  1658. bool brightness_change;
  1659. bool dgpu_display_event;
  1660. };
  1661. struct amdgpu_atif_functions {
  1662. bool system_params;
  1663. bool sbios_requests;
  1664. bool select_active_disp;
  1665. bool lid_state;
  1666. bool get_tv_standard;
  1667. bool set_tv_standard;
  1668. bool get_panel_expansion_mode;
  1669. bool set_panel_expansion_mode;
  1670. bool temperature_change;
  1671. bool graphics_device_types;
  1672. };
  1673. struct amdgpu_atif {
  1674. struct amdgpu_atif_notifications notifications;
  1675. struct amdgpu_atif_functions functions;
  1676. struct amdgpu_atif_notification_cfg notification_cfg;
  1677. struct amdgpu_encoder *encoder_for_bl;
  1678. };
  1679. struct amdgpu_atcs_functions {
  1680. bool get_ext_state;
  1681. bool pcie_perf_req;
  1682. bool pcie_dev_rdy;
  1683. bool pcie_bus_width;
  1684. };
  1685. struct amdgpu_atcs {
  1686. struct amdgpu_atcs_functions functions;
  1687. };
  1688. /*
  1689. * CGS
  1690. */
  1691. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1692. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1693. /* GPU virtualization */
  1694. struct amdgpu_virtualization {
  1695. bool supports_sr_iov;
  1696. };
  1697. /*
  1698. * Core structure, functions and helpers.
  1699. */
  1700. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1701. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1702. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1703. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1704. struct amdgpu_ip_block_status {
  1705. bool valid;
  1706. bool sw;
  1707. bool hw;
  1708. };
  1709. struct amdgpu_device {
  1710. struct device *dev;
  1711. struct drm_device *ddev;
  1712. struct pci_dev *pdev;
  1713. #ifdef CONFIG_DRM_AMD_ACP
  1714. struct amdgpu_acp acp;
  1715. #endif
  1716. /* ASIC */
  1717. enum amd_asic_type asic_type;
  1718. uint32_t family;
  1719. uint32_t rev_id;
  1720. uint32_t external_rev_id;
  1721. unsigned long flags;
  1722. int usec_timeout;
  1723. const struct amdgpu_asic_funcs *asic_funcs;
  1724. bool shutdown;
  1725. bool need_dma32;
  1726. bool accel_working;
  1727. struct work_struct reset_work;
  1728. struct notifier_block acpi_nb;
  1729. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1730. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1731. unsigned debugfs_count;
  1732. #if defined(CONFIG_DEBUG_FS)
  1733. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1734. #endif
  1735. struct amdgpu_atif atif;
  1736. struct amdgpu_atcs atcs;
  1737. struct mutex srbm_mutex;
  1738. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1739. struct mutex grbm_idx_mutex;
  1740. struct dev_pm_domain vga_pm_domain;
  1741. bool have_disp_power_ref;
  1742. /* BIOS */
  1743. uint8_t *bios;
  1744. bool is_atom_bios;
  1745. struct amdgpu_bo *stollen_vga_memory;
  1746. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1747. /* Register/doorbell mmio */
  1748. resource_size_t rmmio_base;
  1749. resource_size_t rmmio_size;
  1750. void __iomem *rmmio;
  1751. /* protects concurrent MM_INDEX/DATA based register access */
  1752. spinlock_t mmio_idx_lock;
  1753. /* protects concurrent SMC based register access */
  1754. spinlock_t smc_idx_lock;
  1755. amdgpu_rreg_t smc_rreg;
  1756. amdgpu_wreg_t smc_wreg;
  1757. /* protects concurrent PCIE register access */
  1758. spinlock_t pcie_idx_lock;
  1759. amdgpu_rreg_t pcie_rreg;
  1760. amdgpu_wreg_t pcie_wreg;
  1761. /* protects concurrent UVD register access */
  1762. spinlock_t uvd_ctx_idx_lock;
  1763. amdgpu_rreg_t uvd_ctx_rreg;
  1764. amdgpu_wreg_t uvd_ctx_wreg;
  1765. /* protects concurrent DIDT register access */
  1766. spinlock_t didt_idx_lock;
  1767. amdgpu_rreg_t didt_rreg;
  1768. amdgpu_wreg_t didt_wreg;
  1769. /* protects concurrent ENDPOINT (audio) register access */
  1770. spinlock_t audio_endpt_idx_lock;
  1771. amdgpu_block_rreg_t audio_endpt_rreg;
  1772. amdgpu_block_wreg_t audio_endpt_wreg;
  1773. void __iomem *rio_mem;
  1774. resource_size_t rio_mem_size;
  1775. struct amdgpu_doorbell doorbell;
  1776. /* clock/pll info */
  1777. struct amdgpu_clock clock;
  1778. /* MC */
  1779. struct amdgpu_mc mc;
  1780. struct amdgpu_gart gart;
  1781. struct amdgpu_dummy_page dummy_page;
  1782. struct amdgpu_vm_manager vm_manager;
  1783. /* memory management */
  1784. struct amdgpu_mman mman;
  1785. struct amdgpu_vram_scratch vram_scratch;
  1786. struct amdgpu_wb wb;
  1787. atomic64_t vram_usage;
  1788. atomic64_t vram_vis_usage;
  1789. atomic64_t gtt_usage;
  1790. atomic64_t num_bytes_moved;
  1791. atomic_t gpu_reset_counter;
  1792. /* display */
  1793. struct amdgpu_mode_info mode_info;
  1794. struct work_struct hotplug_work;
  1795. struct amdgpu_irq_src crtc_irq;
  1796. struct amdgpu_irq_src pageflip_irq;
  1797. struct amdgpu_irq_src hpd_irq;
  1798. /* rings */
  1799. unsigned fence_context;
  1800. unsigned num_rings;
  1801. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1802. bool ib_pool_ready;
  1803. struct amdgpu_sa_manager ring_tmp_bo;
  1804. /* interrupts */
  1805. struct amdgpu_irq irq;
  1806. /* powerplay */
  1807. struct amd_powerplay powerplay;
  1808. bool pp_enabled;
  1809. bool pp_force_state_enabled;
  1810. /* dpm */
  1811. struct amdgpu_pm pm;
  1812. u32 cg_flags;
  1813. u32 pg_flags;
  1814. /* amdgpu smumgr */
  1815. struct amdgpu_smumgr smu;
  1816. /* gfx */
  1817. struct amdgpu_gfx gfx;
  1818. /* sdma */
  1819. struct amdgpu_sdma sdma;
  1820. /* uvd */
  1821. struct amdgpu_uvd uvd;
  1822. /* vce */
  1823. struct amdgpu_vce vce;
  1824. /* firmwares */
  1825. struct amdgpu_firmware firmware;
  1826. /* GDS */
  1827. struct amdgpu_gds gds;
  1828. const struct amdgpu_ip_block_version *ip_blocks;
  1829. int num_ip_blocks;
  1830. struct amdgpu_ip_block_status *ip_block_status;
  1831. struct mutex mn_lock;
  1832. DECLARE_HASHTABLE(mn_hash, 7);
  1833. /* tracking pinned memory */
  1834. u64 vram_pin_size;
  1835. u64 invisible_pin_size;
  1836. u64 gart_pin_size;
  1837. /* amdkfd interface */
  1838. struct kfd_dev *kfd;
  1839. struct amdgpu_virtualization virtualization;
  1840. };
  1841. bool amdgpu_device_is_px(struct drm_device *dev);
  1842. int amdgpu_device_init(struct amdgpu_device *adev,
  1843. struct drm_device *ddev,
  1844. struct pci_dev *pdev,
  1845. uint32_t flags);
  1846. void amdgpu_device_fini(struct amdgpu_device *adev);
  1847. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1848. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1849. bool always_indirect);
  1850. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1851. bool always_indirect);
  1852. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1853. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1854. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1855. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1856. /*
  1857. * Registers read & write functions.
  1858. */
  1859. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1860. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1861. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1862. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1863. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1864. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1865. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1866. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1867. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1868. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1869. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1870. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1871. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1872. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1873. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1874. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1875. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1876. #define WREG32_P(reg, val, mask) \
  1877. do { \
  1878. uint32_t tmp_ = RREG32(reg); \
  1879. tmp_ &= (mask); \
  1880. tmp_ |= ((val) & ~(mask)); \
  1881. WREG32(reg, tmp_); \
  1882. } while (0)
  1883. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1884. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1885. #define WREG32_PLL_P(reg, val, mask) \
  1886. do { \
  1887. uint32_t tmp_ = RREG32_PLL(reg); \
  1888. tmp_ &= (mask); \
  1889. tmp_ |= ((val) & ~(mask)); \
  1890. WREG32_PLL(reg, tmp_); \
  1891. } while (0)
  1892. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1893. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1894. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1895. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1896. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1897. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1898. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1899. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1900. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1901. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1902. #define REG_GET_FIELD(value, reg, field) \
  1903. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1904. /*
  1905. * BIOS helpers.
  1906. */
  1907. #define RBIOS8(i) (adev->bios[i])
  1908. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1909. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1910. /*
  1911. * RING helpers.
  1912. */
  1913. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1914. {
  1915. if (ring->count_dw <= 0)
  1916. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1917. ring->ring[ring->wptr++] = v;
  1918. ring->wptr &= ring->ptr_mask;
  1919. ring->count_dw--;
  1920. }
  1921. static inline struct amdgpu_sdma_instance *
  1922. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1923. {
  1924. struct amdgpu_device *adev = ring->adev;
  1925. int i;
  1926. for (i = 0; i < adev->sdma.num_instances; i++)
  1927. if (&adev->sdma.instance[i].ring == ring)
  1928. break;
  1929. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1930. return &adev->sdma.instance[i];
  1931. else
  1932. return NULL;
  1933. }
  1934. /*
  1935. * ASICs macro.
  1936. */
  1937. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1938. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1939. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1940. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1941. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1942. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1943. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1944. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1945. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1946. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1947. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1948. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1949. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1950. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1951. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1952. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1953. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1954. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1955. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1956. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1957. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1958. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1959. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1960. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1961. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1962. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1963. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1964. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1965. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1966. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1967. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1968. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1969. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1970. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1971. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1972. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1973. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1974. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1975. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1976. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1977. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1978. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1979. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1980. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1981. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1982. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1983. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1984. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1985. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1986. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1987. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1988. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1989. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1990. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1991. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1992. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1993. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1994. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1995. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1996. #define amdgpu_dpm_get_temperature(adev) \
  1997. ((adev)->pp_enabled ? \
  1998. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  1999. (adev)->pm.funcs->get_temperature((adev)))
  2000. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2001. ((adev)->pp_enabled ? \
  2002. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2003. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2004. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2005. ((adev)->pp_enabled ? \
  2006. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2007. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2008. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2009. ((adev)->pp_enabled ? \
  2010. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2011. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2012. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2013. ((adev)->pp_enabled ? \
  2014. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2015. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2016. #define amdgpu_dpm_get_sclk(adev, l) \
  2017. ((adev)->pp_enabled ? \
  2018. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2019. (adev)->pm.funcs->get_sclk((adev), (l)))
  2020. #define amdgpu_dpm_get_mclk(adev, l) \
  2021. ((adev)->pp_enabled ? \
  2022. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2023. (adev)->pm.funcs->get_mclk((adev), (l)))
  2024. #define amdgpu_dpm_force_performance_level(adev, l) \
  2025. ((adev)->pp_enabled ? \
  2026. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2027. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2028. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2029. ((adev)->pp_enabled ? \
  2030. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2031. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2032. #define amdgpu_dpm_powergate_vce(adev, g) \
  2033. ((adev)->pp_enabled ? \
  2034. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2035. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2036. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2037. ((adev)->pp_enabled ? \
  2038. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2039. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2040. #define amdgpu_dpm_get_current_power_state(adev) \
  2041. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2042. #define amdgpu_dpm_get_performance_level(adev) \
  2043. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2044. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2045. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2046. #define amdgpu_dpm_get_pp_table(adev, table) \
  2047. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2048. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2049. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2050. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2051. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2052. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2053. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2054. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2055. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2056. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2057. /* Common functions */
  2058. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2059. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2060. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2061. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2062. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2063. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2064. u32 ip_instance, u32 ring,
  2065. struct amdgpu_ring **out_ring);
  2066. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2067. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2068. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2069. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2070. uint32_t flags);
  2071. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2072. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2073. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2074. unsigned long end);
  2075. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2076. int *last_invalidated);
  2077. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2078. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2079. struct ttm_mem_reg *mem);
  2080. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2081. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2082. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2083. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2084. const u32 *registers,
  2085. const u32 array_size);
  2086. bool amdgpu_device_is_px(struct drm_device *dev);
  2087. /* atpx handler */
  2088. #if defined(CONFIG_VGA_SWITCHEROO)
  2089. void amdgpu_register_atpx_handler(void);
  2090. void amdgpu_unregister_atpx_handler(void);
  2091. #else
  2092. static inline void amdgpu_register_atpx_handler(void) {}
  2093. static inline void amdgpu_unregister_atpx_handler(void) {}
  2094. #endif
  2095. /*
  2096. * KMS
  2097. */
  2098. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2099. extern const int amdgpu_max_kms_ioctl;
  2100. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2101. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2102. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2103. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2104. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2105. struct drm_file *file_priv);
  2106. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2107. struct drm_file *file_priv);
  2108. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2109. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2110. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2111. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2112. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2113. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2114. int *max_error,
  2115. struct timeval *vblank_time,
  2116. unsigned flags);
  2117. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2118. unsigned long arg);
  2119. /*
  2120. * functions used by amdgpu_encoder.c
  2121. */
  2122. struct amdgpu_afmt_acr {
  2123. u32 clock;
  2124. int n_32khz;
  2125. int cts_32khz;
  2126. int n_44_1khz;
  2127. int cts_44_1khz;
  2128. int n_48khz;
  2129. int cts_48khz;
  2130. };
  2131. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2132. /* amdgpu_acpi.c */
  2133. #if defined(CONFIG_ACPI)
  2134. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2135. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2136. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2137. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2138. u8 perf_req, bool advertise);
  2139. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2140. #else
  2141. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2142. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2143. #endif
  2144. struct amdgpu_bo_va_mapping *
  2145. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2146. uint64_t addr, struct amdgpu_bo **bo);
  2147. #include "amdgpu_object.h"
  2148. #endif