timer.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "control.h"
  55. #include "powerdomain.h"
  56. #include "omap-secure.h"
  57. #define REALTIME_COUNTER_BASE 0x48243200
  58. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  59. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  60. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  61. /* Clockevent code */
  62. static struct omap_dm_timer clkev;
  63. static struct clock_event_device clockevent_gpt;
  64. /* Clockevent hwmod for am335x and am437x suspend */
  65. static struct omap_hwmod *clockevent_gpt_hwmod;
  66. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  67. static unsigned long arch_timer_freq;
  68. void set_cntfreq(void)
  69. {
  70. omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
  71. }
  72. #endif
  73. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  74. {
  75. struct clock_event_device *evt = &clockevent_gpt;
  76. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  77. evt->event_handler(evt);
  78. return IRQ_HANDLED;
  79. }
  80. static struct irqaction omap2_gp_timer_irq = {
  81. .name = "gp_timer",
  82. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  83. .handler = omap2_gp_timer_interrupt,
  84. };
  85. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  86. struct clock_event_device *evt)
  87. {
  88. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  89. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  90. return 0;
  91. }
  92. static int omap2_gp_timer_shutdown(struct clock_event_device *evt)
  93. {
  94. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  95. return 0;
  96. }
  97. static int omap2_gp_timer_set_periodic(struct clock_event_device *evt)
  98. {
  99. u32 period;
  100. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  101. period = clkev.rate / HZ;
  102. period -= 1;
  103. /* Looks like we need to first set the load value separately */
  104. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, 0xffffffff - period,
  105. OMAP_TIMER_POSTED);
  106. __omap_dm_timer_load_start(&clkev,
  107. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  108. 0xffffffff - period, OMAP_TIMER_POSTED);
  109. return 0;
  110. }
  111. static void omap_clkevt_idle(struct clock_event_device *unused)
  112. {
  113. if (!clockevent_gpt_hwmod)
  114. return;
  115. omap_hwmod_idle(clockevent_gpt_hwmod);
  116. }
  117. static void omap_clkevt_unidle(struct clock_event_device *unused)
  118. {
  119. if (!clockevent_gpt_hwmod)
  120. return;
  121. omap_hwmod_enable(clockevent_gpt_hwmod);
  122. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  123. }
  124. static struct clock_event_device clockevent_gpt = {
  125. .features = CLOCK_EVT_FEAT_PERIODIC |
  126. CLOCK_EVT_FEAT_ONESHOT,
  127. .rating = 300,
  128. .set_next_event = omap2_gp_timer_set_next_event,
  129. .set_state_shutdown = omap2_gp_timer_shutdown,
  130. .set_state_periodic = omap2_gp_timer_set_periodic,
  131. .set_state_oneshot = omap2_gp_timer_shutdown,
  132. .tick_resume = omap2_gp_timer_shutdown,
  133. };
  134. static struct property device_disabled = {
  135. .name = "status",
  136. .length = sizeof("disabled"),
  137. .value = "disabled",
  138. };
  139. static const struct of_device_id omap_timer_match[] __initconst = {
  140. { .compatible = "ti,omap2420-timer", },
  141. { .compatible = "ti,omap3430-timer", },
  142. { .compatible = "ti,omap4430-timer", },
  143. { .compatible = "ti,omap5430-timer", },
  144. { .compatible = "ti,dm814-timer", },
  145. { .compatible = "ti,dm816-timer", },
  146. { .compatible = "ti,am335x-timer", },
  147. { .compatible = "ti,am335x-timer-1ms", },
  148. { }
  149. };
  150. /**
  151. * omap_get_timer_dt - get a timer using device-tree
  152. * @match - device-tree match structure for matching a device type
  153. * @property - optional timer property to match
  154. *
  155. * Helper function to get a timer during early boot using device-tree for use
  156. * as kernel system timer. Optionally, the property argument can be used to
  157. * select a timer with a specific property. Once a timer is found then mark
  158. * the timer node in device-tree as disabled, to prevent the kernel from
  159. * registering this timer as a platform device and so no one else can use it.
  160. */
  161. static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
  162. const char *property)
  163. {
  164. struct device_node *np;
  165. for_each_matching_node(np, match) {
  166. if (!of_device_is_available(np))
  167. continue;
  168. if (property && !of_get_property(np, property, NULL))
  169. continue;
  170. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  171. of_get_property(np, "ti,timer-dsp", NULL) ||
  172. of_get_property(np, "ti,timer-pwm", NULL) ||
  173. of_get_property(np, "ti,timer-secure", NULL)))
  174. continue;
  175. if (!of_device_is_compatible(np, "ti,omap-counter32k"))
  176. of_add_property(np, &device_disabled);
  177. return np;
  178. }
  179. return NULL;
  180. }
  181. /**
  182. * omap_dmtimer_init - initialisation function when device tree is used
  183. *
  184. * For secure OMAP3/DRA7xx devices, timers with device type "timer-secure"
  185. * cannot be used by the kernel as they are reserved. Therefore, to prevent the
  186. * kernel registering these devices remove them dynamically from the device
  187. * tree on boot.
  188. */
  189. static void __init omap_dmtimer_init(void)
  190. {
  191. struct device_node *np;
  192. if (!cpu_is_omap34xx() && !soc_is_dra7xx())
  193. return;
  194. /* If we are a secure device, remove any secure timer nodes */
  195. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  196. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  197. of_node_put(np);
  198. }
  199. }
  200. /**
  201. * omap_dm_timer_get_errata - get errata flags for a timer
  202. *
  203. * Get the timer errata flags that are specific to the OMAP device being used.
  204. */
  205. static u32 __init omap_dm_timer_get_errata(void)
  206. {
  207. if (cpu_is_omap24xx())
  208. return 0;
  209. return OMAP_TIMER_ERRATA_I103_I767;
  210. }
  211. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  212. const char *fck_source,
  213. const char *property,
  214. const char **timer_name,
  215. int posted)
  216. {
  217. const char *oh_name = NULL;
  218. struct device_node *np;
  219. struct omap_hwmod *oh;
  220. struct clk *src;
  221. int r = 0;
  222. np = omap_get_timer_dt(omap_timer_match, property);
  223. if (!np)
  224. return -ENODEV;
  225. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  226. if (!oh_name)
  227. return -ENODEV;
  228. timer->irq = irq_of_parse_and_map(np, 0);
  229. if (!timer->irq)
  230. return -ENXIO;
  231. timer->io_base = of_iomap(np, 0);
  232. timer->fclk = of_clk_get_by_name(np, "fck");
  233. of_node_put(np);
  234. oh = omap_hwmod_lookup(oh_name);
  235. if (!oh)
  236. return -ENODEV;
  237. *timer_name = oh->name;
  238. if (!timer->io_base)
  239. return -ENXIO;
  240. omap_hwmod_setup_one(oh_name);
  241. /* After the dmtimer is using hwmod these clocks won't be needed */
  242. if (IS_ERR_OR_NULL(timer->fclk))
  243. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  244. if (IS_ERR(timer->fclk))
  245. return PTR_ERR(timer->fclk);
  246. src = clk_get(NULL, fck_source);
  247. if (IS_ERR(src))
  248. return PTR_ERR(src);
  249. WARN(clk_set_parent(timer->fclk, src) < 0,
  250. "Cannot set timer parent clock, no PLL clock driver?");
  251. clk_put(src);
  252. omap_hwmod_enable(oh);
  253. __omap_dm_timer_init_regs(timer);
  254. if (posted)
  255. __omap_dm_timer_enable_posted(timer);
  256. /* Check that the intended posted configuration matches the actual */
  257. if (posted != timer->posted)
  258. return -EINVAL;
  259. timer->rate = clk_get_rate(timer->fclk);
  260. timer->reserved = 1;
  261. return r;
  262. }
  263. #if !defined(CONFIG_SMP) && defined(CONFIG_GENERIC_CLOCKEVENTS_BROADCAST)
  264. void tick_broadcast(const struct cpumask *mask)
  265. {
  266. }
  267. #endif
  268. static void __init omap2_gp_clockevent_init(int gptimer_id,
  269. const char *fck_source,
  270. const char *property)
  271. {
  272. int res;
  273. clkev.id = gptimer_id;
  274. clkev.errata = omap_dm_timer_get_errata();
  275. /*
  276. * For clock-event timers we never read the timer counter and
  277. * so we are not impacted by errata i103 and i767. Therefore,
  278. * we can safely ignore this errata for clock-event timers.
  279. */
  280. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  281. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  282. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  283. BUG_ON(res);
  284. omap2_gp_timer_irq.dev_id = &clkev;
  285. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  286. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  287. clockevent_gpt.cpumask = cpu_possible_mask;
  288. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  289. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  290. 3, /* Timer internal resynch latency */
  291. 0xffffffff);
  292. if (soc_is_am33xx() || soc_is_am43xx()) {
  293. clockevent_gpt.suspend = omap_clkevt_idle;
  294. clockevent_gpt.resume = omap_clkevt_unidle;
  295. clockevent_gpt_hwmod =
  296. omap_hwmod_lookup(clockevent_gpt.name);
  297. }
  298. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  299. clkev.rate);
  300. }
  301. /* Clocksource code */
  302. static struct omap_dm_timer clksrc;
  303. static bool use_gptimer_clksrc __initdata;
  304. /*
  305. * clocksource
  306. */
  307. static u64 clocksource_read_cycles(struct clocksource *cs)
  308. {
  309. return (u64)__omap_dm_timer_read_counter(&clksrc,
  310. OMAP_TIMER_NONPOSTED);
  311. }
  312. static struct clocksource clocksource_gpt = {
  313. .rating = 300,
  314. .read = clocksource_read_cycles,
  315. .mask = CLOCKSOURCE_MASK(32),
  316. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  317. };
  318. static u64 notrace dmtimer_read_sched_clock(void)
  319. {
  320. if (clksrc.reserved)
  321. return __omap_dm_timer_read_counter(&clksrc,
  322. OMAP_TIMER_NONPOSTED);
  323. return 0;
  324. }
  325. static const struct of_device_id omap_counter_match[] __initconst = {
  326. { .compatible = "ti,omap-counter32k", },
  327. { }
  328. };
  329. /* Setup free-running counter for clocksource */
  330. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  331. {
  332. int ret;
  333. struct device_node *np = NULL;
  334. struct omap_hwmod *oh;
  335. const char *oh_name = "counter_32k";
  336. /*
  337. * See if the 32kHz counter is supported.
  338. */
  339. np = omap_get_timer_dt(omap_counter_match, NULL);
  340. if (!np)
  341. return -ENODEV;
  342. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  343. if (!oh_name)
  344. return -ENODEV;
  345. /*
  346. * First check hwmod data is available for sync32k counter
  347. */
  348. oh = omap_hwmod_lookup(oh_name);
  349. if (!oh || oh->slaves_cnt == 0)
  350. return -ENODEV;
  351. omap_hwmod_setup_one(oh_name);
  352. ret = omap_hwmod_enable(oh);
  353. if (ret) {
  354. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  355. __func__, ret);
  356. return ret;
  357. }
  358. return ret;
  359. }
  360. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  361. const char *fck_source,
  362. const char *property)
  363. {
  364. int res;
  365. clksrc.id = gptimer_id;
  366. clksrc.errata = omap_dm_timer_get_errata();
  367. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  368. &clocksource_gpt.name,
  369. OMAP_TIMER_NONPOSTED);
  370. BUG_ON(res);
  371. __omap_dm_timer_load_start(&clksrc,
  372. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  373. OMAP_TIMER_NONPOSTED);
  374. sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
  375. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  376. pr_err("Could not register clocksource %s\n",
  377. clocksource_gpt.name);
  378. else
  379. pr_info("OMAP clocksource: %s at %lu Hz\n",
  380. clocksource_gpt.name, clksrc.rate);
  381. }
  382. static void __init __omap_sync32k_timer_init(int clkev_nr, const char *clkev_src,
  383. const char *clkev_prop, int clksrc_nr, const char *clksrc_src,
  384. const char *clksrc_prop, bool gptimer)
  385. {
  386. omap_clk_init();
  387. omap_dmtimer_init();
  388. omap2_gp_clockevent_init(clkev_nr, clkev_src, clkev_prop);
  389. /* Enable the use of clocksource="gp_timer" kernel parameter */
  390. if (use_gptimer_clksrc || gptimer)
  391. omap2_gptimer_clocksource_init(clksrc_nr, clksrc_src,
  392. clksrc_prop);
  393. else
  394. omap2_sync32k_clocksource_init();
  395. }
  396. void __init omap_init_time(void)
  397. {
  398. __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
  399. 2, "timer_sys_ck", NULL, false);
  400. clocksource_probe();
  401. }
  402. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  403. void __init omap3_secure_sync32k_timer_init(void)
  404. {
  405. __omap_sync32k_timer_init(12, "secure_32k_fck", "ti,timer-secure",
  406. 2, "timer_sys_ck", NULL, false);
  407. clocksource_probe();
  408. }
  409. #endif /* CONFIG_ARCH_OMAP3 */
  410. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
  411. defined(CONFIG_SOC_AM43XX)
  412. void __init omap3_gptimer_timer_init(void)
  413. {
  414. __omap_sync32k_timer_init(2, "timer_sys_ck", NULL,
  415. 1, "timer_sys_ck", "ti,timer-alwon", true);
  416. if (of_have_populated_dt())
  417. clocksource_probe();
  418. }
  419. #endif
  420. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  421. defined(CONFIG_SOC_DRA7XX)
  422. static void __init omap4_sync32k_timer_init(void)
  423. {
  424. __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
  425. 2, "sys_clkin_ck", NULL, false);
  426. }
  427. void __init omap4_local_timer_init(void)
  428. {
  429. omap4_sync32k_timer_init();
  430. clocksource_probe();
  431. }
  432. #endif
  433. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  434. /*
  435. * The realtime counter also called master counter, is a free-running
  436. * counter, which is related to real time. It produces the count used
  437. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  438. * at a rate of 6.144 MHz. Because the device operates on different clocks
  439. * in different power modes, the master counter shifts operation between
  440. * clocks, adjusting the increment per clock in hardware accordingly to
  441. * maintain a constant count rate.
  442. */
  443. static void __init realtime_counter_init(void)
  444. {
  445. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  446. void __iomem *base;
  447. static struct clk *sys_clk;
  448. unsigned long rate;
  449. unsigned int reg;
  450. unsigned long long num, den;
  451. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  452. if (!base) {
  453. pr_err("%s: ioremap failed\n", __func__);
  454. return;
  455. }
  456. sys_clk = clk_get(NULL, "sys_clkin");
  457. if (IS_ERR(sys_clk)) {
  458. pr_err("%s: failed to get system clock handle\n", __func__);
  459. iounmap(base);
  460. return;
  461. }
  462. rate = clk_get_rate(sys_clk);
  463. if (soc_is_dra7xx()) {
  464. /*
  465. * Errata i856 says the 32.768KHz crystal does not start at
  466. * power on, so the CPU falls back to an emulated 32KHz clock
  467. * based on sysclk / 610 instead. This causes the master counter
  468. * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
  469. * (OR sysclk * 75 / 244)
  470. *
  471. * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
  472. * Of course any board built without a populated 32.768KHz
  473. * crystal would also need this fix even if the CPU is fixed
  474. * later.
  475. *
  476. * Either case can be detected by using the two speedselect bits
  477. * If they are not 0, then the 32.768KHz clock driving the
  478. * coarse counter that corrects the fine counter every time it
  479. * ticks is actually rate/610 rather than 32.768KHz and we
  480. * should compensate to avoid the 570ppm (at 20MHz, much worse
  481. * at other rates) too fast system time.
  482. */
  483. reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
  484. if (reg & DRA7_SPEEDSELECT_MASK) {
  485. num = 75;
  486. den = 244;
  487. goto sysclk1_based;
  488. }
  489. }
  490. /* Numerator/denumerator values refer TRM Realtime Counter section */
  491. switch (rate) {
  492. case 12000000:
  493. num = 64;
  494. den = 125;
  495. break;
  496. case 13000000:
  497. num = 768;
  498. den = 1625;
  499. break;
  500. case 19200000:
  501. num = 8;
  502. den = 25;
  503. break;
  504. case 20000000:
  505. num = 192;
  506. den = 625;
  507. break;
  508. case 26000000:
  509. num = 384;
  510. den = 1625;
  511. break;
  512. case 27000000:
  513. num = 256;
  514. den = 1125;
  515. break;
  516. case 38400000:
  517. default:
  518. /* Program it for 38.4 MHz */
  519. num = 4;
  520. den = 25;
  521. break;
  522. }
  523. sysclk1_based:
  524. /* Program numerator and denumerator registers */
  525. reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
  526. NUMERATOR_DENUMERATOR_MASK;
  527. reg |= num;
  528. writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  529. reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  530. NUMERATOR_DENUMERATOR_MASK;
  531. reg |= den;
  532. writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  533. arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
  534. set_cntfreq();
  535. iounmap(base);
  536. #endif
  537. }
  538. void __init omap5_realtime_timer_init(void)
  539. {
  540. omap4_sync32k_timer_init();
  541. realtime_counter_init();
  542. clocksource_probe();
  543. }
  544. #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
  545. /**
  546. * omap2_override_clocksource - clocksource override with user configuration
  547. *
  548. * Allows user to override default clocksource, using kernel parameter
  549. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  550. *
  551. * Note that, here we are using same standard kernel parameter "clocksource=",
  552. * and not introducing any OMAP specific interface.
  553. */
  554. static int __init omap2_override_clocksource(char *str)
  555. {
  556. if (!str)
  557. return 0;
  558. /*
  559. * For OMAP architecture, we only have two options
  560. * - sync_32k (default)
  561. * - gp_timer (sys_clk based)
  562. */
  563. if (!strcmp(str, "gp_timer"))
  564. use_gptimer_clksrc = true;
  565. return 0;
  566. }
  567. early_param("clocksource", omap2_override_clocksource);