i915_drm.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _UAPI_I915_DRM_H_
  27. #define _UAPI_I915_DRM_H_
  28. #include <drm/drm.h>
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /**
  33. * DOC: uevents generated by i915 on it's device node
  34. *
  35. * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  36. * event from the gpu l3 cache. Additional information supplied is ROW,
  37. * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
  38. * track of these events and if a specific cache-line seems to have a
  39. * persistent error remap it with the l3 remapping tool supplied in
  40. * intel-gpu-tools. The value supplied with the event is always 1.
  41. *
  42. * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  43. * hangcheck. The error detection event is a good indicator of when things
  44. * began to go badly. The value supplied with the event is a 1 upon error
  45. * detection, and a 0 upon reset completion, signifying no more error
  46. * exists. NOTE: Disabling hangcheck or reset via module parameter will
  47. * cause the related events to not be seen.
  48. *
  49. * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  50. * the GPU. The value supplied with the event is always 1. NOTE: Disable
  51. * reset via module parameter will cause this event to not be seen.
  52. */
  53. #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
  54. #define I915_ERROR_UEVENT "ERROR"
  55. #define I915_RESET_UEVENT "RESET"
  56. /* Each region is a minimum of 16k, and there are at most 255 of them.
  57. */
  58. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  59. * of chars for next/prev indices */
  60. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  61. typedef struct _drm_i915_init {
  62. enum {
  63. I915_INIT_DMA = 0x01,
  64. I915_CLEANUP_DMA = 0x02,
  65. I915_RESUME_DMA = 0x03
  66. } func;
  67. unsigned int mmio_offset;
  68. int sarea_priv_offset;
  69. unsigned int ring_start;
  70. unsigned int ring_end;
  71. unsigned int ring_size;
  72. unsigned int front_offset;
  73. unsigned int back_offset;
  74. unsigned int depth_offset;
  75. unsigned int w;
  76. unsigned int h;
  77. unsigned int pitch;
  78. unsigned int pitch_bits;
  79. unsigned int back_pitch;
  80. unsigned int depth_pitch;
  81. unsigned int cpp;
  82. unsigned int chipset;
  83. } drm_i915_init_t;
  84. typedef struct _drm_i915_sarea {
  85. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  86. int last_upload; /* last time texture was uploaded */
  87. int last_enqueue; /* last time a buffer was enqueued */
  88. int last_dispatch; /* age of the most recently dispatched buffer */
  89. int ctxOwner; /* last context to upload state */
  90. int texAge;
  91. int pf_enabled; /* is pageflipping allowed? */
  92. int pf_active;
  93. int pf_current_page; /* which buffer is being displayed? */
  94. int perf_boxes; /* performance boxes to be displayed */
  95. int width, height; /* screen size in pixels */
  96. drm_handle_t front_handle;
  97. int front_offset;
  98. int front_size;
  99. drm_handle_t back_handle;
  100. int back_offset;
  101. int back_size;
  102. drm_handle_t depth_handle;
  103. int depth_offset;
  104. int depth_size;
  105. drm_handle_t tex_handle;
  106. int tex_offset;
  107. int tex_size;
  108. int log_tex_granularity;
  109. int pitch;
  110. int rotation; /* 0, 90, 180 or 270 */
  111. int rotated_offset;
  112. int rotated_size;
  113. int rotated_pitch;
  114. int virtualX, virtualY;
  115. unsigned int front_tiled;
  116. unsigned int back_tiled;
  117. unsigned int depth_tiled;
  118. unsigned int rotated_tiled;
  119. unsigned int rotated2_tiled;
  120. int pipeA_x;
  121. int pipeA_y;
  122. int pipeA_w;
  123. int pipeA_h;
  124. int pipeB_x;
  125. int pipeB_y;
  126. int pipeB_w;
  127. int pipeB_h;
  128. /* fill out some space for old userspace triple buffer */
  129. drm_handle_t unused_handle;
  130. __u32 unused1, unused2, unused3;
  131. /* buffer object handles for static buffers. May change
  132. * over the lifetime of the client.
  133. */
  134. __u32 front_bo_handle;
  135. __u32 back_bo_handle;
  136. __u32 unused_bo_handle;
  137. __u32 depth_bo_handle;
  138. } drm_i915_sarea_t;
  139. /* due to userspace building against these headers we need some compat here */
  140. #define planeA_x pipeA_x
  141. #define planeA_y pipeA_y
  142. #define planeA_w pipeA_w
  143. #define planeA_h pipeA_h
  144. #define planeB_x pipeB_x
  145. #define planeB_y pipeB_y
  146. #define planeB_w pipeB_w
  147. #define planeB_h pipeB_h
  148. /* Flags for perf_boxes
  149. */
  150. #define I915_BOX_RING_EMPTY 0x1
  151. #define I915_BOX_FLIP 0x2
  152. #define I915_BOX_WAIT 0x4
  153. #define I915_BOX_TEXTURE_LOAD 0x8
  154. #define I915_BOX_LOST_CONTEXT 0x10
  155. /* I915 specific ioctls
  156. * The device specific ioctl range is 0x40 to 0x79.
  157. */
  158. #define DRM_I915_INIT 0x00
  159. #define DRM_I915_FLUSH 0x01
  160. #define DRM_I915_FLIP 0x02
  161. #define DRM_I915_BATCHBUFFER 0x03
  162. #define DRM_I915_IRQ_EMIT 0x04
  163. #define DRM_I915_IRQ_WAIT 0x05
  164. #define DRM_I915_GETPARAM 0x06
  165. #define DRM_I915_SETPARAM 0x07
  166. #define DRM_I915_ALLOC 0x08
  167. #define DRM_I915_FREE 0x09
  168. #define DRM_I915_INIT_HEAP 0x0a
  169. #define DRM_I915_CMDBUFFER 0x0b
  170. #define DRM_I915_DESTROY_HEAP 0x0c
  171. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  172. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  173. #define DRM_I915_VBLANK_SWAP 0x0f
  174. #define DRM_I915_HWS_ADDR 0x11
  175. #define DRM_I915_GEM_INIT 0x13
  176. #define DRM_I915_GEM_EXECBUFFER 0x14
  177. #define DRM_I915_GEM_PIN 0x15
  178. #define DRM_I915_GEM_UNPIN 0x16
  179. #define DRM_I915_GEM_BUSY 0x17
  180. #define DRM_I915_GEM_THROTTLE 0x18
  181. #define DRM_I915_GEM_ENTERVT 0x19
  182. #define DRM_I915_GEM_LEAVEVT 0x1a
  183. #define DRM_I915_GEM_CREATE 0x1b
  184. #define DRM_I915_GEM_PREAD 0x1c
  185. #define DRM_I915_GEM_PWRITE 0x1d
  186. #define DRM_I915_GEM_MMAP 0x1e
  187. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  188. #define DRM_I915_GEM_SW_FINISH 0x20
  189. #define DRM_I915_GEM_SET_TILING 0x21
  190. #define DRM_I915_GEM_GET_TILING 0x22
  191. #define DRM_I915_GEM_GET_APERTURE 0x23
  192. #define DRM_I915_GEM_MMAP_GTT 0x24
  193. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  194. #define DRM_I915_GEM_MADVISE 0x26
  195. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  196. #define DRM_I915_OVERLAY_ATTRS 0x28
  197. #define DRM_I915_GEM_EXECBUFFER2 0x29
  198. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  199. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  200. #define DRM_I915_GEM_WAIT 0x2c
  201. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  202. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  203. #define DRM_I915_GEM_SET_CACHING 0x2f
  204. #define DRM_I915_GEM_GET_CACHING 0x30
  205. #define DRM_I915_REG_READ 0x31
  206. #define DRM_I915_GET_RESET_STATS 0x32
  207. #define DRM_I915_GEM_USERPTR 0x33
  208. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  209. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  210. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  211. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  212. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  213. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  214. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  215. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  216. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  217. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  218. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  219. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  220. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  221. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  222. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  223. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  224. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  225. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  226. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  227. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  228. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  229. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  230. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  231. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  232. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  233. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  234. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  235. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  236. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  237. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  238. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  239. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  240. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  241. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  242. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  243. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  244. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  245. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  246. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  247. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  248. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  249. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  250. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  251. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  252. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  253. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  254. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  255. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  256. #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
  257. #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
  258. /* Allow drivers to submit batchbuffers directly to hardware, relying
  259. * on the security mechanisms provided by hardware.
  260. */
  261. typedef struct drm_i915_batchbuffer {
  262. int start; /* agp offset */
  263. int used; /* nr bytes in use */
  264. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  265. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  266. int num_cliprects; /* mulitpass with multiple cliprects? */
  267. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  268. } drm_i915_batchbuffer_t;
  269. /* As above, but pass a pointer to userspace buffer which can be
  270. * validated by the kernel prior to sending to hardware.
  271. */
  272. typedef struct _drm_i915_cmdbuffer {
  273. char __user *buf; /* pointer to userspace command buffer */
  274. int sz; /* nr bytes in buf */
  275. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  276. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  277. int num_cliprects; /* mulitpass with multiple cliprects? */
  278. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  279. } drm_i915_cmdbuffer_t;
  280. /* Userspace can request & wait on irq's:
  281. */
  282. typedef struct drm_i915_irq_emit {
  283. int __user *irq_seq;
  284. } drm_i915_irq_emit_t;
  285. typedef struct drm_i915_irq_wait {
  286. int irq_seq;
  287. } drm_i915_irq_wait_t;
  288. /* Ioctl to query kernel params:
  289. */
  290. #define I915_PARAM_IRQ_ACTIVE 1
  291. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  292. #define I915_PARAM_LAST_DISPATCH 3
  293. #define I915_PARAM_CHIPSET_ID 4
  294. #define I915_PARAM_HAS_GEM 5
  295. #define I915_PARAM_NUM_FENCES_AVAIL 6
  296. #define I915_PARAM_HAS_OVERLAY 7
  297. #define I915_PARAM_HAS_PAGEFLIPPING 8
  298. #define I915_PARAM_HAS_EXECBUF2 9
  299. #define I915_PARAM_HAS_BSD 10
  300. #define I915_PARAM_HAS_BLT 11
  301. #define I915_PARAM_HAS_RELAXED_FENCING 12
  302. #define I915_PARAM_HAS_COHERENT_RINGS 13
  303. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  304. #define I915_PARAM_HAS_RELAXED_DELTA 15
  305. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  306. #define I915_PARAM_HAS_LLC 17
  307. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  308. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  309. #define I915_PARAM_HAS_SEMAPHORES 20
  310. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  311. #define I915_PARAM_HAS_VEBOX 22
  312. #define I915_PARAM_HAS_SECURE_BATCHES 23
  313. #define I915_PARAM_HAS_PINNED_BATCHES 24
  314. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  315. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  316. #define I915_PARAM_HAS_WT 27
  317. #define I915_PARAM_CMD_PARSER_VERSION 28
  318. typedef struct drm_i915_getparam {
  319. int param;
  320. int __user *value;
  321. } drm_i915_getparam_t;
  322. /* Ioctl to set kernel params:
  323. */
  324. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  325. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  326. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  327. #define I915_SETPARAM_NUM_USED_FENCES 4
  328. typedef struct drm_i915_setparam {
  329. int param;
  330. int value;
  331. } drm_i915_setparam_t;
  332. /* A memory manager for regions of shared memory:
  333. */
  334. #define I915_MEM_REGION_AGP 1
  335. typedef struct drm_i915_mem_alloc {
  336. int region;
  337. int alignment;
  338. int size;
  339. int __user *region_offset; /* offset from start of fb or agp */
  340. } drm_i915_mem_alloc_t;
  341. typedef struct drm_i915_mem_free {
  342. int region;
  343. int region_offset;
  344. } drm_i915_mem_free_t;
  345. typedef struct drm_i915_mem_init_heap {
  346. int region;
  347. int size;
  348. int start;
  349. } drm_i915_mem_init_heap_t;
  350. /* Allow memory manager to be torn down and re-initialized (eg on
  351. * rotate):
  352. */
  353. typedef struct drm_i915_mem_destroy_heap {
  354. int region;
  355. } drm_i915_mem_destroy_heap_t;
  356. /* Allow X server to configure which pipes to monitor for vblank signals
  357. */
  358. #define DRM_I915_VBLANK_PIPE_A 1
  359. #define DRM_I915_VBLANK_PIPE_B 2
  360. typedef struct drm_i915_vblank_pipe {
  361. int pipe;
  362. } drm_i915_vblank_pipe_t;
  363. /* Schedule buffer swap at given vertical blank:
  364. */
  365. typedef struct drm_i915_vblank_swap {
  366. drm_drawable_t drawable;
  367. enum drm_vblank_seq_type seqtype;
  368. unsigned int sequence;
  369. } drm_i915_vblank_swap_t;
  370. typedef struct drm_i915_hws_addr {
  371. __u64 addr;
  372. } drm_i915_hws_addr_t;
  373. struct drm_i915_gem_init {
  374. /**
  375. * Beginning offset in the GTT to be managed by the DRM memory
  376. * manager.
  377. */
  378. __u64 gtt_start;
  379. /**
  380. * Ending offset in the GTT to be managed by the DRM memory
  381. * manager.
  382. */
  383. __u64 gtt_end;
  384. };
  385. struct drm_i915_gem_create {
  386. /**
  387. * Requested size for the object.
  388. *
  389. * The (page-aligned) allocated size for the object will be returned.
  390. */
  391. __u64 size;
  392. /**
  393. * Returned handle for the object.
  394. *
  395. * Object handles are nonzero.
  396. */
  397. __u32 handle;
  398. __u32 pad;
  399. };
  400. struct drm_i915_gem_pread {
  401. /** Handle for the object being read. */
  402. __u32 handle;
  403. __u32 pad;
  404. /** Offset into the object to read from */
  405. __u64 offset;
  406. /** Length of data to read */
  407. __u64 size;
  408. /**
  409. * Pointer to write the data into.
  410. *
  411. * This is a fixed-size type for 32/64 compatibility.
  412. */
  413. __u64 data_ptr;
  414. };
  415. struct drm_i915_gem_pwrite {
  416. /** Handle for the object being written to. */
  417. __u32 handle;
  418. __u32 pad;
  419. /** Offset into the object to write to */
  420. __u64 offset;
  421. /** Length of data to write */
  422. __u64 size;
  423. /**
  424. * Pointer to read the data from.
  425. *
  426. * This is a fixed-size type for 32/64 compatibility.
  427. */
  428. __u64 data_ptr;
  429. };
  430. struct drm_i915_gem_mmap {
  431. /** Handle for the object being mapped. */
  432. __u32 handle;
  433. __u32 pad;
  434. /** Offset in the object to map. */
  435. __u64 offset;
  436. /**
  437. * Length of data to map.
  438. *
  439. * The value will be page-aligned.
  440. */
  441. __u64 size;
  442. /**
  443. * Returned pointer the data was mapped at.
  444. *
  445. * This is a fixed-size type for 32/64 compatibility.
  446. */
  447. __u64 addr_ptr;
  448. };
  449. struct drm_i915_gem_mmap_gtt {
  450. /** Handle for the object being mapped. */
  451. __u32 handle;
  452. __u32 pad;
  453. /**
  454. * Fake offset to use for subsequent mmap call
  455. *
  456. * This is a fixed-size type for 32/64 compatibility.
  457. */
  458. __u64 offset;
  459. };
  460. struct drm_i915_gem_set_domain {
  461. /** Handle for the object */
  462. __u32 handle;
  463. /** New read domains */
  464. __u32 read_domains;
  465. /** New write domain */
  466. __u32 write_domain;
  467. };
  468. struct drm_i915_gem_sw_finish {
  469. /** Handle for the object */
  470. __u32 handle;
  471. };
  472. struct drm_i915_gem_relocation_entry {
  473. /**
  474. * Handle of the buffer being pointed to by this relocation entry.
  475. *
  476. * It's appealing to make this be an index into the mm_validate_entry
  477. * list to refer to the buffer, but this allows the driver to create
  478. * a relocation list for state buffers and not re-write it per
  479. * exec using the buffer.
  480. */
  481. __u32 target_handle;
  482. /**
  483. * Value to be added to the offset of the target buffer to make up
  484. * the relocation entry.
  485. */
  486. __u32 delta;
  487. /** Offset in the buffer the relocation entry will be written into */
  488. __u64 offset;
  489. /**
  490. * Offset value of the target buffer that the relocation entry was last
  491. * written as.
  492. *
  493. * If the buffer has the same offset as last time, we can skip syncing
  494. * and writing the relocation. This value is written back out by
  495. * the execbuffer ioctl when the relocation is written.
  496. */
  497. __u64 presumed_offset;
  498. /**
  499. * Target memory domains read by this operation.
  500. */
  501. __u32 read_domains;
  502. /**
  503. * Target memory domains written by this operation.
  504. *
  505. * Note that only one domain may be written by the whole
  506. * execbuffer operation, so that where there are conflicts,
  507. * the application will get -EINVAL back.
  508. */
  509. __u32 write_domain;
  510. };
  511. /** @{
  512. * Intel memory domains
  513. *
  514. * Most of these just align with the various caches in
  515. * the system and are used to flush and invalidate as
  516. * objects end up cached in different domains.
  517. */
  518. /** CPU cache */
  519. #define I915_GEM_DOMAIN_CPU 0x00000001
  520. /** Render cache, used by 2D and 3D drawing */
  521. #define I915_GEM_DOMAIN_RENDER 0x00000002
  522. /** Sampler cache, used by texture engine */
  523. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  524. /** Command queue, used to load batch buffers */
  525. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  526. /** Instruction cache, used by shader programs */
  527. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  528. /** Vertex address cache */
  529. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  530. /** GTT domain - aperture and scanout */
  531. #define I915_GEM_DOMAIN_GTT 0x00000040
  532. /** @} */
  533. struct drm_i915_gem_exec_object {
  534. /**
  535. * User's handle for a buffer to be bound into the GTT for this
  536. * operation.
  537. */
  538. __u32 handle;
  539. /** Number of relocations to be performed on this buffer */
  540. __u32 relocation_count;
  541. /**
  542. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  543. * the relocations to be performed in this buffer.
  544. */
  545. __u64 relocs_ptr;
  546. /** Required alignment in graphics aperture */
  547. __u64 alignment;
  548. /**
  549. * Returned value of the updated offset of the object, for future
  550. * presumed_offset writes.
  551. */
  552. __u64 offset;
  553. };
  554. struct drm_i915_gem_execbuffer {
  555. /**
  556. * List of buffers to be validated with their relocations to be
  557. * performend on them.
  558. *
  559. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  560. *
  561. * These buffers must be listed in an order such that all relocations
  562. * a buffer is performing refer to buffers that have already appeared
  563. * in the validate list.
  564. */
  565. __u64 buffers_ptr;
  566. __u32 buffer_count;
  567. /** Offset in the batchbuffer to start execution from. */
  568. __u32 batch_start_offset;
  569. /** Bytes used in batchbuffer from batch_start_offset */
  570. __u32 batch_len;
  571. __u32 DR1;
  572. __u32 DR4;
  573. __u32 num_cliprects;
  574. /** This is a struct drm_clip_rect *cliprects */
  575. __u64 cliprects_ptr;
  576. };
  577. struct drm_i915_gem_exec_object2 {
  578. /**
  579. * User's handle for a buffer to be bound into the GTT for this
  580. * operation.
  581. */
  582. __u32 handle;
  583. /** Number of relocations to be performed on this buffer */
  584. __u32 relocation_count;
  585. /**
  586. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  587. * the relocations to be performed in this buffer.
  588. */
  589. __u64 relocs_ptr;
  590. /** Required alignment in graphics aperture */
  591. __u64 alignment;
  592. /**
  593. * Returned value of the updated offset of the object, for future
  594. * presumed_offset writes.
  595. */
  596. __u64 offset;
  597. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  598. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  599. #define EXEC_OBJECT_WRITE (1<<2)
  600. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
  601. __u64 flags;
  602. __u64 rsvd1;
  603. __u64 rsvd2;
  604. };
  605. struct drm_i915_gem_execbuffer2 {
  606. /**
  607. * List of gem_exec_object2 structs
  608. */
  609. __u64 buffers_ptr;
  610. __u32 buffer_count;
  611. /** Offset in the batchbuffer to start execution from. */
  612. __u32 batch_start_offset;
  613. /** Bytes used in batchbuffer from batch_start_offset */
  614. __u32 batch_len;
  615. __u32 DR1;
  616. __u32 DR4;
  617. __u32 num_cliprects;
  618. /** This is a struct drm_clip_rect *cliprects */
  619. __u64 cliprects_ptr;
  620. #define I915_EXEC_RING_MASK (7<<0)
  621. #define I915_EXEC_DEFAULT (0<<0)
  622. #define I915_EXEC_RENDER (1<<0)
  623. #define I915_EXEC_BSD (2<<0)
  624. #define I915_EXEC_BLT (3<<0)
  625. #define I915_EXEC_VEBOX (4<<0)
  626. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  627. * Gen6+ only supports relative addressing to dynamic state (default) and
  628. * absolute addressing.
  629. *
  630. * These flags are ignored for the BSD and BLT rings.
  631. */
  632. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  633. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  634. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  635. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  636. __u64 flags;
  637. __u64 rsvd1; /* now used for context info */
  638. __u64 rsvd2;
  639. };
  640. /** Resets the SO write offset registers for transform feedback on gen7. */
  641. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  642. /** Request a privileged ("secure") batch buffer. Note only available for
  643. * DRM_ROOT_ONLY | DRM_MASTER processes.
  644. */
  645. #define I915_EXEC_SECURE (1<<9)
  646. /** Inform the kernel that the batch is and will always be pinned. This
  647. * negates the requirement for a workaround to be performed to avoid
  648. * an incoherent CS (such as can be found on 830/845). If this flag is
  649. * not passed, the kernel will endeavour to make sure the batch is
  650. * coherent with the CS before execution. If this flag is passed,
  651. * userspace assumes the responsibility for ensuring the same.
  652. */
  653. #define I915_EXEC_IS_PINNED (1<<10)
  654. /** Provide a hint to the kernel that the command stream and auxiliary
  655. * state buffers already holds the correct presumed addresses and so the
  656. * relocation process may be skipped if no buffers need to be moved in
  657. * preparation for the execbuffer.
  658. */
  659. #define I915_EXEC_NO_RELOC (1<<11)
  660. /** Use the reloc.handle as an index into the exec object array rather
  661. * than as the per-file handle.
  662. */
  663. #define I915_EXEC_HANDLE_LUT (1<<12)
  664. #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_HANDLE_LUT<<1)
  665. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  666. #define i915_execbuffer2_set_context_id(eb2, context) \
  667. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  668. #define i915_execbuffer2_get_context_id(eb2) \
  669. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  670. struct drm_i915_gem_pin {
  671. /** Handle of the buffer to be pinned. */
  672. __u32 handle;
  673. __u32 pad;
  674. /** alignment required within the aperture */
  675. __u64 alignment;
  676. /** Returned GTT offset of the buffer. */
  677. __u64 offset;
  678. };
  679. struct drm_i915_gem_unpin {
  680. /** Handle of the buffer to be unpinned. */
  681. __u32 handle;
  682. __u32 pad;
  683. };
  684. struct drm_i915_gem_busy {
  685. /** Handle of the buffer to check for busy */
  686. __u32 handle;
  687. /** Return busy status (1 if busy, 0 if idle).
  688. * The high word is used to indicate on which rings the object
  689. * currently resides:
  690. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  691. */
  692. __u32 busy;
  693. };
  694. /**
  695. * I915_CACHING_NONE
  696. *
  697. * GPU access is not coherent with cpu caches. Default for machines without an
  698. * LLC.
  699. */
  700. #define I915_CACHING_NONE 0
  701. /**
  702. * I915_CACHING_CACHED
  703. *
  704. * GPU access is coherent with cpu caches and furthermore the data is cached in
  705. * last-level caches shared between cpu cores and the gpu GT. Default on
  706. * machines with HAS_LLC.
  707. */
  708. #define I915_CACHING_CACHED 1
  709. /**
  710. * I915_CACHING_DISPLAY
  711. *
  712. * Special GPU caching mode which is coherent with the scanout engines.
  713. * Transparently falls back to I915_CACHING_NONE on platforms where no special
  714. * cache mode (like write-through or gfdt flushing) is available. The kernel
  715. * automatically sets this mode when using a buffer as a scanout target.
  716. * Userspace can manually set this mode to avoid a costly stall and clflush in
  717. * the hotpath of drawing the first frame.
  718. */
  719. #define I915_CACHING_DISPLAY 2
  720. struct drm_i915_gem_caching {
  721. /**
  722. * Handle of the buffer to set/get the caching level of. */
  723. __u32 handle;
  724. /**
  725. * Cacheing level to apply or return value
  726. *
  727. * bits0-15 are for generic caching control (i.e. the above defined
  728. * values). bits16-31 are reserved for platform-specific variations
  729. * (e.g. l3$ caching on gen7). */
  730. __u32 caching;
  731. };
  732. #define I915_TILING_NONE 0
  733. #define I915_TILING_X 1
  734. #define I915_TILING_Y 2
  735. #define I915_BIT_6_SWIZZLE_NONE 0
  736. #define I915_BIT_6_SWIZZLE_9 1
  737. #define I915_BIT_6_SWIZZLE_9_10 2
  738. #define I915_BIT_6_SWIZZLE_9_11 3
  739. #define I915_BIT_6_SWIZZLE_9_10_11 4
  740. /* Not seen by userland */
  741. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  742. /* Seen by userland. */
  743. #define I915_BIT_6_SWIZZLE_9_17 6
  744. #define I915_BIT_6_SWIZZLE_9_10_17 7
  745. struct drm_i915_gem_set_tiling {
  746. /** Handle of the buffer to have its tiling state updated */
  747. __u32 handle;
  748. /**
  749. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  750. * I915_TILING_Y).
  751. *
  752. * This value is to be set on request, and will be updated by the
  753. * kernel on successful return with the actual chosen tiling layout.
  754. *
  755. * The tiling mode may be demoted to I915_TILING_NONE when the system
  756. * has bit 6 swizzling that can't be managed correctly by GEM.
  757. *
  758. * Buffer contents become undefined when changing tiling_mode.
  759. */
  760. __u32 tiling_mode;
  761. /**
  762. * Stride in bytes for the object when in I915_TILING_X or
  763. * I915_TILING_Y.
  764. */
  765. __u32 stride;
  766. /**
  767. * Returned address bit 6 swizzling required for CPU access through
  768. * mmap mapping.
  769. */
  770. __u32 swizzle_mode;
  771. };
  772. struct drm_i915_gem_get_tiling {
  773. /** Handle of the buffer to get tiling state for. */
  774. __u32 handle;
  775. /**
  776. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  777. * I915_TILING_Y).
  778. */
  779. __u32 tiling_mode;
  780. /**
  781. * Returned address bit 6 swizzling required for CPU access through
  782. * mmap mapping.
  783. */
  784. __u32 swizzle_mode;
  785. };
  786. struct drm_i915_gem_get_aperture {
  787. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  788. __u64 aper_size;
  789. /**
  790. * Available space in the aperture used by i915_gem_execbuffer, in
  791. * bytes
  792. */
  793. __u64 aper_available_size;
  794. };
  795. struct drm_i915_get_pipe_from_crtc_id {
  796. /** ID of CRTC being requested **/
  797. __u32 crtc_id;
  798. /** pipe of requested CRTC **/
  799. __u32 pipe;
  800. };
  801. #define I915_MADV_WILLNEED 0
  802. #define I915_MADV_DONTNEED 1
  803. #define __I915_MADV_PURGED 2 /* internal state */
  804. struct drm_i915_gem_madvise {
  805. /** Handle of the buffer to change the backing store advice */
  806. __u32 handle;
  807. /* Advice: either the buffer will be needed again in the near future,
  808. * or wont be and could be discarded under memory pressure.
  809. */
  810. __u32 madv;
  811. /** Whether the backing store still exists. */
  812. __u32 retained;
  813. };
  814. /* flags */
  815. #define I915_OVERLAY_TYPE_MASK 0xff
  816. #define I915_OVERLAY_YUV_PLANAR 0x01
  817. #define I915_OVERLAY_YUV_PACKED 0x02
  818. #define I915_OVERLAY_RGB 0x03
  819. #define I915_OVERLAY_DEPTH_MASK 0xff00
  820. #define I915_OVERLAY_RGB24 0x1000
  821. #define I915_OVERLAY_RGB16 0x2000
  822. #define I915_OVERLAY_RGB15 0x3000
  823. #define I915_OVERLAY_YUV422 0x0100
  824. #define I915_OVERLAY_YUV411 0x0200
  825. #define I915_OVERLAY_YUV420 0x0300
  826. #define I915_OVERLAY_YUV410 0x0400
  827. #define I915_OVERLAY_SWAP_MASK 0xff0000
  828. #define I915_OVERLAY_NO_SWAP 0x000000
  829. #define I915_OVERLAY_UV_SWAP 0x010000
  830. #define I915_OVERLAY_Y_SWAP 0x020000
  831. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  832. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  833. #define I915_OVERLAY_ENABLE 0x01000000
  834. struct drm_intel_overlay_put_image {
  835. /* various flags and src format description */
  836. __u32 flags;
  837. /* source picture description */
  838. __u32 bo_handle;
  839. /* stride values and offsets are in bytes, buffer relative */
  840. __u16 stride_Y; /* stride for packed formats */
  841. __u16 stride_UV;
  842. __u32 offset_Y; /* offset for packet formats */
  843. __u32 offset_U;
  844. __u32 offset_V;
  845. /* in pixels */
  846. __u16 src_width;
  847. __u16 src_height;
  848. /* to compensate the scaling factors for partially covered surfaces */
  849. __u16 src_scan_width;
  850. __u16 src_scan_height;
  851. /* output crtc description */
  852. __u32 crtc_id;
  853. __u16 dst_x;
  854. __u16 dst_y;
  855. __u16 dst_width;
  856. __u16 dst_height;
  857. };
  858. /* flags */
  859. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  860. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  861. struct drm_intel_overlay_attrs {
  862. __u32 flags;
  863. __u32 color_key;
  864. __s32 brightness;
  865. __u32 contrast;
  866. __u32 saturation;
  867. __u32 gamma0;
  868. __u32 gamma1;
  869. __u32 gamma2;
  870. __u32 gamma3;
  871. __u32 gamma4;
  872. __u32 gamma5;
  873. };
  874. /*
  875. * Intel sprite handling
  876. *
  877. * Color keying works with a min/mask/max tuple. Both source and destination
  878. * color keying is allowed.
  879. *
  880. * Source keying:
  881. * Sprite pixels within the min & max values, masked against the color channels
  882. * specified in the mask field, will be transparent. All other pixels will
  883. * be displayed on top of the primary plane. For RGB surfaces, only the min
  884. * and mask fields will be used; ranged compares are not allowed.
  885. *
  886. * Destination keying:
  887. * Primary plane pixels that match the min value, masked against the color
  888. * channels specified in the mask field, will be replaced by corresponding
  889. * pixels from the sprite plane.
  890. *
  891. * Note that source & destination keying are exclusive; only one can be
  892. * active on a given plane.
  893. */
  894. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  895. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  896. #define I915_SET_COLORKEY_SOURCE (1<<2)
  897. struct drm_intel_sprite_colorkey {
  898. __u32 plane_id;
  899. __u32 min_value;
  900. __u32 channel_mask;
  901. __u32 max_value;
  902. __u32 flags;
  903. };
  904. struct drm_i915_gem_wait {
  905. /** Handle of BO we shall wait on */
  906. __u32 bo_handle;
  907. __u32 flags;
  908. /** Number of nanoseconds to wait, Returns time remaining. */
  909. __s64 timeout_ns;
  910. };
  911. struct drm_i915_gem_context_create {
  912. /* output: id of new context*/
  913. __u32 ctx_id;
  914. __u32 pad;
  915. };
  916. struct drm_i915_gem_context_destroy {
  917. __u32 ctx_id;
  918. __u32 pad;
  919. };
  920. struct drm_i915_reg_read {
  921. __u64 offset;
  922. __u64 val; /* Return value */
  923. };
  924. struct drm_i915_reset_stats {
  925. __u32 ctx_id;
  926. __u32 flags;
  927. /* All resets since boot/module reload, for all contexts */
  928. __u32 reset_count;
  929. /* Number of batches lost when active in GPU, for this context */
  930. __u32 batch_active;
  931. /* Number of batches lost pending for execution, for this context */
  932. __u32 batch_pending;
  933. __u32 pad;
  934. };
  935. struct drm_i915_gem_userptr {
  936. __u64 user_ptr;
  937. __u64 user_size;
  938. __u32 flags;
  939. #define I915_USERPTR_READ_ONLY 0x1
  940. #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
  941. /**
  942. * Returned handle for the object.
  943. *
  944. * Object handles are nonzero.
  945. */
  946. __u32 handle;
  947. };
  948. #endif /* _UAPI_I915_DRM_H_ */