sa1100fb.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346
  1. /*
  2. * linux/drivers/video/sa1100fb.c
  3. *
  4. * Copyright (C) 1999 Eric A. Thomas
  5. * Based on acornfb.c Copyright (C) Russell King.
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. *
  11. * StrongARM 1100 LCD Controller Frame Buffer Driver
  12. *
  13. * Please direct your questions and comments on this driver to the following
  14. * email address:
  15. *
  16. * linux-arm-kernel@lists.arm.linux.org.uk
  17. *
  18. * Clean patches should be sent to the ARM Linux Patch System. Please see the
  19. * following web page for more information:
  20. *
  21. * http://www.arm.linux.org.uk/developer/patches/info.shtml
  22. *
  23. * Thank you.
  24. *
  25. * Known problems:
  26. * - With the Neponset plugged into an Assabet, LCD powerdown
  27. * doesn't work (LCD stays powered up). Therefore we shouldn't
  28. * blank the screen.
  29. * - We don't limit the CPU clock rate nor the mode selection
  30. * according to the available SDRAM bandwidth.
  31. *
  32. * Other notes:
  33. * - Linear grayscale palettes and the kernel.
  34. * Such code does not belong in the kernel. The kernel frame buffer
  35. * drivers do not expect a linear colourmap, but a colourmap based on
  36. * the VT100 standard mapping.
  37. *
  38. * If your _userspace_ requires a linear colourmap, then the setup of
  39. * such a colourmap belongs _in userspace_, not in the kernel. Code
  40. * to set the colourmap correctly from user space has been sent to
  41. * David Neuer. It's around 8 lines of C code, plus another 4 to
  42. * detect if we are using grayscale.
  43. *
  44. * - The following must never be specified in a panel definition:
  45. * LCCR0_LtlEnd, LCCR3_PixClkDiv, LCCR3_VrtSnchL, LCCR3_HorSnchL
  46. *
  47. * - The following should be specified:
  48. * either LCCR0_Color or LCCR0_Mono
  49. * either LCCR0_Sngl or LCCR0_Dual
  50. * either LCCR0_Act or LCCR0_Pas
  51. * either LCCR3_OutEnH or LCCD3_OutEnL
  52. * either LCCR3_PixRsEdg or LCCR3_PixFlEdg
  53. * either LCCR3_ACBsDiv or LCCR3_ACBsCntOff
  54. *
  55. * Code Status:
  56. * 1999/04/01:
  57. * - Driver appears to be working for Brutus 320x200x8bpp mode. Other
  58. * resolutions are working, but only the 8bpp mode is supported.
  59. * Changes need to be made to the palette encode and decode routines
  60. * to support 4 and 16 bpp modes.
  61. * Driver is not designed to be a module. The FrameBuffer is statically
  62. * allocated since dynamic allocation of a 300k buffer cannot be
  63. * guaranteed.
  64. *
  65. * 1999/06/17:
  66. * - FrameBuffer memory is now allocated at run-time when the
  67. * driver is initialized.
  68. *
  69. * 2000/04/10: Nicolas Pitre <nico@fluxnic.net>
  70. * - Big cleanup for dynamic selection of machine type at run time.
  71. *
  72. * 2000/07/19: Jamey Hicks <jamey@crl.dec.com>
  73. * - Support for Bitsy aka Compaq iPAQ H3600 added.
  74. *
  75. * 2000/08/07: Tak-Shing Chan <tchan.rd@idthk.com>
  76. * Jeff Sutherland <jsutherland@accelent.com>
  77. * - Resolved an issue caused by a change made to the Assabet's PLD
  78. * earlier this year which broke the framebuffer driver for newer
  79. * Phase 4 Assabets. Some other parameters were changed to optimize
  80. * for the Sharp display.
  81. *
  82. * 2000/08/09: Kunihiko IMAI <imai@vasara.co.jp>
  83. * - XP860 support added
  84. *
  85. * 2000/08/19: Mark Huang <mhuang@livetoy.com>
  86. * - Allows standard options to be passed on the kernel command line
  87. * for most common passive displays.
  88. *
  89. * 2000/08/29:
  90. * - s/save_flags_cli/local_irq_save/
  91. * - remove unneeded extra save_flags_cli in sa1100fb_enable_lcd_controller
  92. *
  93. * 2000/10/10: Erik Mouw <J.A.K.Mouw@its.tudelft.nl>
  94. * - Updated LART stuff. Fixed some minor bugs.
  95. *
  96. * 2000/10/30: Murphy Chen <murphy@mail.dialogue.com.tw>
  97. * - Pangolin support added
  98. *
  99. * 2000/10/31: Roman Jordan <jor@hoeft-wessel.de>
  100. * - Huw Webpanel support added
  101. *
  102. * 2000/11/23: Eric Peng <ericpeng@coventive.com>
  103. * - Freebird add
  104. *
  105. * 2001/02/07: Jamey Hicks <jamey.hicks@compaq.com>
  106. * Cliff Brake <cbrake@accelent.com>
  107. * - Added PM callback
  108. *
  109. * 2001/05/26: <rmk@arm.linux.org.uk>
  110. * - Fix 16bpp so that (a) we use the right colours rather than some
  111. * totally random colour depending on what was in page 0, and (b)
  112. * we don't de-reference a NULL pointer.
  113. * - remove duplicated implementation of consistent_alloc()
  114. * - convert dma address types to dma_addr_t
  115. * - remove unused 'montype' stuff
  116. * - remove redundant zero inits of init_var after the initial
  117. * memset.
  118. * - remove allow_modeset (acornfb idea does not belong here)
  119. *
  120. * 2001/05/28: <rmk@arm.linux.org.uk>
  121. * - massive cleanup - move machine dependent data into structures
  122. * - I've left various #warnings in - if you see one, and know
  123. * the hardware concerned, please get in contact with me.
  124. *
  125. * 2001/05/31: <rmk@arm.linux.org.uk>
  126. * - Fix LCCR1 HSW value, fix all machine type specifications to
  127. * keep values in line. (Please check your machine type specs)
  128. *
  129. * 2001/06/10: <rmk@arm.linux.org.uk>
  130. * - Fiddle with the LCD controller from task context only; mainly
  131. * so that we can run with interrupts on, and sleep.
  132. * - Convert #warnings into #errors. No pain, no gain. ;)
  133. *
  134. * 2001/06/14: <rmk@arm.linux.org.uk>
  135. * - Make the palette BPS value for 12bpp come out correctly.
  136. * - Take notice of "greyscale" on any colour depth.
  137. * - Make truecolor visuals use the RGB channel encoding information.
  138. *
  139. * 2001/07/02: <rmk@arm.linux.org.uk>
  140. * - Fix colourmap problems.
  141. *
  142. * 2001/07/13: <abraham@2d3d.co.za>
  143. * - Added support for the ICP LCD-Kit01 on LART. This LCD is
  144. * manufactured by Prime View, model no V16C6448AB
  145. *
  146. * 2001/07/23: <rmk@arm.linux.org.uk>
  147. * - Hand merge version from handhelds.org CVS tree. See patch
  148. * notes for 595/1 for more information.
  149. * - Drop 12bpp (it's 16bpp with different colour register mappings).
  150. * - This hardware can not do direct colour. Therefore we don't
  151. * support it.
  152. *
  153. * 2001/07/27: <rmk@arm.linux.org.uk>
  154. * - Halve YRES on dual scan LCDs.
  155. *
  156. * 2001/08/22: <rmk@arm.linux.org.uk>
  157. * - Add b/w iPAQ pixclock value.
  158. *
  159. * 2001/10/12: <rmk@arm.linux.org.uk>
  160. * - Add patch 681/1 and clean up stork definitions.
  161. */
  162. #include <linux/module.h>
  163. #include <linux/kernel.h>
  164. #include <linux/sched.h>
  165. #include <linux/errno.h>
  166. #include <linux/string.h>
  167. #include <linux/interrupt.h>
  168. #include <linux/slab.h>
  169. #include <linux/mm.h>
  170. #include <linux/fb.h>
  171. #include <linux/delay.h>
  172. #include <linux/init.h>
  173. #include <linux/ioport.h>
  174. #include <linux/cpufreq.h>
  175. #include <linux/gpio.h>
  176. #include <linux/platform_device.h>
  177. #include <linux/dma-mapping.h>
  178. #include <linux/mutex.h>
  179. #include <linux/io.h>
  180. #include <video/sa1100fb.h>
  181. #include <mach/hardware.h>
  182. #include <asm/mach-types.h>
  183. #include <mach/shannon.h>
  184. /*
  185. * Complain if VAR is out of range.
  186. */
  187. #define DEBUG_VAR 1
  188. #include "sa1100fb.h"
  189. static const struct sa1100fb_rgb rgb_4 = {
  190. .red = { .offset = 0, .length = 4, },
  191. .green = { .offset = 0, .length = 4, },
  192. .blue = { .offset = 0, .length = 4, },
  193. .transp = { .offset = 0, .length = 0, },
  194. };
  195. static const struct sa1100fb_rgb rgb_8 = {
  196. .red = { .offset = 0, .length = 8, },
  197. .green = { .offset = 0, .length = 8, },
  198. .blue = { .offset = 0, .length = 8, },
  199. .transp = { .offset = 0, .length = 0, },
  200. };
  201. static const struct sa1100fb_rgb def_rgb_16 = {
  202. .red = { .offset = 11, .length = 5, },
  203. .green = { .offset = 5, .length = 6, },
  204. .blue = { .offset = 0, .length = 5, },
  205. .transp = { .offset = 0, .length = 0, },
  206. };
  207. static int sa1100fb_activate_var(struct fb_var_screeninfo *var, struct sa1100fb_info *);
  208. static void set_ctrlr_state(struct sa1100fb_info *fbi, u_int state);
  209. static inline void sa1100fb_schedule_work(struct sa1100fb_info *fbi, u_int state)
  210. {
  211. unsigned long flags;
  212. local_irq_save(flags);
  213. /*
  214. * We need to handle two requests being made at the same time.
  215. * There are two important cases:
  216. * 1. When we are changing VT (C_REENABLE) while unblanking (C_ENABLE)
  217. * We must perform the unblanking, which will do our REENABLE for us.
  218. * 2. When we are blanking, but immediately unblank before we have
  219. * blanked. We do the "REENABLE" thing here as well, just to be sure.
  220. */
  221. if (fbi->task_state == C_ENABLE && state == C_REENABLE)
  222. state = (u_int) -1;
  223. if (fbi->task_state == C_DISABLE && state == C_ENABLE)
  224. state = C_REENABLE;
  225. if (state != (u_int)-1) {
  226. fbi->task_state = state;
  227. schedule_work(&fbi->task);
  228. }
  229. local_irq_restore(flags);
  230. }
  231. static inline u_int chan_to_field(u_int chan, struct fb_bitfield *bf)
  232. {
  233. chan &= 0xffff;
  234. chan >>= 16 - bf->length;
  235. return chan << bf->offset;
  236. }
  237. /*
  238. * Convert bits-per-pixel to a hardware palette PBS value.
  239. */
  240. static inline u_int palette_pbs(struct fb_var_screeninfo *var)
  241. {
  242. int ret = 0;
  243. switch (var->bits_per_pixel) {
  244. case 4: ret = 0 << 12; break;
  245. case 8: ret = 1 << 12; break;
  246. case 16: ret = 2 << 12; break;
  247. }
  248. return ret;
  249. }
  250. static int
  251. sa1100fb_setpalettereg(u_int regno, u_int red, u_int green, u_int blue,
  252. u_int trans, struct fb_info *info)
  253. {
  254. struct sa1100fb_info *fbi =
  255. container_of(info, struct sa1100fb_info, fb);
  256. u_int val, ret = 1;
  257. if (regno < fbi->palette_size) {
  258. val = ((red >> 4) & 0xf00);
  259. val |= ((green >> 8) & 0x0f0);
  260. val |= ((blue >> 12) & 0x00f);
  261. if (regno == 0)
  262. val |= palette_pbs(&fbi->fb.var);
  263. fbi->palette_cpu[regno] = val;
  264. ret = 0;
  265. }
  266. return ret;
  267. }
  268. static int
  269. sa1100fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  270. u_int trans, struct fb_info *info)
  271. {
  272. struct sa1100fb_info *fbi =
  273. container_of(info, struct sa1100fb_info, fb);
  274. unsigned int val;
  275. int ret = 1;
  276. /*
  277. * If inverse mode was selected, invert all the colours
  278. * rather than the register number. The register number
  279. * is what you poke into the framebuffer to produce the
  280. * colour you requested.
  281. */
  282. if (fbi->inf->cmap_inverse) {
  283. red = 0xffff - red;
  284. green = 0xffff - green;
  285. blue = 0xffff - blue;
  286. }
  287. /*
  288. * If greyscale is true, then we convert the RGB value
  289. * to greyscale no mater what visual we are using.
  290. */
  291. if (fbi->fb.var.grayscale)
  292. red = green = blue = (19595 * red + 38470 * green +
  293. 7471 * blue) >> 16;
  294. switch (fbi->fb.fix.visual) {
  295. case FB_VISUAL_TRUECOLOR:
  296. /*
  297. * 12 or 16-bit True Colour. We encode the RGB value
  298. * according to the RGB bitfield information.
  299. */
  300. if (regno < 16) {
  301. u32 *pal = fbi->fb.pseudo_palette;
  302. val = chan_to_field(red, &fbi->fb.var.red);
  303. val |= chan_to_field(green, &fbi->fb.var.green);
  304. val |= chan_to_field(blue, &fbi->fb.var.blue);
  305. pal[regno] = val;
  306. ret = 0;
  307. }
  308. break;
  309. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  310. case FB_VISUAL_PSEUDOCOLOR:
  311. ret = sa1100fb_setpalettereg(regno, red, green, blue, trans, info);
  312. break;
  313. }
  314. return ret;
  315. }
  316. #ifdef CONFIG_CPU_FREQ
  317. /*
  318. * sa1100fb_display_dma_period()
  319. * Calculate the minimum period (in picoseconds) between two DMA
  320. * requests for the LCD controller. If we hit this, it means we're
  321. * doing nothing but LCD DMA.
  322. */
  323. static inline unsigned int sa1100fb_display_dma_period(struct fb_var_screeninfo *var)
  324. {
  325. /*
  326. * Period = pixclock * bits_per_byte * bytes_per_transfer
  327. * / memory_bits_per_pixel;
  328. */
  329. return var->pixclock * 8 * 16 / var->bits_per_pixel;
  330. }
  331. #endif
  332. /*
  333. * sa1100fb_check_var():
  334. * Round up in the following order: bits_per_pixel, xres,
  335. * yres, xres_virtual, yres_virtual, xoffset, yoffset, grayscale,
  336. * bitfields, horizontal timing, vertical timing.
  337. */
  338. static int
  339. sa1100fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  340. {
  341. struct sa1100fb_info *fbi =
  342. container_of(info, struct sa1100fb_info, fb);
  343. int rgbidx;
  344. if (var->xres < MIN_XRES)
  345. var->xres = MIN_XRES;
  346. if (var->yres < MIN_YRES)
  347. var->yres = MIN_YRES;
  348. if (var->xres > fbi->inf->xres)
  349. var->xres = fbi->inf->xres;
  350. if (var->yres > fbi->inf->yres)
  351. var->yres = fbi->inf->yres;
  352. var->xres_virtual = max(var->xres_virtual, var->xres);
  353. var->yres_virtual = max(var->yres_virtual, var->yres);
  354. dev_dbg(fbi->dev, "var->bits_per_pixel=%d\n", var->bits_per_pixel);
  355. switch (var->bits_per_pixel) {
  356. case 4:
  357. rgbidx = RGB_4;
  358. break;
  359. case 8:
  360. rgbidx = RGB_8;
  361. break;
  362. case 16:
  363. rgbidx = RGB_16;
  364. break;
  365. default:
  366. return -EINVAL;
  367. }
  368. /*
  369. * Copy the RGB parameters for this display
  370. * from the machine specific parameters.
  371. */
  372. var->red = fbi->rgb[rgbidx]->red;
  373. var->green = fbi->rgb[rgbidx]->green;
  374. var->blue = fbi->rgb[rgbidx]->blue;
  375. var->transp = fbi->rgb[rgbidx]->transp;
  376. dev_dbg(fbi->dev, "RGBT length = %d:%d:%d:%d\n",
  377. var->red.length, var->green.length, var->blue.length,
  378. var->transp.length);
  379. dev_dbg(fbi->dev, "RGBT offset = %d:%d:%d:%d\n",
  380. var->red.offset, var->green.offset, var->blue.offset,
  381. var->transp.offset);
  382. #ifdef CONFIG_CPU_FREQ
  383. dev_dbg(fbi->dev, "dma period = %d ps, clock = %d kHz\n",
  384. sa1100fb_display_dma_period(var),
  385. cpufreq_get(smp_processor_id()));
  386. #endif
  387. return 0;
  388. }
  389. static void sa1100fb_set_visual(struct sa1100fb_info *fbi, u32 visual)
  390. {
  391. if (fbi->inf->set_visual)
  392. fbi->inf->set_visual(visual);
  393. }
  394. /*
  395. * sa1100fb_set_par():
  396. * Set the user defined part of the display for the specified console
  397. */
  398. static int sa1100fb_set_par(struct fb_info *info)
  399. {
  400. struct sa1100fb_info *fbi =
  401. container_of(info, struct sa1100fb_info, fb);
  402. struct fb_var_screeninfo *var = &info->var;
  403. unsigned long palette_mem_size;
  404. dev_dbg(fbi->dev, "set_par\n");
  405. if (var->bits_per_pixel == 16)
  406. fbi->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  407. else if (!fbi->inf->cmap_static)
  408. fbi->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  409. else {
  410. /*
  411. * Some people have weird ideas about wanting static
  412. * pseudocolor maps. I suspect their user space
  413. * applications are broken.
  414. */
  415. fbi->fb.fix.visual = FB_VISUAL_STATIC_PSEUDOCOLOR;
  416. }
  417. fbi->fb.fix.line_length = var->xres_virtual *
  418. var->bits_per_pixel / 8;
  419. fbi->palette_size = var->bits_per_pixel == 8 ? 256 : 16;
  420. palette_mem_size = fbi->palette_size * sizeof(u16);
  421. dev_dbg(fbi->dev, "palette_mem_size = 0x%08lx\n", palette_mem_size);
  422. fbi->palette_cpu = (u16 *)(fbi->map_cpu + PAGE_SIZE - palette_mem_size);
  423. fbi->palette_dma = fbi->map_dma + PAGE_SIZE - palette_mem_size;
  424. /*
  425. * Set (any) board control register to handle new color depth
  426. */
  427. sa1100fb_set_visual(fbi, fbi->fb.fix.visual);
  428. sa1100fb_activate_var(var, fbi);
  429. return 0;
  430. }
  431. #if 0
  432. static int
  433. sa1100fb_set_cmap(struct fb_cmap *cmap, int kspc, int con,
  434. struct fb_info *info)
  435. {
  436. struct sa1100fb_info *fbi = (struct sa1100fb_info *)info;
  437. /*
  438. * Make sure the user isn't doing something stupid.
  439. */
  440. if (!kspc && (fbi->fb.var.bits_per_pixel == 16 || fbi->inf->cmap_static))
  441. return -EINVAL;
  442. return gen_set_cmap(cmap, kspc, con, info);
  443. }
  444. #endif
  445. /*
  446. * Formal definition of the VESA spec:
  447. * On
  448. * This refers to the state of the display when it is in full operation
  449. * Stand-By
  450. * This defines an optional operating state of minimal power reduction with
  451. * the shortest recovery time
  452. * Suspend
  453. * This refers to a level of power management in which substantial power
  454. * reduction is achieved by the display. The display can have a longer
  455. * recovery time from this state than from the Stand-by state
  456. * Off
  457. * This indicates that the display is consuming the lowest level of power
  458. * and is non-operational. Recovery from this state may optionally require
  459. * the user to manually power on the monitor
  460. *
  461. * Now, the fbdev driver adds an additional state, (blank), where they
  462. * turn off the video (maybe by colormap tricks), but don't mess with the
  463. * video itself: think of it semantically between on and Stand-By.
  464. *
  465. * So here's what we should do in our fbdev blank routine:
  466. *
  467. * VESA_NO_BLANKING (mode 0) Video on, front/back light on
  468. * VESA_VSYNC_SUSPEND (mode 1) Video on, front/back light off
  469. * VESA_HSYNC_SUSPEND (mode 2) Video on, front/back light off
  470. * VESA_POWERDOWN (mode 3) Video off, front/back light off
  471. *
  472. * This will match the matrox implementation.
  473. */
  474. /*
  475. * sa1100fb_blank():
  476. * Blank the display by setting all palette values to zero. Note, the
  477. * 12 and 16 bpp modes don't really use the palette, so this will not
  478. * blank the display in all modes.
  479. */
  480. static int sa1100fb_blank(int blank, struct fb_info *info)
  481. {
  482. struct sa1100fb_info *fbi =
  483. container_of(info, struct sa1100fb_info, fb);
  484. int i;
  485. dev_dbg(fbi->dev, "sa1100fb_blank: blank=%d\n", blank);
  486. switch (blank) {
  487. case FB_BLANK_POWERDOWN:
  488. case FB_BLANK_VSYNC_SUSPEND:
  489. case FB_BLANK_HSYNC_SUSPEND:
  490. case FB_BLANK_NORMAL:
  491. if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
  492. fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
  493. for (i = 0; i < fbi->palette_size; i++)
  494. sa1100fb_setpalettereg(i, 0, 0, 0, 0, info);
  495. sa1100fb_schedule_work(fbi, C_DISABLE);
  496. break;
  497. case FB_BLANK_UNBLANK:
  498. if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
  499. fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
  500. fb_set_cmap(&fbi->fb.cmap, info);
  501. sa1100fb_schedule_work(fbi, C_ENABLE);
  502. }
  503. return 0;
  504. }
  505. static int sa1100fb_mmap(struct fb_info *info,
  506. struct vm_area_struct *vma)
  507. {
  508. struct sa1100fb_info *fbi =
  509. container_of(info, struct sa1100fb_info, fb);
  510. unsigned long off = vma->vm_pgoff << PAGE_SHIFT;
  511. if (off < info->fix.smem_len) {
  512. vma->vm_pgoff += 1; /* skip over the palette */
  513. return dma_mmap_writecombine(fbi->dev, vma, fbi->map_cpu,
  514. fbi->map_dma, fbi->map_size);
  515. }
  516. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  517. return vm_iomap_memory(vma, info->fix.mmio_start, info->fix.mmio_len);
  518. }
  519. static struct fb_ops sa1100fb_ops = {
  520. .owner = THIS_MODULE,
  521. .fb_check_var = sa1100fb_check_var,
  522. .fb_set_par = sa1100fb_set_par,
  523. // .fb_set_cmap = sa1100fb_set_cmap,
  524. .fb_setcolreg = sa1100fb_setcolreg,
  525. .fb_fillrect = cfb_fillrect,
  526. .fb_copyarea = cfb_copyarea,
  527. .fb_imageblit = cfb_imageblit,
  528. .fb_blank = sa1100fb_blank,
  529. .fb_mmap = sa1100fb_mmap,
  530. };
  531. /*
  532. * Calculate the PCD value from the clock rate (in picoseconds).
  533. * We take account of the PPCR clock setting.
  534. */
  535. static inline unsigned int get_pcd(unsigned int pixclock, unsigned int cpuclock)
  536. {
  537. unsigned int pcd = cpuclock / 100;
  538. pcd *= pixclock;
  539. pcd /= 10000000;
  540. return pcd + 1; /* make up for integer math truncations */
  541. }
  542. /*
  543. * sa1100fb_activate_var():
  544. * Configures LCD Controller based on entries in var parameter. Settings are
  545. * only written to the controller if changes were made.
  546. */
  547. static int sa1100fb_activate_var(struct fb_var_screeninfo *var, struct sa1100fb_info *fbi)
  548. {
  549. struct sa1100fb_lcd_reg new_regs;
  550. u_int half_screen_size, yres, pcd;
  551. u_long flags;
  552. dev_dbg(fbi->dev, "Configuring SA1100 LCD\n");
  553. dev_dbg(fbi->dev, "var: xres=%d hslen=%d lm=%d rm=%d\n",
  554. var->xres, var->hsync_len,
  555. var->left_margin, var->right_margin);
  556. dev_dbg(fbi->dev, "var: yres=%d vslen=%d um=%d bm=%d\n",
  557. var->yres, var->vsync_len,
  558. var->upper_margin, var->lower_margin);
  559. #if DEBUG_VAR
  560. if (var->xres < 16 || var->xres > 1024)
  561. dev_err(fbi->dev, "%s: invalid xres %d\n",
  562. fbi->fb.fix.id, var->xres);
  563. if (var->hsync_len < 1 || var->hsync_len > 64)
  564. dev_err(fbi->dev, "%s: invalid hsync_len %d\n",
  565. fbi->fb.fix.id, var->hsync_len);
  566. if (var->left_margin < 1 || var->left_margin > 255)
  567. dev_err(fbi->dev, "%s: invalid left_margin %d\n",
  568. fbi->fb.fix.id, var->left_margin);
  569. if (var->right_margin < 1 || var->right_margin > 255)
  570. dev_err(fbi->dev, "%s: invalid right_margin %d\n",
  571. fbi->fb.fix.id, var->right_margin);
  572. if (var->yres < 1 || var->yres > 1024)
  573. dev_err(fbi->dev, "%s: invalid yres %d\n",
  574. fbi->fb.fix.id, var->yres);
  575. if (var->vsync_len < 1 || var->vsync_len > 64)
  576. dev_err(fbi->dev, "%s: invalid vsync_len %d\n",
  577. fbi->fb.fix.id, var->vsync_len);
  578. if (var->upper_margin < 0 || var->upper_margin > 255)
  579. dev_err(fbi->dev, "%s: invalid upper_margin %d\n",
  580. fbi->fb.fix.id, var->upper_margin);
  581. if (var->lower_margin < 0 || var->lower_margin > 255)
  582. dev_err(fbi->dev, "%s: invalid lower_margin %d\n",
  583. fbi->fb.fix.id, var->lower_margin);
  584. #endif
  585. new_regs.lccr0 = fbi->inf->lccr0 |
  586. LCCR0_LEN | LCCR0_LDM | LCCR0_BAM |
  587. LCCR0_ERM | LCCR0_LtlEnd | LCCR0_DMADel(0);
  588. new_regs.lccr1 =
  589. LCCR1_DisWdth(var->xres) +
  590. LCCR1_HorSnchWdth(var->hsync_len) +
  591. LCCR1_BegLnDel(var->left_margin) +
  592. LCCR1_EndLnDel(var->right_margin);
  593. /*
  594. * If we have a dual scan LCD, then we need to halve
  595. * the YRES parameter.
  596. */
  597. yres = var->yres;
  598. if (fbi->inf->lccr0 & LCCR0_Dual)
  599. yres /= 2;
  600. new_regs.lccr2 =
  601. LCCR2_DisHght(yres) +
  602. LCCR2_VrtSnchWdth(var->vsync_len) +
  603. LCCR2_BegFrmDel(var->upper_margin) +
  604. LCCR2_EndFrmDel(var->lower_margin);
  605. pcd = get_pcd(var->pixclock, cpufreq_get(0));
  606. new_regs.lccr3 = LCCR3_PixClkDiv(pcd) | fbi->inf->lccr3 |
  607. (var->sync & FB_SYNC_HOR_HIGH_ACT ? LCCR3_HorSnchH : LCCR3_HorSnchL) |
  608. (var->sync & FB_SYNC_VERT_HIGH_ACT ? LCCR3_VrtSnchH : LCCR3_VrtSnchL);
  609. dev_dbg(fbi->dev, "nlccr0 = 0x%08lx\n", new_regs.lccr0);
  610. dev_dbg(fbi->dev, "nlccr1 = 0x%08lx\n", new_regs.lccr1);
  611. dev_dbg(fbi->dev, "nlccr2 = 0x%08lx\n", new_regs.lccr2);
  612. dev_dbg(fbi->dev, "nlccr3 = 0x%08lx\n", new_regs.lccr3);
  613. half_screen_size = var->bits_per_pixel;
  614. half_screen_size = half_screen_size * var->xres * var->yres / 16;
  615. /* Update shadow copy atomically */
  616. local_irq_save(flags);
  617. fbi->dbar1 = fbi->palette_dma;
  618. fbi->dbar2 = fbi->screen_dma + half_screen_size;
  619. fbi->reg_lccr0 = new_regs.lccr0;
  620. fbi->reg_lccr1 = new_regs.lccr1;
  621. fbi->reg_lccr2 = new_regs.lccr2;
  622. fbi->reg_lccr3 = new_regs.lccr3;
  623. local_irq_restore(flags);
  624. /*
  625. * Only update the registers if the controller is enabled
  626. * and something has changed.
  627. */
  628. if (readl_relaxed(fbi->base + LCCR0) != fbi->reg_lccr0 ||
  629. readl_relaxed(fbi->base + LCCR1) != fbi->reg_lccr1 ||
  630. readl_relaxed(fbi->base + LCCR2) != fbi->reg_lccr2 ||
  631. readl_relaxed(fbi->base + LCCR3) != fbi->reg_lccr3 ||
  632. readl_relaxed(fbi->base + DBAR1) != fbi->dbar1 ||
  633. readl_relaxed(fbi->base + DBAR2) != fbi->dbar2)
  634. sa1100fb_schedule_work(fbi, C_REENABLE);
  635. return 0;
  636. }
  637. /*
  638. * NOTE! The following functions are purely helpers for set_ctrlr_state.
  639. * Do not call them directly; set_ctrlr_state does the correct serialisation
  640. * to ensure that things happen in the right way 100% of time time.
  641. * -- rmk
  642. */
  643. static inline void __sa1100fb_backlight_power(struct sa1100fb_info *fbi, int on)
  644. {
  645. dev_dbg(fbi->dev, "backlight o%s\n", on ? "n" : "ff");
  646. if (fbi->inf->backlight_power)
  647. fbi->inf->backlight_power(on);
  648. }
  649. static inline void __sa1100fb_lcd_power(struct sa1100fb_info *fbi, int on)
  650. {
  651. dev_dbg(fbi->dev, "LCD power o%s\n", on ? "n" : "ff");
  652. if (fbi->inf->lcd_power)
  653. fbi->inf->lcd_power(on);
  654. }
  655. static void sa1100fb_setup_gpio(struct sa1100fb_info *fbi)
  656. {
  657. u_int mask = 0;
  658. /*
  659. * Enable GPIO<9:2> for LCD use if:
  660. * 1. Active display, or
  661. * 2. Color Dual Passive display
  662. *
  663. * see table 11.8 on page 11-27 in the SA1100 manual
  664. * -- Erik.
  665. *
  666. * SA1110 spec update nr. 25 says we can and should
  667. * clear LDD15 to 12 for 4 or 8bpp modes with active
  668. * panels.
  669. */
  670. if ((fbi->reg_lccr0 & LCCR0_CMS) == LCCR0_Color &&
  671. (fbi->reg_lccr0 & (LCCR0_Dual|LCCR0_Act)) != 0) {
  672. mask = GPIO_LDD11 | GPIO_LDD10 | GPIO_LDD9 | GPIO_LDD8;
  673. if (fbi->fb.var.bits_per_pixel > 8 ||
  674. (fbi->reg_lccr0 & (LCCR0_Dual|LCCR0_Act)) == LCCR0_Dual)
  675. mask |= GPIO_LDD15 | GPIO_LDD14 | GPIO_LDD13 | GPIO_LDD12;
  676. }
  677. if (mask) {
  678. unsigned long flags;
  679. /*
  680. * SA-1100 requires the GPIO direction register set
  681. * appropriately for the alternate function. Hence
  682. * we set it here via bitmask rather than excessive
  683. * fiddling via the GPIO subsystem - and even then
  684. * we'll still have to deal with GAFR.
  685. */
  686. local_irq_save(flags);
  687. GPDR |= mask;
  688. GAFR |= mask;
  689. local_irq_restore(flags);
  690. }
  691. }
  692. static void sa1100fb_enable_controller(struct sa1100fb_info *fbi)
  693. {
  694. dev_dbg(fbi->dev, "Enabling LCD controller\n");
  695. /*
  696. * Make sure the mode bits are present in the first palette entry
  697. */
  698. fbi->palette_cpu[0] &= 0xcfff;
  699. fbi->palette_cpu[0] |= palette_pbs(&fbi->fb.var);
  700. /* Sequence from 11.7.10 */
  701. writel_relaxed(fbi->reg_lccr3, fbi->base + LCCR3);
  702. writel_relaxed(fbi->reg_lccr2, fbi->base + LCCR2);
  703. writel_relaxed(fbi->reg_lccr1, fbi->base + LCCR1);
  704. writel_relaxed(fbi->reg_lccr0 & ~LCCR0_LEN, fbi->base + LCCR0);
  705. writel_relaxed(fbi->dbar1, fbi->base + DBAR1);
  706. writel_relaxed(fbi->dbar2, fbi->base + DBAR2);
  707. writel_relaxed(fbi->reg_lccr0 | LCCR0_LEN, fbi->base + LCCR0);
  708. if (machine_is_shannon())
  709. gpio_set_value(SHANNON_GPIO_DISP_EN, 1);
  710. dev_dbg(fbi->dev, "DBAR1: 0x%08x\n", readl_relaxed(fbi->base + DBAR1));
  711. dev_dbg(fbi->dev, "DBAR2: 0x%08x\n", readl_relaxed(fbi->base + DBAR2));
  712. dev_dbg(fbi->dev, "LCCR0: 0x%08x\n", readl_relaxed(fbi->base + LCCR0));
  713. dev_dbg(fbi->dev, "LCCR1: 0x%08x\n", readl_relaxed(fbi->base + LCCR1));
  714. dev_dbg(fbi->dev, "LCCR2: 0x%08x\n", readl_relaxed(fbi->base + LCCR2));
  715. dev_dbg(fbi->dev, "LCCR3: 0x%08x\n", readl_relaxed(fbi->base + LCCR3));
  716. }
  717. static void sa1100fb_disable_controller(struct sa1100fb_info *fbi)
  718. {
  719. DECLARE_WAITQUEUE(wait, current);
  720. u32 lccr0;
  721. dev_dbg(fbi->dev, "Disabling LCD controller\n");
  722. if (machine_is_shannon())
  723. gpio_set_value(SHANNON_GPIO_DISP_EN, 0);
  724. set_current_state(TASK_UNINTERRUPTIBLE);
  725. add_wait_queue(&fbi->ctrlr_wait, &wait);
  726. /* Clear LCD Status Register */
  727. writel_relaxed(~0, fbi->base + LCSR);
  728. lccr0 = readl_relaxed(fbi->base + LCCR0);
  729. lccr0 &= ~LCCR0_LDM; /* Enable LCD Disable Done Interrupt */
  730. writel_relaxed(lccr0, fbi->base + LCCR0);
  731. lccr0 &= ~LCCR0_LEN; /* Disable LCD Controller */
  732. writel_relaxed(lccr0, fbi->base + LCCR0);
  733. schedule_timeout(20 * HZ / 1000);
  734. remove_wait_queue(&fbi->ctrlr_wait, &wait);
  735. }
  736. /*
  737. * sa1100fb_handle_irq: Handle 'LCD DONE' interrupts.
  738. */
  739. static irqreturn_t sa1100fb_handle_irq(int irq, void *dev_id)
  740. {
  741. struct sa1100fb_info *fbi = dev_id;
  742. unsigned int lcsr = readl_relaxed(fbi->base + LCSR);
  743. if (lcsr & LCSR_LDD) {
  744. u32 lccr0 = readl_relaxed(fbi->base + LCCR0) | LCCR0_LDM;
  745. writel_relaxed(lccr0, fbi->base + LCCR0);
  746. wake_up(&fbi->ctrlr_wait);
  747. }
  748. writel_relaxed(lcsr, fbi->base + LCSR);
  749. return IRQ_HANDLED;
  750. }
  751. /*
  752. * This function must be called from task context only, since it will
  753. * sleep when disabling the LCD controller, or if we get two contending
  754. * processes trying to alter state.
  755. */
  756. static void set_ctrlr_state(struct sa1100fb_info *fbi, u_int state)
  757. {
  758. u_int old_state;
  759. mutex_lock(&fbi->ctrlr_lock);
  760. old_state = fbi->state;
  761. /*
  762. * Hack around fbcon initialisation.
  763. */
  764. if (old_state == C_STARTUP && state == C_REENABLE)
  765. state = C_ENABLE;
  766. switch (state) {
  767. case C_DISABLE_CLKCHANGE:
  768. /*
  769. * Disable controller for clock change. If the
  770. * controller is already disabled, then do nothing.
  771. */
  772. if (old_state != C_DISABLE && old_state != C_DISABLE_PM) {
  773. fbi->state = state;
  774. sa1100fb_disable_controller(fbi);
  775. }
  776. break;
  777. case C_DISABLE_PM:
  778. case C_DISABLE:
  779. /*
  780. * Disable controller
  781. */
  782. if (old_state != C_DISABLE) {
  783. fbi->state = state;
  784. __sa1100fb_backlight_power(fbi, 0);
  785. if (old_state != C_DISABLE_CLKCHANGE)
  786. sa1100fb_disable_controller(fbi);
  787. __sa1100fb_lcd_power(fbi, 0);
  788. }
  789. break;
  790. case C_ENABLE_CLKCHANGE:
  791. /*
  792. * Enable the controller after clock change. Only
  793. * do this if we were disabled for the clock change.
  794. */
  795. if (old_state == C_DISABLE_CLKCHANGE) {
  796. fbi->state = C_ENABLE;
  797. sa1100fb_enable_controller(fbi);
  798. }
  799. break;
  800. case C_REENABLE:
  801. /*
  802. * Re-enable the controller only if it was already
  803. * enabled. This is so we reprogram the control
  804. * registers.
  805. */
  806. if (old_state == C_ENABLE) {
  807. sa1100fb_disable_controller(fbi);
  808. sa1100fb_setup_gpio(fbi);
  809. sa1100fb_enable_controller(fbi);
  810. }
  811. break;
  812. case C_ENABLE_PM:
  813. /*
  814. * Re-enable the controller after PM. This is not
  815. * perfect - think about the case where we were doing
  816. * a clock change, and we suspended half-way through.
  817. */
  818. if (old_state != C_DISABLE_PM)
  819. break;
  820. /* fall through */
  821. case C_ENABLE:
  822. /*
  823. * Power up the LCD screen, enable controller, and
  824. * turn on the backlight.
  825. */
  826. if (old_state != C_ENABLE) {
  827. fbi->state = C_ENABLE;
  828. sa1100fb_setup_gpio(fbi);
  829. __sa1100fb_lcd_power(fbi, 1);
  830. sa1100fb_enable_controller(fbi);
  831. __sa1100fb_backlight_power(fbi, 1);
  832. }
  833. break;
  834. }
  835. mutex_unlock(&fbi->ctrlr_lock);
  836. }
  837. /*
  838. * Our LCD controller task (which is called when we blank or unblank)
  839. * via keventd.
  840. */
  841. static void sa1100fb_task(struct work_struct *w)
  842. {
  843. struct sa1100fb_info *fbi = container_of(w, struct sa1100fb_info, task);
  844. u_int state = xchg(&fbi->task_state, -1);
  845. set_ctrlr_state(fbi, state);
  846. }
  847. #ifdef CONFIG_CPU_FREQ
  848. /*
  849. * Calculate the minimum DMA period over all displays that we own.
  850. * This, together with the SDRAM bandwidth defines the slowest CPU
  851. * frequency that can be selected.
  852. */
  853. static unsigned int sa1100fb_min_dma_period(struct sa1100fb_info *fbi)
  854. {
  855. #if 0
  856. unsigned int min_period = (unsigned int)-1;
  857. int i;
  858. for (i = 0; i < MAX_NR_CONSOLES; i++) {
  859. struct display *disp = &fb_display[i];
  860. unsigned int period;
  861. /*
  862. * Do we own this display?
  863. */
  864. if (disp->fb_info != &fbi->fb)
  865. continue;
  866. /*
  867. * Ok, calculate its DMA period
  868. */
  869. period = sa1100fb_display_dma_period(&disp->var);
  870. if (period < min_period)
  871. min_period = period;
  872. }
  873. return min_period;
  874. #else
  875. /*
  876. * FIXME: we need to verify _all_ consoles.
  877. */
  878. return sa1100fb_display_dma_period(&fbi->fb.var);
  879. #endif
  880. }
  881. /*
  882. * CPU clock speed change handler. We need to adjust the LCD timing
  883. * parameters when the CPU clock is adjusted by the power management
  884. * subsystem.
  885. */
  886. static int
  887. sa1100fb_freq_transition(struct notifier_block *nb, unsigned long val,
  888. void *data)
  889. {
  890. struct sa1100fb_info *fbi = TO_INF(nb, freq_transition);
  891. struct cpufreq_freqs *f = data;
  892. u_int pcd;
  893. switch (val) {
  894. case CPUFREQ_PRECHANGE:
  895. set_ctrlr_state(fbi, C_DISABLE_CLKCHANGE);
  896. break;
  897. case CPUFREQ_POSTCHANGE:
  898. pcd = get_pcd(fbi->fb.var.pixclock, f->new);
  899. fbi->reg_lccr3 = (fbi->reg_lccr3 & ~0xff) | LCCR3_PixClkDiv(pcd);
  900. set_ctrlr_state(fbi, C_ENABLE_CLKCHANGE);
  901. break;
  902. }
  903. return 0;
  904. }
  905. static int
  906. sa1100fb_freq_policy(struct notifier_block *nb, unsigned long val,
  907. void *data)
  908. {
  909. struct sa1100fb_info *fbi = TO_INF(nb, freq_policy);
  910. struct cpufreq_policy *policy = data;
  911. switch (val) {
  912. case CPUFREQ_ADJUST:
  913. case CPUFREQ_INCOMPATIBLE:
  914. dev_dbg(fbi->dev, "min dma period: %d ps, "
  915. "new clock %d kHz\n", sa1100fb_min_dma_period(fbi),
  916. policy->max);
  917. /* todo: fill in min/max values */
  918. break;
  919. case CPUFREQ_NOTIFY:
  920. do {} while(0);
  921. /* todo: panic if min/max values aren't fulfilled
  922. * [can't really happen unless there's a bug in the
  923. * CPU policy verififcation process *
  924. */
  925. break;
  926. }
  927. return 0;
  928. }
  929. #endif
  930. #ifdef CONFIG_PM
  931. /*
  932. * Power management hooks. Note that we won't be called from IRQ context,
  933. * unlike the blank functions above, so we may sleep.
  934. */
  935. static int sa1100fb_suspend(struct platform_device *dev, pm_message_t state)
  936. {
  937. struct sa1100fb_info *fbi = platform_get_drvdata(dev);
  938. set_ctrlr_state(fbi, C_DISABLE_PM);
  939. return 0;
  940. }
  941. static int sa1100fb_resume(struct platform_device *dev)
  942. {
  943. struct sa1100fb_info *fbi = platform_get_drvdata(dev);
  944. set_ctrlr_state(fbi, C_ENABLE_PM);
  945. return 0;
  946. }
  947. #else
  948. #define sa1100fb_suspend NULL
  949. #define sa1100fb_resume NULL
  950. #endif
  951. /*
  952. * sa1100fb_map_video_memory():
  953. * Allocates the DRAM memory for the frame buffer. This buffer is
  954. * remapped into a non-cached, non-buffered, memory region to
  955. * allow palette and pixel writes to occur without flushing the
  956. * cache. Once this area is remapped, all virtual memory
  957. * access to the video memory should occur at the new region.
  958. */
  959. static int sa1100fb_map_video_memory(struct sa1100fb_info *fbi)
  960. {
  961. /*
  962. * We reserve one page for the palette, plus the size
  963. * of the framebuffer.
  964. */
  965. fbi->map_size = PAGE_ALIGN(fbi->fb.fix.smem_len + PAGE_SIZE);
  966. fbi->map_cpu = dma_alloc_writecombine(fbi->dev, fbi->map_size,
  967. &fbi->map_dma, GFP_KERNEL);
  968. if (fbi->map_cpu) {
  969. fbi->fb.screen_base = fbi->map_cpu + PAGE_SIZE;
  970. fbi->screen_dma = fbi->map_dma + PAGE_SIZE;
  971. /*
  972. * FIXME: this is actually the wrong thing to place in
  973. * smem_start. But fbdev suffers from the problem that
  974. * it needs an API which doesn't exist (in this case,
  975. * dma_writecombine_mmap)
  976. */
  977. fbi->fb.fix.smem_start = fbi->screen_dma;
  978. }
  979. return fbi->map_cpu ? 0 : -ENOMEM;
  980. }
  981. /* Fake monspecs to fill in fbinfo structure */
  982. static struct fb_monspecs monspecs = {
  983. .hfmin = 30000,
  984. .hfmax = 70000,
  985. .vfmin = 50,
  986. .vfmax = 65,
  987. };
  988. static struct sa1100fb_info *sa1100fb_init_fbinfo(struct device *dev)
  989. {
  990. struct sa1100fb_mach_info *inf = dev_get_platdata(dev);
  991. struct sa1100fb_info *fbi;
  992. unsigned i;
  993. fbi = kmalloc(sizeof(struct sa1100fb_info) + sizeof(u32) * 16,
  994. GFP_KERNEL);
  995. if (!fbi)
  996. return NULL;
  997. memset(fbi, 0, sizeof(struct sa1100fb_info));
  998. fbi->dev = dev;
  999. strcpy(fbi->fb.fix.id, SA1100_NAME);
  1000. fbi->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  1001. fbi->fb.fix.type_aux = 0;
  1002. fbi->fb.fix.xpanstep = 0;
  1003. fbi->fb.fix.ypanstep = 0;
  1004. fbi->fb.fix.ywrapstep = 0;
  1005. fbi->fb.fix.accel = FB_ACCEL_NONE;
  1006. fbi->fb.var.nonstd = 0;
  1007. fbi->fb.var.activate = FB_ACTIVATE_NOW;
  1008. fbi->fb.var.height = -1;
  1009. fbi->fb.var.width = -1;
  1010. fbi->fb.var.accel_flags = 0;
  1011. fbi->fb.var.vmode = FB_VMODE_NONINTERLACED;
  1012. fbi->fb.fbops = &sa1100fb_ops;
  1013. fbi->fb.flags = FBINFO_DEFAULT;
  1014. fbi->fb.monspecs = monspecs;
  1015. fbi->fb.pseudo_palette = (fbi + 1);
  1016. fbi->rgb[RGB_4] = &rgb_4;
  1017. fbi->rgb[RGB_8] = &rgb_8;
  1018. fbi->rgb[RGB_16] = &def_rgb_16;
  1019. /*
  1020. * People just don't seem to get this. We don't support
  1021. * anything but correct entries now, so panic if someone
  1022. * does something stupid.
  1023. */
  1024. if (inf->lccr3 & (LCCR3_VrtSnchL|LCCR3_HorSnchL|0xff) ||
  1025. inf->pixclock == 0)
  1026. panic("sa1100fb error: invalid LCCR3 fields set or zero "
  1027. "pixclock.");
  1028. fbi->fb.var.xres = inf->xres;
  1029. fbi->fb.var.xres_virtual = inf->xres;
  1030. fbi->fb.var.yres = inf->yres;
  1031. fbi->fb.var.yres_virtual = inf->yres;
  1032. fbi->fb.var.bits_per_pixel = inf->bpp;
  1033. fbi->fb.var.pixclock = inf->pixclock;
  1034. fbi->fb.var.hsync_len = inf->hsync_len;
  1035. fbi->fb.var.left_margin = inf->left_margin;
  1036. fbi->fb.var.right_margin = inf->right_margin;
  1037. fbi->fb.var.vsync_len = inf->vsync_len;
  1038. fbi->fb.var.upper_margin = inf->upper_margin;
  1039. fbi->fb.var.lower_margin = inf->lower_margin;
  1040. fbi->fb.var.sync = inf->sync;
  1041. fbi->fb.var.grayscale = inf->cmap_greyscale;
  1042. fbi->state = C_STARTUP;
  1043. fbi->task_state = (u_char)-1;
  1044. fbi->fb.fix.smem_len = inf->xres * inf->yres *
  1045. inf->bpp / 8;
  1046. fbi->inf = inf;
  1047. /* Copy the RGB bitfield overrides */
  1048. for (i = 0; i < NR_RGB; i++)
  1049. if (inf->rgb[i])
  1050. fbi->rgb[i] = inf->rgb[i];
  1051. init_waitqueue_head(&fbi->ctrlr_wait);
  1052. INIT_WORK(&fbi->task, sa1100fb_task);
  1053. mutex_init(&fbi->ctrlr_lock);
  1054. return fbi;
  1055. }
  1056. static int sa1100fb_probe(struct platform_device *pdev)
  1057. {
  1058. struct sa1100fb_info *fbi;
  1059. struct resource *res;
  1060. int ret, irq;
  1061. if (!dev_get_platdata(&pdev->dev)) {
  1062. dev_err(&pdev->dev, "no platform LCD data\n");
  1063. return -EINVAL;
  1064. }
  1065. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1066. irq = platform_get_irq(pdev, 0);
  1067. if (irq < 0 || !res)
  1068. return -EINVAL;
  1069. if (!request_mem_region(res->start, resource_size(res), "LCD"))
  1070. return -EBUSY;
  1071. fbi = sa1100fb_init_fbinfo(&pdev->dev);
  1072. ret = -ENOMEM;
  1073. if (!fbi)
  1074. goto failed;
  1075. fbi->base = ioremap(res->start, resource_size(res));
  1076. if (!fbi->base)
  1077. goto failed;
  1078. /* Initialize video memory */
  1079. ret = sa1100fb_map_video_memory(fbi);
  1080. if (ret)
  1081. goto failed;
  1082. ret = request_irq(irq, sa1100fb_handle_irq, 0, "LCD", fbi);
  1083. if (ret) {
  1084. dev_err(&pdev->dev, "request_irq failed: %d\n", ret);
  1085. goto failed;
  1086. }
  1087. if (machine_is_shannon()) {
  1088. ret = gpio_request_one(SHANNON_GPIO_DISP_EN,
  1089. GPIOF_OUT_INIT_LOW, "display enable");
  1090. if (ret)
  1091. goto err_free_irq;
  1092. }
  1093. /*
  1094. * This makes sure that our colour bitfield
  1095. * descriptors are correctly initialised.
  1096. */
  1097. sa1100fb_check_var(&fbi->fb.var, &fbi->fb);
  1098. platform_set_drvdata(pdev, fbi);
  1099. ret = register_framebuffer(&fbi->fb);
  1100. if (ret < 0)
  1101. goto err_reg_fb;
  1102. #ifdef CONFIG_CPU_FREQ
  1103. fbi->freq_transition.notifier_call = sa1100fb_freq_transition;
  1104. fbi->freq_policy.notifier_call = sa1100fb_freq_policy;
  1105. cpufreq_register_notifier(&fbi->freq_transition, CPUFREQ_TRANSITION_NOTIFIER);
  1106. cpufreq_register_notifier(&fbi->freq_policy, CPUFREQ_POLICY_NOTIFIER);
  1107. #endif
  1108. /* This driver cannot be unloaded at the moment */
  1109. return 0;
  1110. err_reg_fb:
  1111. if (machine_is_shannon())
  1112. gpio_free(SHANNON_GPIO_DISP_EN);
  1113. err_free_irq:
  1114. free_irq(irq, fbi);
  1115. failed:
  1116. if (fbi)
  1117. iounmap(fbi->base);
  1118. kfree(fbi);
  1119. release_mem_region(res->start, resource_size(res));
  1120. return ret;
  1121. }
  1122. static struct platform_driver sa1100fb_driver = {
  1123. .probe = sa1100fb_probe,
  1124. .suspend = sa1100fb_suspend,
  1125. .resume = sa1100fb_resume,
  1126. .driver = {
  1127. .name = "sa11x0-fb",
  1128. .owner = THIS_MODULE,
  1129. },
  1130. };
  1131. int __init sa1100fb_init(void)
  1132. {
  1133. if (fb_get_options("sa1100fb", NULL))
  1134. return -ENODEV;
  1135. return platform_driver_register(&sa1100fb_driver);
  1136. }
  1137. int __init sa1100fb_setup(char *options)
  1138. {
  1139. #if 0
  1140. char *this_opt;
  1141. if (!options || !*options)
  1142. return 0;
  1143. while ((this_opt = strsep(&options, ",")) != NULL) {
  1144. if (!strncmp(this_opt, "bpp:", 4))
  1145. current_par.max_bpp =
  1146. simple_strtoul(this_opt + 4, NULL, 0);
  1147. if (!strncmp(this_opt, "lccr0:", 6))
  1148. lcd_shadow.lccr0 =
  1149. simple_strtoul(this_opt + 6, NULL, 0);
  1150. if (!strncmp(this_opt, "lccr1:", 6)) {
  1151. lcd_shadow.lccr1 =
  1152. simple_strtoul(this_opt + 6, NULL, 0);
  1153. current_par.max_xres =
  1154. (lcd_shadow.lccr1 & 0x3ff) + 16;
  1155. }
  1156. if (!strncmp(this_opt, "lccr2:", 6)) {
  1157. lcd_shadow.lccr2 =
  1158. simple_strtoul(this_opt + 6, NULL, 0);
  1159. current_par.max_yres =
  1160. (lcd_shadow.
  1161. lccr0 & LCCR0_SDS) ? ((lcd_shadow.
  1162. lccr2 & 0x3ff) +
  1163. 1) *
  1164. 2 : ((lcd_shadow.lccr2 & 0x3ff) + 1);
  1165. }
  1166. if (!strncmp(this_opt, "lccr3:", 6))
  1167. lcd_shadow.lccr3 =
  1168. simple_strtoul(this_opt + 6, NULL, 0);
  1169. }
  1170. #endif
  1171. return 0;
  1172. }
  1173. module_init(sa1100fb_init);
  1174. MODULE_DESCRIPTION("StrongARM-1100/1110 framebuffer driver");
  1175. MODULE_LICENSE("GPL");