dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/gfp.h>
  34. #include <linux/sizes.h>
  35. #include <linux/of.h>
  36. #include <video/omapdss.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define DSS_SZ_REGS SZ_512
  40. struct dss_reg {
  41. u16 idx;
  42. };
  43. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  44. #define DSS_REVISION DSS_REG(0x0000)
  45. #define DSS_SYSCONFIG DSS_REG(0x0010)
  46. #define DSS_SYSSTATUS DSS_REG(0x0014)
  47. #define DSS_CONTROL DSS_REG(0x0040)
  48. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  49. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  50. #define DSS_SDI_STATUS DSS_REG(0x005C)
  51. #define REG_GET(idx, start, end) \
  52. FLD_GET(dss_read_reg(idx), start, end)
  53. #define REG_FLD_MOD(idx, val, start, end) \
  54. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  55. static int dss_runtime_get(void);
  56. static void dss_runtime_put(void);
  57. struct dss_features {
  58. u8 fck_div_max;
  59. u8 dss_fck_multiplier;
  60. const char *parent_clk_name;
  61. int (*dpi_select_source)(enum omap_channel channel);
  62. };
  63. static struct {
  64. struct platform_device *pdev;
  65. void __iomem *base;
  66. struct clk *parent_clk;
  67. struct clk *dss_clk;
  68. unsigned long dss_clk_rate;
  69. unsigned long cache_req_pck;
  70. unsigned long cache_prate;
  71. struct dispc_clock_info cache_dispc_cinfo;
  72. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  73. enum omap_dss_clk_source dispc_clk_source;
  74. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  75. bool ctx_valid;
  76. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  77. const struct dss_features *feat;
  78. } dss;
  79. static const char * const dss_generic_clk_source_names[] = {
  80. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  81. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  82. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  83. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
  84. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
  85. };
  86. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  87. {
  88. __raw_writel(val, dss.base + idx.idx);
  89. }
  90. static inline u32 dss_read_reg(const struct dss_reg idx)
  91. {
  92. return __raw_readl(dss.base + idx.idx);
  93. }
  94. #define SR(reg) \
  95. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  96. #define RR(reg) \
  97. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  98. static void dss_save_context(void)
  99. {
  100. DSSDBG("dss_save_context\n");
  101. SR(CONTROL);
  102. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  103. OMAP_DISPLAY_TYPE_SDI) {
  104. SR(SDI_CONTROL);
  105. SR(PLL_CONTROL);
  106. }
  107. dss.ctx_valid = true;
  108. DSSDBG("context saved\n");
  109. }
  110. static void dss_restore_context(void)
  111. {
  112. DSSDBG("dss_restore_context\n");
  113. if (!dss.ctx_valid)
  114. return;
  115. RR(CONTROL);
  116. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  117. OMAP_DISPLAY_TYPE_SDI) {
  118. RR(SDI_CONTROL);
  119. RR(PLL_CONTROL);
  120. }
  121. DSSDBG("context restored\n");
  122. }
  123. #undef SR
  124. #undef RR
  125. void dss_sdi_init(int datapairs)
  126. {
  127. u32 l;
  128. BUG_ON(datapairs > 3 || datapairs < 1);
  129. l = dss_read_reg(DSS_SDI_CONTROL);
  130. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  131. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  132. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  133. dss_write_reg(DSS_SDI_CONTROL, l);
  134. l = dss_read_reg(DSS_PLL_CONTROL);
  135. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  136. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  137. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  138. dss_write_reg(DSS_PLL_CONTROL, l);
  139. }
  140. int dss_sdi_enable(void)
  141. {
  142. unsigned long timeout;
  143. dispc_pck_free_enable(1);
  144. /* Reset SDI PLL */
  145. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  146. udelay(1); /* wait 2x PCLK */
  147. /* Lock SDI PLL */
  148. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  149. /* Waiting for PLL lock request to complete */
  150. timeout = jiffies + msecs_to_jiffies(500);
  151. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  152. if (time_after_eq(jiffies, timeout)) {
  153. DSSERR("PLL lock request timed out\n");
  154. goto err1;
  155. }
  156. }
  157. /* Clearing PLL_GO bit */
  158. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  159. /* Waiting for PLL to lock */
  160. timeout = jiffies + msecs_to_jiffies(500);
  161. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  162. if (time_after_eq(jiffies, timeout)) {
  163. DSSERR("PLL lock timed out\n");
  164. goto err1;
  165. }
  166. }
  167. dispc_lcd_enable_signal(1);
  168. /* Waiting for SDI reset to complete */
  169. timeout = jiffies + msecs_to_jiffies(500);
  170. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  171. if (time_after_eq(jiffies, timeout)) {
  172. DSSERR("SDI reset timed out\n");
  173. goto err2;
  174. }
  175. }
  176. return 0;
  177. err2:
  178. dispc_lcd_enable_signal(0);
  179. err1:
  180. /* Reset SDI PLL */
  181. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  182. dispc_pck_free_enable(0);
  183. return -ETIMEDOUT;
  184. }
  185. void dss_sdi_disable(void)
  186. {
  187. dispc_lcd_enable_signal(0);
  188. dispc_pck_free_enable(0);
  189. /* Reset SDI PLL */
  190. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  191. }
  192. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  193. {
  194. return dss_generic_clk_source_names[clk_src];
  195. }
  196. void dss_dump_clocks(struct seq_file *s)
  197. {
  198. const char *fclk_name, *fclk_real_name;
  199. unsigned long fclk_rate;
  200. if (dss_runtime_get())
  201. return;
  202. seq_printf(s, "- DSS -\n");
  203. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  204. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  205. fclk_rate = clk_get_rate(dss.dss_clk);
  206. seq_printf(s, "%s (%s) = %lu\n",
  207. fclk_name, fclk_real_name,
  208. fclk_rate);
  209. dss_runtime_put();
  210. }
  211. static void dss_dump_regs(struct seq_file *s)
  212. {
  213. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  214. if (dss_runtime_get())
  215. return;
  216. DUMPREG(DSS_REVISION);
  217. DUMPREG(DSS_SYSCONFIG);
  218. DUMPREG(DSS_SYSSTATUS);
  219. DUMPREG(DSS_CONTROL);
  220. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  221. OMAP_DISPLAY_TYPE_SDI) {
  222. DUMPREG(DSS_SDI_CONTROL);
  223. DUMPREG(DSS_PLL_CONTROL);
  224. DUMPREG(DSS_SDI_STATUS);
  225. }
  226. dss_runtime_put();
  227. #undef DUMPREG
  228. }
  229. static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  230. {
  231. struct platform_device *dsidev;
  232. int b;
  233. u8 start, end;
  234. switch (clk_src) {
  235. case OMAP_DSS_CLK_SRC_FCK:
  236. b = 0;
  237. break;
  238. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  239. b = 1;
  240. dsidev = dsi_get_dsidev_from_id(0);
  241. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  242. break;
  243. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  244. b = 2;
  245. dsidev = dsi_get_dsidev_from_id(1);
  246. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  247. break;
  248. default:
  249. BUG();
  250. return;
  251. }
  252. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  253. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  254. dss.dispc_clk_source = clk_src;
  255. }
  256. void dss_select_dsi_clk_source(int dsi_module,
  257. enum omap_dss_clk_source clk_src)
  258. {
  259. struct platform_device *dsidev;
  260. int b, pos;
  261. switch (clk_src) {
  262. case OMAP_DSS_CLK_SRC_FCK:
  263. b = 0;
  264. break;
  265. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  266. BUG_ON(dsi_module != 0);
  267. b = 1;
  268. dsidev = dsi_get_dsidev_from_id(0);
  269. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  270. break;
  271. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  272. BUG_ON(dsi_module != 1);
  273. b = 1;
  274. dsidev = dsi_get_dsidev_from_id(1);
  275. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  276. break;
  277. default:
  278. BUG();
  279. return;
  280. }
  281. pos = dsi_module == 0 ? 1 : 10;
  282. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  283. dss.dsi_clk_source[dsi_module] = clk_src;
  284. }
  285. void dss_select_lcd_clk_source(enum omap_channel channel,
  286. enum omap_dss_clk_source clk_src)
  287. {
  288. struct platform_device *dsidev;
  289. int b, ix, pos;
  290. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  291. dss_select_dispc_clk_source(clk_src);
  292. return;
  293. }
  294. switch (clk_src) {
  295. case OMAP_DSS_CLK_SRC_FCK:
  296. b = 0;
  297. break;
  298. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  299. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  300. b = 1;
  301. dsidev = dsi_get_dsidev_from_id(0);
  302. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  303. break;
  304. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  305. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  306. channel != OMAP_DSS_CHANNEL_LCD3);
  307. b = 1;
  308. dsidev = dsi_get_dsidev_from_id(1);
  309. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  310. break;
  311. default:
  312. BUG();
  313. return;
  314. }
  315. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  316. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  317. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  318. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  319. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  320. dss.lcd_clk_source[ix] = clk_src;
  321. }
  322. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  323. {
  324. return dss.dispc_clk_source;
  325. }
  326. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  327. {
  328. return dss.dsi_clk_source[dsi_module];
  329. }
  330. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  331. {
  332. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  333. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  334. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  335. return dss.lcd_clk_source[ix];
  336. } else {
  337. /* LCD_CLK source is the same as DISPC_FCLK source for
  338. * OMAP2 and OMAP3 */
  339. return dss.dispc_clk_source;
  340. }
  341. }
  342. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  343. dss_div_calc_func func, void *data)
  344. {
  345. int fckd, fckd_start, fckd_stop;
  346. unsigned long fck;
  347. unsigned long fck_hw_max;
  348. unsigned long fckd_hw_max;
  349. unsigned long prate;
  350. unsigned m;
  351. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  352. if (dss.parent_clk == NULL) {
  353. unsigned pckd;
  354. pckd = fck_hw_max / pck;
  355. fck = pck * pckd;
  356. fck = clk_round_rate(dss.dss_clk, fck);
  357. return func(fck, data);
  358. }
  359. fckd_hw_max = dss.feat->fck_div_max;
  360. m = dss.feat->dss_fck_multiplier;
  361. prate = clk_get_rate(dss.parent_clk);
  362. fck_min = fck_min ? fck_min : 1;
  363. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  364. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  365. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  366. fck = DIV_ROUND_UP(prate, fckd) * m;
  367. if (func(fck, data))
  368. return true;
  369. }
  370. return false;
  371. }
  372. int dss_set_fck_rate(unsigned long rate)
  373. {
  374. int r;
  375. DSSDBG("set fck to %lu\n", rate);
  376. r = clk_set_rate(dss.dss_clk, rate);
  377. if (r)
  378. return r;
  379. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  380. WARN_ONCE(dss.dss_clk_rate != rate,
  381. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  382. rate);
  383. return 0;
  384. }
  385. unsigned long dss_get_dispc_clk_rate(void)
  386. {
  387. return dss.dss_clk_rate;
  388. }
  389. static int dss_setup_default_clock(void)
  390. {
  391. unsigned long max_dss_fck, prate;
  392. unsigned long fck;
  393. unsigned fck_div;
  394. int r;
  395. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  396. if (dss.parent_clk == NULL) {
  397. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  398. } else {
  399. prate = clk_get_rate(dss.parent_clk);
  400. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  401. max_dss_fck);
  402. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  403. }
  404. r = dss_set_fck_rate(fck);
  405. if (r)
  406. return r;
  407. return 0;
  408. }
  409. void dss_set_venc_output(enum omap_dss_venc_type type)
  410. {
  411. int l = 0;
  412. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  413. l = 0;
  414. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  415. l = 1;
  416. else
  417. BUG();
  418. /* venc out selection. 0 = comp, 1 = svideo */
  419. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  420. }
  421. void dss_set_dac_pwrdn_bgz(bool enable)
  422. {
  423. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  424. }
  425. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  426. {
  427. enum omap_display_type dp;
  428. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  429. /* Complain about invalid selections */
  430. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  431. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  432. /* Select only if we have options */
  433. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  434. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  435. }
  436. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  437. {
  438. enum omap_display_type displays;
  439. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  440. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  441. return DSS_VENC_TV_CLK;
  442. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  443. return DSS_HDMI_M_PCLK;
  444. return REG_GET(DSS_CONTROL, 15, 15);
  445. }
  446. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  447. {
  448. if (channel != OMAP_DSS_CHANNEL_LCD)
  449. return -EINVAL;
  450. return 0;
  451. }
  452. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  453. {
  454. int val;
  455. switch (channel) {
  456. case OMAP_DSS_CHANNEL_LCD2:
  457. val = 0;
  458. break;
  459. case OMAP_DSS_CHANNEL_DIGIT:
  460. val = 1;
  461. break;
  462. default:
  463. return -EINVAL;
  464. }
  465. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  466. return 0;
  467. }
  468. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  469. {
  470. int val;
  471. switch (channel) {
  472. case OMAP_DSS_CHANNEL_LCD:
  473. val = 1;
  474. break;
  475. case OMAP_DSS_CHANNEL_LCD2:
  476. val = 2;
  477. break;
  478. case OMAP_DSS_CHANNEL_LCD3:
  479. val = 3;
  480. break;
  481. case OMAP_DSS_CHANNEL_DIGIT:
  482. val = 0;
  483. break;
  484. default:
  485. return -EINVAL;
  486. }
  487. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  488. return 0;
  489. }
  490. int dss_dpi_select_source(enum omap_channel channel)
  491. {
  492. return dss.feat->dpi_select_source(channel);
  493. }
  494. static int dss_get_clocks(void)
  495. {
  496. struct clk *clk;
  497. clk = devm_clk_get(&dss.pdev->dev, "fck");
  498. if (IS_ERR(clk)) {
  499. DSSERR("can't get clock fck\n");
  500. return PTR_ERR(clk);
  501. }
  502. dss.dss_clk = clk;
  503. if (dss.feat->parent_clk_name) {
  504. clk = clk_get(NULL, dss.feat->parent_clk_name);
  505. if (IS_ERR(clk)) {
  506. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  507. return PTR_ERR(clk);
  508. }
  509. } else {
  510. clk = NULL;
  511. }
  512. dss.parent_clk = clk;
  513. return 0;
  514. }
  515. static void dss_put_clocks(void)
  516. {
  517. if (dss.parent_clk)
  518. clk_put(dss.parent_clk);
  519. }
  520. static int dss_runtime_get(void)
  521. {
  522. int r;
  523. DSSDBG("dss_runtime_get\n");
  524. r = pm_runtime_get_sync(&dss.pdev->dev);
  525. WARN_ON(r < 0);
  526. return r < 0 ? r : 0;
  527. }
  528. static void dss_runtime_put(void)
  529. {
  530. int r;
  531. DSSDBG("dss_runtime_put\n");
  532. r = pm_runtime_put_sync(&dss.pdev->dev);
  533. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  534. }
  535. /* DEBUGFS */
  536. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  537. void dss_debug_dump_clocks(struct seq_file *s)
  538. {
  539. dss_dump_clocks(s);
  540. dispc_dump_clocks(s);
  541. #ifdef CONFIG_OMAP2_DSS_DSI
  542. dsi_dump_clocks(s);
  543. #endif
  544. }
  545. #endif
  546. static const struct dss_features omap24xx_dss_feats __initconst = {
  547. /*
  548. * fck div max is really 16, but the divider range has gaps. The range
  549. * from 1 to 6 has no gaps, so let's use that as a max.
  550. */
  551. .fck_div_max = 6,
  552. .dss_fck_multiplier = 2,
  553. .parent_clk_name = "core_ck",
  554. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  555. };
  556. static const struct dss_features omap34xx_dss_feats __initconst = {
  557. .fck_div_max = 16,
  558. .dss_fck_multiplier = 2,
  559. .parent_clk_name = "dpll4_ck",
  560. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  561. };
  562. static const struct dss_features omap3630_dss_feats __initconst = {
  563. .fck_div_max = 32,
  564. .dss_fck_multiplier = 1,
  565. .parent_clk_name = "dpll4_ck",
  566. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  567. };
  568. static const struct dss_features omap44xx_dss_feats __initconst = {
  569. .fck_div_max = 32,
  570. .dss_fck_multiplier = 1,
  571. .parent_clk_name = "dpll_per_x2_ck",
  572. .dpi_select_source = &dss_dpi_select_source_omap4,
  573. };
  574. static const struct dss_features omap54xx_dss_feats __initconst = {
  575. .fck_div_max = 64,
  576. .dss_fck_multiplier = 1,
  577. .parent_clk_name = "dpll_per_x2_ck",
  578. .dpi_select_source = &dss_dpi_select_source_omap5,
  579. };
  580. static const struct dss_features am43xx_dss_feats __initconst = {
  581. .fck_div_max = 0,
  582. .dss_fck_multiplier = 0,
  583. .parent_clk_name = NULL,
  584. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  585. };
  586. static int __init dss_init_features(struct platform_device *pdev)
  587. {
  588. const struct dss_features *src;
  589. struct dss_features *dst;
  590. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  591. if (!dst) {
  592. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  593. return -ENOMEM;
  594. }
  595. switch (omapdss_get_version()) {
  596. case OMAPDSS_VER_OMAP24xx:
  597. src = &omap24xx_dss_feats;
  598. break;
  599. case OMAPDSS_VER_OMAP34xx_ES1:
  600. case OMAPDSS_VER_OMAP34xx_ES3:
  601. case OMAPDSS_VER_AM35xx:
  602. src = &omap34xx_dss_feats;
  603. break;
  604. case OMAPDSS_VER_OMAP3630:
  605. src = &omap3630_dss_feats;
  606. break;
  607. case OMAPDSS_VER_OMAP4430_ES1:
  608. case OMAPDSS_VER_OMAP4430_ES2:
  609. case OMAPDSS_VER_OMAP4:
  610. src = &omap44xx_dss_feats;
  611. break;
  612. case OMAPDSS_VER_OMAP5:
  613. src = &omap54xx_dss_feats;
  614. break;
  615. case OMAPDSS_VER_AM43xx:
  616. src = &am43xx_dss_feats;
  617. break;
  618. default:
  619. return -ENODEV;
  620. }
  621. memcpy(dst, src, sizeof(*dst));
  622. dss.feat = dst;
  623. return 0;
  624. }
  625. static int __init dss_init_ports(struct platform_device *pdev)
  626. {
  627. struct device_node *parent = pdev->dev.of_node;
  628. struct device_node *port;
  629. int r;
  630. if (parent == NULL)
  631. return 0;
  632. port = omapdss_of_get_next_port(parent, NULL);
  633. if (!port)
  634. return 0;
  635. do {
  636. u32 reg;
  637. r = of_property_read_u32(port, "reg", &reg);
  638. if (r)
  639. reg = 0;
  640. #ifdef CONFIG_OMAP2_DSS_DPI
  641. if (reg == 0)
  642. dpi_init_port(pdev, port);
  643. #endif
  644. #ifdef CONFIG_OMAP2_DSS_SDI
  645. if (reg == 1)
  646. sdi_init_port(pdev, port);
  647. #endif
  648. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  649. return 0;
  650. }
  651. static void __exit dss_uninit_ports(void)
  652. {
  653. #ifdef CONFIG_OMAP2_DSS_DPI
  654. dpi_uninit_port();
  655. #endif
  656. #ifdef CONFIG_OMAP2_DSS_SDI
  657. sdi_uninit_port();
  658. #endif
  659. }
  660. /* DSS HW IP initialisation */
  661. static int __init omap_dsshw_probe(struct platform_device *pdev)
  662. {
  663. struct resource *dss_mem;
  664. u32 rev;
  665. int r;
  666. dss.pdev = pdev;
  667. r = dss_init_features(dss.pdev);
  668. if (r)
  669. return r;
  670. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  671. if (!dss_mem) {
  672. DSSERR("can't get IORESOURCE_MEM DSS\n");
  673. return -EINVAL;
  674. }
  675. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  676. resource_size(dss_mem));
  677. if (!dss.base) {
  678. DSSERR("can't ioremap DSS\n");
  679. return -ENOMEM;
  680. }
  681. r = dss_get_clocks();
  682. if (r)
  683. return r;
  684. r = dss_setup_default_clock();
  685. if (r)
  686. goto err_setup_clocks;
  687. pm_runtime_enable(&pdev->dev);
  688. r = dss_runtime_get();
  689. if (r)
  690. goto err_runtime_get;
  691. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  692. /* Select DPLL */
  693. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  694. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  695. #ifdef CONFIG_OMAP2_DSS_VENC
  696. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  697. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  698. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  699. #endif
  700. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  701. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  702. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  703. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  704. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  705. dss_init_ports(pdev);
  706. rev = dss_read_reg(DSS_REVISION);
  707. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  708. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  709. dss_runtime_put();
  710. dss_debugfs_create_file("dss", dss_dump_regs);
  711. return 0;
  712. err_runtime_get:
  713. pm_runtime_disable(&pdev->dev);
  714. err_setup_clocks:
  715. dss_put_clocks();
  716. return r;
  717. }
  718. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  719. {
  720. dss_uninit_ports();
  721. pm_runtime_disable(&pdev->dev);
  722. dss_put_clocks();
  723. return 0;
  724. }
  725. static int dss_runtime_suspend(struct device *dev)
  726. {
  727. dss_save_context();
  728. dss_set_min_bus_tput(dev, 0);
  729. return 0;
  730. }
  731. static int dss_runtime_resume(struct device *dev)
  732. {
  733. int r;
  734. /*
  735. * Set an arbitrarily high tput request to ensure OPP100.
  736. * What we should really do is to make a request to stay in OPP100,
  737. * without any tput requirements, but that is not currently possible
  738. * via the PM layer.
  739. */
  740. r = dss_set_min_bus_tput(dev, 1000000000);
  741. if (r)
  742. return r;
  743. dss_restore_context();
  744. return 0;
  745. }
  746. static const struct dev_pm_ops dss_pm_ops = {
  747. .runtime_suspend = dss_runtime_suspend,
  748. .runtime_resume = dss_runtime_resume,
  749. };
  750. static const struct of_device_id dss_of_match[] = {
  751. { .compatible = "ti,omap2-dss", },
  752. { .compatible = "ti,omap3-dss", },
  753. { .compatible = "ti,omap4-dss", },
  754. { .compatible = "ti,omap5-dss", },
  755. {},
  756. };
  757. MODULE_DEVICE_TABLE(of, dss_of_match);
  758. static struct platform_driver omap_dsshw_driver = {
  759. .remove = __exit_p(omap_dsshw_remove),
  760. .driver = {
  761. .name = "omapdss_dss",
  762. .owner = THIS_MODULE,
  763. .pm = &dss_pm_ops,
  764. .of_match_table = dss_of_match,
  765. },
  766. };
  767. int __init dss_init_platform_driver(void)
  768. {
  769. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  770. }
  771. void dss_uninit_platform_driver(void)
  772. {
  773. platform_driver_unregister(&omap_dsshw_driver);
  774. }