apply.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/jiffies.h>
  23. #include <video/omapdss.h>
  24. #include "dss.h"
  25. #include "dss_features.h"
  26. #include "dispc-compat.h"
  27. /*
  28. * We have 4 levels of cache for the dispc settings. First two are in SW and
  29. * the latter two in HW.
  30. *
  31. * set_info()
  32. * v
  33. * +--------------------+
  34. * | user_info |
  35. * +--------------------+
  36. * v
  37. * apply()
  38. * v
  39. * +--------------------+
  40. * | info |
  41. * +--------------------+
  42. * v
  43. * write_regs()
  44. * v
  45. * +--------------------+
  46. * | shadow registers |
  47. * +--------------------+
  48. * v
  49. * VFP or lcd/digit_enable
  50. * v
  51. * +--------------------+
  52. * | registers |
  53. * +--------------------+
  54. */
  55. struct ovl_priv_data {
  56. bool user_info_dirty;
  57. struct omap_overlay_info user_info;
  58. bool info_dirty;
  59. struct omap_overlay_info info;
  60. bool shadow_info_dirty;
  61. bool extra_info_dirty;
  62. bool shadow_extra_info_dirty;
  63. bool enabled;
  64. u32 fifo_low, fifo_high;
  65. /*
  66. * True if overlay is to be enabled. Used to check and calculate configs
  67. * for the overlay before it is enabled in the HW.
  68. */
  69. bool enabling;
  70. };
  71. struct mgr_priv_data {
  72. bool user_info_dirty;
  73. struct omap_overlay_manager_info user_info;
  74. bool info_dirty;
  75. struct omap_overlay_manager_info info;
  76. bool shadow_info_dirty;
  77. /* If true, GO bit is up and shadow registers cannot be written.
  78. * Never true for manual update displays */
  79. bool busy;
  80. /* If true, dispc output is enabled */
  81. bool updating;
  82. /* If true, a display is enabled using this manager */
  83. bool enabled;
  84. bool extra_info_dirty;
  85. bool shadow_extra_info_dirty;
  86. struct omap_video_timings timings;
  87. struct dss_lcd_mgr_config lcd_config;
  88. void (*framedone_handler)(void *);
  89. void *framedone_handler_data;
  90. };
  91. static struct {
  92. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  93. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  94. bool irq_enabled;
  95. } dss_data;
  96. /* protects dss_data */
  97. static spinlock_t data_lock;
  98. /* lock for blocking functions */
  99. static DEFINE_MUTEX(apply_lock);
  100. static DECLARE_COMPLETION(extra_updated_completion);
  101. static void dss_register_vsync_isr(void);
  102. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  103. {
  104. return &dss_data.ovl_priv_data_array[ovl->id];
  105. }
  106. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  107. {
  108. return &dss_data.mgr_priv_data_array[mgr->id];
  109. }
  110. static void apply_init_priv(void)
  111. {
  112. const int num_ovls = dss_feat_get_num_ovls();
  113. struct mgr_priv_data *mp;
  114. int i;
  115. spin_lock_init(&data_lock);
  116. for (i = 0; i < num_ovls; ++i) {
  117. struct ovl_priv_data *op;
  118. op = &dss_data.ovl_priv_data_array[i];
  119. op->info.color_mode = OMAP_DSS_COLOR_RGB16;
  120. op->info.rotation_type = OMAP_DSS_ROT_DMA;
  121. op->info.global_alpha = 255;
  122. switch (i) {
  123. case 0:
  124. op->info.zorder = 0;
  125. break;
  126. case 1:
  127. op->info.zorder =
  128. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  129. break;
  130. case 2:
  131. op->info.zorder =
  132. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  133. break;
  134. case 3:
  135. op->info.zorder =
  136. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  137. break;
  138. }
  139. op->user_info = op->info;
  140. }
  141. /*
  142. * Initialize some of the lcd_config fields for TV manager, this lets
  143. * us prevent checking if the manager is LCD or TV at some places
  144. */
  145. mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
  146. mp->lcd_config.video_port_width = 24;
  147. mp->lcd_config.clock_info.lck_div = 1;
  148. mp->lcd_config.clock_info.pck_div = 1;
  149. }
  150. /*
  151. * A LCD manager's stallmode decides whether it is in manual or auto update. TV
  152. * manager is always auto update, stallmode field for TV manager is false by
  153. * default
  154. */
  155. static bool ovl_manual_update(struct omap_overlay *ovl)
  156. {
  157. struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
  158. return mp->lcd_config.stallmode;
  159. }
  160. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  161. {
  162. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  163. return mp->lcd_config.stallmode;
  164. }
  165. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  166. bool applying)
  167. {
  168. struct omap_overlay_info *oi;
  169. struct omap_overlay_manager_info *mi;
  170. struct omap_overlay *ovl;
  171. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  172. struct ovl_priv_data *op;
  173. struct mgr_priv_data *mp;
  174. mp = get_mgr_priv(mgr);
  175. if (!mp->enabled)
  176. return 0;
  177. if (applying && mp->user_info_dirty)
  178. mi = &mp->user_info;
  179. else
  180. mi = &mp->info;
  181. /* collect the infos to be tested into the array */
  182. list_for_each_entry(ovl, &mgr->overlays, list) {
  183. op = get_ovl_priv(ovl);
  184. if (!op->enabled && !op->enabling)
  185. oi = NULL;
  186. else if (applying && op->user_info_dirty)
  187. oi = &op->user_info;
  188. else
  189. oi = &op->info;
  190. ois[ovl->id] = oi;
  191. }
  192. return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
  193. }
  194. /*
  195. * check manager and overlay settings using overlay_info from data->info
  196. */
  197. static int dss_check_settings(struct omap_overlay_manager *mgr)
  198. {
  199. return dss_check_settings_low(mgr, false);
  200. }
  201. /*
  202. * check manager and overlay settings using overlay_info from ovl->info if
  203. * dirty and from data->info otherwise
  204. */
  205. static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
  206. {
  207. return dss_check_settings_low(mgr, true);
  208. }
  209. static bool need_isr(void)
  210. {
  211. const int num_mgrs = dss_feat_get_num_mgrs();
  212. int i;
  213. for (i = 0; i < num_mgrs; ++i) {
  214. struct omap_overlay_manager *mgr;
  215. struct mgr_priv_data *mp;
  216. struct omap_overlay *ovl;
  217. mgr = omap_dss_get_overlay_manager(i);
  218. mp = get_mgr_priv(mgr);
  219. if (!mp->enabled)
  220. continue;
  221. if (mgr_manual_update(mgr)) {
  222. /* to catch FRAMEDONE */
  223. if (mp->updating)
  224. return true;
  225. } else {
  226. /* to catch GO bit going down */
  227. if (mp->busy)
  228. return true;
  229. /* to write new values to registers */
  230. if (mp->info_dirty)
  231. return true;
  232. /* to set GO bit */
  233. if (mp->shadow_info_dirty)
  234. return true;
  235. /*
  236. * NOTE: we don't check extra_info flags for disabled
  237. * managers, once the manager is enabled, the extra_info
  238. * related manager changes will be taken in by HW.
  239. */
  240. /* to write new values to registers */
  241. if (mp->extra_info_dirty)
  242. return true;
  243. /* to set GO bit */
  244. if (mp->shadow_extra_info_dirty)
  245. return true;
  246. list_for_each_entry(ovl, &mgr->overlays, list) {
  247. struct ovl_priv_data *op;
  248. op = get_ovl_priv(ovl);
  249. /*
  250. * NOTE: we check extra_info flags even for
  251. * disabled overlays, as extra_infos need to be
  252. * always written.
  253. */
  254. /* to write new values to registers */
  255. if (op->extra_info_dirty)
  256. return true;
  257. /* to set GO bit */
  258. if (op->shadow_extra_info_dirty)
  259. return true;
  260. if (!op->enabled)
  261. continue;
  262. /* to write new values to registers */
  263. if (op->info_dirty)
  264. return true;
  265. /* to set GO bit */
  266. if (op->shadow_info_dirty)
  267. return true;
  268. }
  269. }
  270. }
  271. return false;
  272. }
  273. static bool need_go(struct omap_overlay_manager *mgr)
  274. {
  275. struct omap_overlay *ovl;
  276. struct mgr_priv_data *mp;
  277. struct ovl_priv_data *op;
  278. mp = get_mgr_priv(mgr);
  279. if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
  280. return true;
  281. list_for_each_entry(ovl, &mgr->overlays, list) {
  282. op = get_ovl_priv(ovl);
  283. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  284. return true;
  285. }
  286. return false;
  287. }
  288. /* returns true if an extra_info field is currently being updated */
  289. static bool extra_info_update_ongoing(void)
  290. {
  291. const int num_mgrs = dss_feat_get_num_mgrs();
  292. int i;
  293. for (i = 0; i < num_mgrs; ++i) {
  294. struct omap_overlay_manager *mgr;
  295. struct omap_overlay *ovl;
  296. struct mgr_priv_data *mp;
  297. mgr = omap_dss_get_overlay_manager(i);
  298. mp = get_mgr_priv(mgr);
  299. if (!mp->enabled)
  300. continue;
  301. if (!mp->updating)
  302. continue;
  303. if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
  304. return true;
  305. list_for_each_entry(ovl, &mgr->overlays, list) {
  306. struct ovl_priv_data *op = get_ovl_priv(ovl);
  307. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  308. return true;
  309. }
  310. }
  311. return false;
  312. }
  313. /* wait until no extra_info updates are pending */
  314. static void wait_pending_extra_info_updates(void)
  315. {
  316. bool updating;
  317. unsigned long flags;
  318. unsigned long t;
  319. int r;
  320. spin_lock_irqsave(&data_lock, flags);
  321. updating = extra_info_update_ongoing();
  322. if (!updating) {
  323. spin_unlock_irqrestore(&data_lock, flags);
  324. return;
  325. }
  326. init_completion(&extra_updated_completion);
  327. spin_unlock_irqrestore(&data_lock, flags);
  328. t = msecs_to_jiffies(500);
  329. r = wait_for_completion_timeout(&extra_updated_completion, t);
  330. if (r == 0)
  331. DSSWARN("timeout in wait_pending_extra_info_updates\n");
  332. }
  333. static struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
  334. {
  335. struct omap_dss_device *dssdev;
  336. dssdev = mgr->output;
  337. if (dssdev == NULL)
  338. return NULL;
  339. while (dssdev->dst)
  340. dssdev = dssdev->dst;
  341. if (dssdev->driver)
  342. return dssdev;
  343. else
  344. return NULL;
  345. }
  346. static struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
  347. {
  348. return ovl->manager ? dss_mgr_get_device(ovl->manager) : NULL;
  349. }
  350. static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
  351. {
  352. unsigned long timeout = msecs_to_jiffies(500);
  353. u32 irq;
  354. int r;
  355. if (mgr->output == NULL)
  356. return -ENODEV;
  357. r = dispc_runtime_get();
  358. if (r)
  359. return r;
  360. switch (mgr->output->id) {
  361. case OMAP_DSS_OUTPUT_VENC:
  362. irq = DISPC_IRQ_EVSYNC_ODD;
  363. break;
  364. case OMAP_DSS_OUTPUT_HDMI:
  365. irq = DISPC_IRQ_EVSYNC_EVEN;
  366. break;
  367. default:
  368. irq = dispc_mgr_get_vsync_irq(mgr->id);
  369. break;
  370. }
  371. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  372. dispc_runtime_put();
  373. return r;
  374. }
  375. static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  376. {
  377. unsigned long timeout = msecs_to_jiffies(500);
  378. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  379. u32 irq;
  380. unsigned long flags;
  381. int r;
  382. int i;
  383. spin_lock_irqsave(&data_lock, flags);
  384. if (mgr_manual_update(mgr)) {
  385. spin_unlock_irqrestore(&data_lock, flags);
  386. return 0;
  387. }
  388. if (!mp->enabled) {
  389. spin_unlock_irqrestore(&data_lock, flags);
  390. return 0;
  391. }
  392. spin_unlock_irqrestore(&data_lock, flags);
  393. r = dispc_runtime_get();
  394. if (r)
  395. return r;
  396. irq = dispc_mgr_get_vsync_irq(mgr->id);
  397. i = 0;
  398. while (1) {
  399. bool shadow_dirty, dirty;
  400. spin_lock_irqsave(&data_lock, flags);
  401. dirty = mp->info_dirty;
  402. shadow_dirty = mp->shadow_info_dirty;
  403. spin_unlock_irqrestore(&data_lock, flags);
  404. if (!dirty && !shadow_dirty) {
  405. r = 0;
  406. break;
  407. }
  408. /* 4 iterations is the worst case:
  409. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  410. * 2 - first VSYNC, dirty = true
  411. * 3 - dirty = false, shadow_dirty = true
  412. * 4 - shadow_dirty = false */
  413. if (i++ == 3) {
  414. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  415. mgr->id);
  416. r = 0;
  417. break;
  418. }
  419. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  420. if (r == -ERESTARTSYS)
  421. break;
  422. if (r) {
  423. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  424. break;
  425. }
  426. }
  427. dispc_runtime_put();
  428. return r;
  429. }
  430. static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  431. {
  432. unsigned long timeout = msecs_to_jiffies(500);
  433. struct ovl_priv_data *op;
  434. struct mgr_priv_data *mp;
  435. u32 irq;
  436. unsigned long flags;
  437. int r;
  438. int i;
  439. if (!ovl->manager)
  440. return 0;
  441. mp = get_mgr_priv(ovl->manager);
  442. spin_lock_irqsave(&data_lock, flags);
  443. if (ovl_manual_update(ovl)) {
  444. spin_unlock_irqrestore(&data_lock, flags);
  445. return 0;
  446. }
  447. if (!mp->enabled) {
  448. spin_unlock_irqrestore(&data_lock, flags);
  449. return 0;
  450. }
  451. spin_unlock_irqrestore(&data_lock, flags);
  452. r = dispc_runtime_get();
  453. if (r)
  454. return r;
  455. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  456. op = get_ovl_priv(ovl);
  457. i = 0;
  458. while (1) {
  459. bool shadow_dirty, dirty;
  460. spin_lock_irqsave(&data_lock, flags);
  461. dirty = op->info_dirty;
  462. shadow_dirty = op->shadow_info_dirty;
  463. spin_unlock_irqrestore(&data_lock, flags);
  464. if (!dirty && !shadow_dirty) {
  465. r = 0;
  466. break;
  467. }
  468. /* 4 iterations is the worst case:
  469. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  470. * 2 - first VSYNC, dirty = true
  471. * 3 - dirty = false, shadow_dirty = true
  472. * 4 - shadow_dirty = false */
  473. if (i++ == 3) {
  474. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  475. ovl->id);
  476. r = 0;
  477. break;
  478. }
  479. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  480. if (r == -ERESTARTSYS)
  481. break;
  482. if (r) {
  483. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  484. break;
  485. }
  486. }
  487. dispc_runtime_put();
  488. return r;
  489. }
  490. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  491. {
  492. struct ovl_priv_data *op = get_ovl_priv(ovl);
  493. struct omap_overlay_info *oi;
  494. bool replication;
  495. struct mgr_priv_data *mp;
  496. int r;
  497. DSSDBG("writing ovl %d regs\n", ovl->id);
  498. if (!op->enabled || !op->info_dirty)
  499. return;
  500. oi = &op->info;
  501. mp = get_mgr_priv(ovl->manager);
  502. replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
  503. r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
  504. if (r) {
  505. /*
  506. * We can't do much here, as this function can be called from
  507. * vsync interrupt.
  508. */
  509. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  510. /* This will leave fifo configurations in a nonoptimal state */
  511. op->enabled = false;
  512. dispc_ovl_enable(ovl->id, false);
  513. return;
  514. }
  515. op->info_dirty = false;
  516. if (mp->updating)
  517. op->shadow_info_dirty = true;
  518. }
  519. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  520. {
  521. struct ovl_priv_data *op = get_ovl_priv(ovl);
  522. struct mgr_priv_data *mp;
  523. DSSDBG("writing ovl %d regs extra\n", ovl->id);
  524. if (!op->extra_info_dirty)
  525. return;
  526. /* note: write also when op->enabled == false, so that the ovl gets
  527. * disabled */
  528. dispc_ovl_enable(ovl->id, op->enabled);
  529. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  530. mp = get_mgr_priv(ovl->manager);
  531. op->extra_info_dirty = false;
  532. if (mp->updating)
  533. op->shadow_extra_info_dirty = true;
  534. }
  535. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  536. {
  537. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  538. struct omap_overlay *ovl;
  539. DSSDBG("writing mgr %d regs\n", mgr->id);
  540. if (!mp->enabled)
  541. return;
  542. WARN_ON(mp->busy);
  543. /* Commit overlay settings */
  544. list_for_each_entry(ovl, &mgr->overlays, list) {
  545. dss_ovl_write_regs(ovl);
  546. dss_ovl_write_regs_extra(ovl);
  547. }
  548. if (mp->info_dirty) {
  549. dispc_mgr_setup(mgr->id, &mp->info);
  550. mp->info_dirty = false;
  551. if (mp->updating)
  552. mp->shadow_info_dirty = true;
  553. }
  554. }
  555. static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
  556. {
  557. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  558. DSSDBG("writing mgr %d regs extra\n", mgr->id);
  559. if (!mp->extra_info_dirty)
  560. return;
  561. dispc_mgr_set_timings(mgr->id, &mp->timings);
  562. /* lcd_config parameters */
  563. if (dss_mgr_is_lcd(mgr->id))
  564. dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
  565. mp->extra_info_dirty = false;
  566. if (mp->updating)
  567. mp->shadow_extra_info_dirty = true;
  568. }
  569. static void dss_write_regs(void)
  570. {
  571. const int num_mgrs = omap_dss_get_num_overlay_managers();
  572. int i;
  573. for (i = 0; i < num_mgrs; ++i) {
  574. struct omap_overlay_manager *mgr;
  575. struct mgr_priv_data *mp;
  576. int r;
  577. mgr = omap_dss_get_overlay_manager(i);
  578. mp = get_mgr_priv(mgr);
  579. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  580. continue;
  581. r = dss_check_settings(mgr);
  582. if (r) {
  583. DSSERR("cannot write registers for manager %s: "
  584. "illegal configuration\n", mgr->name);
  585. continue;
  586. }
  587. dss_mgr_write_regs(mgr);
  588. dss_mgr_write_regs_extra(mgr);
  589. }
  590. }
  591. static void dss_set_go_bits(void)
  592. {
  593. const int num_mgrs = omap_dss_get_num_overlay_managers();
  594. int i;
  595. for (i = 0; i < num_mgrs; ++i) {
  596. struct omap_overlay_manager *mgr;
  597. struct mgr_priv_data *mp;
  598. mgr = omap_dss_get_overlay_manager(i);
  599. mp = get_mgr_priv(mgr);
  600. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  601. continue;
  602. if (!need_go(mgr))
  603. continue;
  604. mp->busy = true;
  605. if (!dss_data.irq_enabled && need_isr())
  606. dss_register_vsync_isr();
  607. dispc_mgr_go(mgr->id);
  608. }
  609. }
  610. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  611. {
  612. struct omap_overlay *ovl;
  613. struct mgr_priv_data *mp;
  614. struct ovl_priv_data *op;
  615. mp = get_mgr_priv(mgr);
  616. mp->shadow_info_dirty = false;
  617. mp->shadow_extra_info_dirty = false;
  618. list_for_each_entry(ovl, &mgr->overlays, list) {
  619. op = get_ovl_priv(ovl);
  620. op->shadow_info_dirty = false;
  621. op->shadow_extra_info_dirty = false;
  622. }
  623. }
  624. static int dss_mgr_connect_compat(struct omap_overlay_manager *mgr,
  625. struct omap_dss_device *dst)
  626. {
  627. return mgr->set_output(mgr, dst);
  628. }
  629. static void dss_mgr_disconnect_compat(struct omap_overlay_manager *mgr,
  630. struct omap_dss_device *dst)
  631. {
  632. mgr->unset_output(mgr);
  633. }
  634. static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
  635. {
  636. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  637. unsigned long flags;
  638. int r;
  639. spin_lock_irqsave(&data_lock, flags);
  640. WARN_ON(mp->updating);
  641. r = dss_check_settings(mgr);
  642. if (r) {
  643. DSSERR("cannot start manual update: illegal configuration\n");
  644. spin_unlock_irqrestore(&data_lock, flags);
  645. return;
  646. }
  647. dss_mgr_write_regs(mgr);
  648. dss_mgr_write_regs_extra(mgr);
  649. mp->updating = true;
  650. if (!dss_data.irq_enabled && need_isr())
  651. dss_register_vsync_isr();
  652. dispc_mgr_enable_sync(mgr->id);
  653. spin_unlock_irqrestore(&data_lock, flags);
  654. }
  655. static void dss_apply_irq_handler(void *data, u32 mask);
  656. static void dss_register_vsync_isr(void)
  657. {
  658. const int num_mgrs = dss_feat_get_num_mgrs();
  659. u32 mask;
  660. int r, i;
  661. mask = 0;
  662. for (i = 0; i < num_mgrs; ++i)
  663. mask |= dispc_mgr_get_vsync_irq(i);
  664. for (i = 0; i < num_mgrs; ++i)
  665. mask |= dispc_mgr_get_framedone_irq(i);
  666. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  667. WARN_ON(r);
  668. dss_data.irq_enabled = true;
  669. }
  670. static void dss_unregister_vsync_isr(void)
  671. {
  672. const int num_mgrs = dss_feat_get_num_mgrs();
  673. u32 mask;
  674. int r, i;
  675. mask = 0;
  676. for (i = 0; i < num_mgrs; ++i)
  677. mask |= dispc_mgr_get_vsync_irq(i);
  678. for (i = 0; i < num_mgrs; ++i)
  679. mask |= dispc_mgr_get_framedone_irq(i);
  680. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  681. WARN_ON(r);
  682. dss_data.irq_enabled = false;
  683. }
  684. static void dss_apply_irq_handler(void *data, u32 mask)
  685. {
  686. const int num_mgrs = dss_feat_get_num_mgrs();
  687. int i;
  688. bool extra_updating;
  689. spin_lock(&data_lock);
  690. /* clear busy, updating flags, shadow_dirty flags */
  691. for (i = 0; i < num_mgrs; i++) {
  692. struct omap_overlay_manager *mgr;
  693. struct mgr_priv_data *mp;
  694. mgr = omap_dss_get_overlay_manager(i);
  695. mp = get_mgr_priv(mgr);
  696. if (!mp->enabled)
  697. continue;
  698. mp->updating = dispc_mgr_is_enabled(i);
  699. if (!mgr_manual_update(mgr)) {
  700. bool was_busy = mp->busy;
  701. mp->busy = dispc_mgr_go_busy(i);
  702. if (was_busy && !mp->busy)
  703. mgr_clear_shadow_dirty(mgr);
  704. }
  705. }
  706. dss_write_regs();
  707. dss_set_go_bits();
  708. extra_updating = extra_info_update_ongoing();
  709. if (!extra_updating)
  710. complete_all(&extra_updated_completion);
  711. /* call framedone handlers for manual update displays */
  712. for (i = 0; i < num_mgrs; i++) {
  713. struct omap_overlay_manager *mgr;
  714. struct mgr_priv_data *mp;
  715. mgr = omap_dss_get_overlay_manager(i);
  716. mp = get_mgr_priv(mgr);
  717. if (!mgr_manual_update(mgr) || !mp->framedone_handler)
  718. continue;
  719. if (mask & dispc_mgr_get_framedone_irq(i))
  720. mp->framedone_handler(mp->framedone_handler_data);
  721. }
  722. if (!need_isr())
  723. dss_unregister_vsync_isr();
  724. spin_unlock(&data_lock);
  725. }
  726. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  727. {
  728. struct ovl_priv_data *op;
  729. op = get_ovl_priv(ovl);
  730. if (!op->user_info_dirty)
  731. return;
  732. op->user_info_dirty = false;
  733. op->info_dirty = true;
  734. op->info = op->user_info;
  735. }
  736. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  737. {
  738. struct mgr_priv_data *mp;
  739. mp = get_mgr_priv(mgr);
  740. if (!mp->user_info_dirty)
  741. return;
  742. mp->user_info_dirty = false;
  743. mp->info_dirty = true;
  744. mp->info = mp->user_info;
  745. }
  746. static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  747. {
  748. unsigned long flags;
  749. struct omap_overlay *ovl;
  750. int r;
  751. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  752. spin_lock_irqsave(&data_lock, flags);
  753. r = dss_check_settings_apply(mgr);
  754. if (r) {
  755. spin_unlock_irqrestore(&data_lock, flags);
  756. DSSERR("failed to apply settings: illegal configuration.\n");
  757. return r;
  758. }
  759. /* Configure overlays */
  760. list_for_each_entry(ovl, &mgr->overlays, list)
  761. omap_dss_mgr_apply_ovl(ovl);
  762. /* Configure manager */
  763. omap_dss_mgr_apply_mgr(mgr);
  764. dss_write_regs();
  765. dss_set_go_bits();
  766. spin_unlock_irqrestore(&data_lock, flags);
  767. return 0;
  768. }
  769. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  770. {
  771. struct ovl_priv_data *op;
  772. op = get_ovl_priv(ovl);
  773. if (op->enabled == enable)
  774. return;
  775. op->enabled = enable;
  776. op->extra_info_dirty = true;
  777. }
  778. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  779. u32 fifo_low, u32 fifo_high)
  780. {
  781. struct ovl_priv_data *op = get_ovl_priv(ovl);
  782. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  783. return;
  784. op->fifo_low = fifo_low;
  785. op->fifo_high = fifo_high;
  786. op->extra_info_dirty = true;
  787. }
  788. static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
  789. {
  790. struct ovl_priv_data *op = get_ovl_priv(ovl);
  791. u32 fifo_low, fifo_high;
  792. bool use_fifo_merge = false;
  793. if (!op->enabled && !op->enabling)
  794. return;
  795. dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
  796. use_fifo_merge, ovl_manual_update(ovl));
  797. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  798. }
  799. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
  800. {
  801. struct omap_overlay *ovl;
  802. struct mgr_priv_data *mp;
  803. mp = get_mgr_priv(mgr);
  804. if (!mp->enabled)
  805. return;
  806. list_for_each_entry(ovl, &mgr->overlays, list)
  807. dss_ovl_setup_fifo(ovl);
  808. }
  809. static void dss_setup_fifos(void)
  810. {
  811. const int num_mgrs = omap_dss_get_num_overlay_managers();
  812. struct omap_overlay_manager *mgr;
  813. int i;
  814. for (i = 0; i < num_mgrs; ++i) {
  815. mgr = omap_dss_get_overlay_manager(i);
  816. dss_mgr_setup_fifos(mgr);
  817. }
  818. }
  819. static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
  820. {
  821. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  822. unsigned long flags;
  823. int r;
  824. mutex_lock(&apply_lock);
  825. if (mp->enabled)
  826. goto out;
  827. spin_lock_irqsave(&data_lock, flags);
  828. mp->enabled = true;
  829. r = dss_check_settings(mgr);
  830. if (r) {
  831. DSSERR("failed to enable manager %d: check_settings failed\n",
  832. mgr->id);
  833. goto err;
  834. }
  835. dss_setup_fifos();
  836. dss_write_regs();
  837. dss_set_go_bits();
  838. if (!mgr_manual_update(mgr))
  839. mp->updating = true;
  840. if (!dss_data.irq_enabled && need_isr())
  841. dss_register_vsync_isr();
  842. spin_unlock_irqrestore(&data_lock, flags);
  843. if (!mgr_manual_update(mgr))
  844. dispc_mgr_enable_sync(mgr->id);
  845. out:
  846. mutex_unlock(&apply_lock);
  847. return 0;
  848. err:
  849. mp->enabled = false;
  850. spin_unlock_irqrestore(&data_lock, flags);
  851. mutex_unlock(&apply_lock);
  852. return r;
  853. }
  854. static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
  855. {
  856. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  857. unsigned long flags;
  858. mutex_lock(&apply_lock);
  859. if (!mp->enabled)
  860. goto out;
  861. if (!mgr_manual_update(mgr))
  862. dispc_mgr_disable_sync(mgr->id);
  863. spin_lock_irqsave(&data_lock, flags);
  864. mp->updating = false;
  865. mp->enabled = false;
  866. spin_unlock_irqrestore(&data_lock, flags);
  867. out:
  868. mutex_unlock(&apply_lock);
  869. }
  870. static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  871. struct omap_overlay_manager_info *info)
  872. {
  873. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  874. unsigned long flags;
  875. int r;
  876. r = dss_mgr_simple_check(mgr, info);
  877. if (r)
  878. return r;
  879. spin_lock_irqsave(&data_lock, flags);
  880. mp->user_info = *info;
  881. mp->user_info_dirty = true;
  882. spin_unlock_irqrestore(&data_lock, flags);
  883. return 0;
  884. }
  885. static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  886. struct omap_overlay_manager_info *info)
  887. {
  888. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  889. unsigned long flags;
  890. spin_lock_irqsave(&data_lock, flags);
  891. *info = mp->user_info;
  892. spin_unlock_irqrestore(&data_lock, flags);
  893. }
  894. static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  895. struct omap_dss_device *output)
  896. {
  897. int r;
  898. mutex_lock(&apply_lock);
  899. if (mgr->output) {
  900. DSSERR("manager %s is already connected to an output\n",
  901. mgr->name);
  902. r = -EINVAL;
  903. goto err;
  904. }
  905. if ((mgr->supported_outputs & output->id) == 0) {
  906. DSSERR("output does not support manager %s\n",
  907. mgr->name);
  908. r = -EINVAL;
  909. goto err;
  910. }
  911. output->manager = mgr;
  912. mgr->output = output;
  913. mutex_unlock(&apply_lock);
  914. return 0;
  915. err:
  916. mutex_unlock(&apply_lock);
  917. return r;
  918. }
  919. static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
  920. {
  921. int r;
  922. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  923. unsigned long flags;
  924. mutex_lock(&apply_lock);
  925. if (!mgr->output) {
  926. DSSERR("failed to unset output, output not set\n");
  927. r = -EINVAL;
  928. goto err;
  929. }
  930. spin_lock_irqsave(&data_lock, flags);
  931. if (mp->enabled) {
  932. DSSERR("output can't be unset when manager is enabled\n");
  933. r = -EINVAL;
  934. goto err1;
  935. }
  936. spin_unlock_irqrestore(&data_lock, flags);
  937. mgr->output->manager = NULL;
  938. mgr->output = NULL;
  939. mutex_unlock(&apply_lock);
  940. return 0;
  941. err1:
  942. spin_unlock_irqrestore(&data_lock, flags);
  943. err:
  944. mutex_unlock(&apply_lock);
  945. return r;
  946. }
  947. static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
  948. const struct omap_video_timings *timings)
  949. {
  950. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  951. mp->timings = *timings;
  952. mp->extra_info_dirty = true;
  953. }
  954. static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
  955. const struct omap_video_timings *timings)
  956. {
  957. unsigned long flags;
  958. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  959. spin_lock_irqsave(&data_lock, flags);
  960. if (mp->updating) {
  961. DSSERR("cannot set timings for %s: manager needs to be disabled\n",
  962. mgr->name);
  963. goto out;
  964. }
  965. dss_apply_mgr_timings(mgr, timings);
  966. out:
  967. spin_unlock_irqrestore(&data_lock, flags);
  968. }
  969. static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
  970. const struct dss_lcd_mgr_config *config)
  971. {
  972. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  973. mp->lcd_config = *config;
  974. mp->extra_info_dirty = true;
  975. }
  976. static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
  977. const struct dss_lcd_mgr_config *config)
  978. {
  979. unsigned long flags;
  980. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  981. spin_lock_irqsave(&data_lock, flags);
  982. if (mp->enabled) {
  983. DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
  984. mgr->name);
  985. goto out;
  986. }
  987. dss_apply_mgr_lcd_config(mgr, config);
  988. out:
  989. spin_unlock_irqrestore(&data_lock, flags);
  990. }
  991. static int dss_ovl_set_info(struct omap_overlay *ovl,
  992. struct omap_overlay_info *info)
  993. {
  994. struct ovl_priv_data *op = get_ovl_priv(ovl);
  995. unsigned long flags;
  996. int r;
  997. r = dss_ovl_simple_check(ovl, info);
  998. if (r)
  999. return r;
  1000. spin_lock_irqsave(&data_lock, flags);
  1001. op->user_info = *info;
  1002. op->user_info_dirty = true;
  1003. spin_unlock_irqrestore(&data_lock, flags);
  1004. return 0;
  1005. }
  1006. static void dss_ovl_get_info(struct omap_overlay *ovl,
  1007. struct omap_overlay_info *info)
  1008. {
  1009. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1010. unsigned long flags;
  1011. spin_lock_irqsave(&data_lock, flags);
  1012. *info = op->user_info;
  1013. spin_unlock_irqrestore(&data_lock, flags);
  1014. }
  1015. static int dss_ovl_set_manager(struct omap_overlay *ovl,
  1016. struct omap_overlay_manager *mgr)
  1017. {
  1018. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1019. unsigned long flags;
  1020. int r;
  1021. if (!mgr)
  1022. return -EINVAL;
  1023. mutex_lock(&apply_lock);
  1024. if (ovl->manager) {
  1025. DSSERR("overlay '%s' already has a manager '%s'\n",
  1026. ovl->name, ovl->manager->name);
  1027. r = -EINVAL;
  1028. goto err;
  1029. }
  1030. r = dispc_runtime_get();
  1031. if (r)
  1032. goto err;
  1033. spin_lock_irqsave(&data_lock, flags);
  1034. if (op->enabled) {
  1035. spin_unlock_irqrestore(&data_lock, flags);
  1036. DSSERR("overlay has to be disabled to change the manager\n");
  1037. r = -EINVAL;
  1038. goto err1;
  1039. }
  1040. dispc_ovl_set_channel_out(ovl->id, mgr->id);
  1041. ovl->manager = mgr;
  1042. list_add_tail(&ovl->list, &mgr->overlays);
  1043. spin_unlock_irqrestore(&data_lock, flags);
  1044. dispc_runtime_put();
  1045. mutex_unlock(&apply_lock);
  1046. return 0;
  1047. err1:
  1048. dispc_runtime_put();
  1049. err:
  1050. mutex_unlock(&apply_lock);
  1051. return r;
  1052. }
  1053. static int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1054. {
  1055. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1056. unsigned long flags;
  1057. int r;
  1058. mutex_lock(&apply_lock);
  1059. if (!ovl->manager) {
  1060. DSSERR("failed to detach overlay: manager not set\n");
  1061. r = -EINVAL;
  1062. goto err;
  1063. }
  1064. spin_lock_irqsave(&data_lock, flags);
  1065. if (op->enabled) {
  1066. spin_unlock_irqrestore(&data_lock, flags);
  1067. DSSERR("overlay has to be disabled to unset the manager\n");
  1068. r = -EINVAL;
  1069. goto err;
  1070. }
  1071. spin_unlock_irqrestore(&data_lock, flags);
  1072. /* wait for pending extra_info updates to ensure the ovl is disabled */
  1073. wait_pending_extra_info_updates();
  1074. /*
  1075. * For a manual update display, there is no guarantee that the overlay
  1076. * is really disabled in HW, we may need an extra update from this
  1077. * manager before the configurations can go in. Return an error if the
  1078. * overlay needed an update from the manager.
  1079. *
  1080. * TODO: Instead of returning an error, try to do a dummy manager update
  1081. * here to disable the overlay in hardware. Use the *GATED fields in
  1082. * the DISPC_CONFIG registers to do a dummy update.
  1083. */
  1084. spin_lock_irqsave(&data_lock, flags);
  1085. if (ovl_manual_update(ovl) && op->extra_info_dirty) {
  1086. spin_unlock_irqrestore(&data_lock, flags);
  1087. DSSERR("need an update to change the manager\n");
  1088. r = -EINVAL;
  1089. goto err;
  1090. }
  1091. ovl->manager = NULL;
  1092. list_del(&ovl->list);
  1093. spin_unlock_irqrestore(&data_lock, flags);
  1094. mutex_unlock(&apply_lock);
  1095. return 0;
  1096. err:
  1097. mutex_unlock(&apply_lock);
  1098. return r;
  1099. }
  1100. static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1101. {
  1102. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1103. unsigned long flags;
  1104. bool e;
  1105. spin_lock_irqsave(&data_lock, flags);
  1106. e = op->enabled;
  1107. spin_unlock_irqrestore(&data_lock, flags);
  1108. return e;
  1109. }
  1110. static int dss_ovl_enable(struct omap_overlay *ovl)
  1111. {
  1112. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1113. unsigned long flags;
  1114. int r;
  1115. mutex_lock(&apply_lock);
  1116. if (op->enabled) {
  1117. r = 0;
  1118. goto err1;
  1119. }
  1120. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1121. r = -EINVAL;
  1122. goto err1;
  1123. }
  1124. spin_lock_irqsave(&data_lock, flags);
  1125. op->enabling = true;
  1126. r = dss_check_settings(ovl->manager);
  1127. if (r) {
  1128. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1129. ovl->id);
  1130. goto err2;
  1131. }
  1132. dss_setup_fifos();
  1133. op->enabling = false;
  1134. dss_apply_ovl_enable(ovl, true);
  1135. dss_write_regs();
  1136. dss_set_go_bits();
  1137. spin_unlock_irqrestore(&data_lock, flags);
  1138. mutex_unlock(&apply_lock);
  1139. return 0;
  1140. err2:
  1141. op->enabling = false;
  1142. spin_unlock_irqrestore(&data_lock, flags);
  1143. err1:
  1144. mutex_unlock(&apply_lock);
  1145. return r;
  1146. }
  1147. static int dss_ovl_disable(struct omap_overlay *ovl)
  1148. {
  1149. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1150. unsigned long flags;
  1151. int r;
  1152. mutex_lock(&apply_lock);
  1153. if (!op->enabled) {
  1154. r = 0;
  1155. goto err;
  1156. }
  1157. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1158. r = -EINVAL;
  1159. goto err;
  1160. }
  1161. spin_lock_irqsave(&data_lock, flags);
  1162. dss_apply_ovl_enable(ovl, false);
  1163. dss_write_regs();
  1164. dss_set_go_bits();
  1165. spin_unlock_irqrestore(&data_lock, flags);
  1166. mutex_unlock(&apply_lock);
  1167. return 0;
  1168. err:
  1169. mutex_unlock(&apply_lock);
  1170. return r;
  1171. }
  1172. static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1173. void (*handler)(void *), void *data)
  1174. {
  1175. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1176. if (mp->framedone_handler)
  1177. return -EBUSY;
  1178. mp->framedone_handler = handler;
  1179. mp->framedone_handler_data = data;
  1180. return 0;
  1181. }
  1182. static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1183. void (*handler)(void *), void *data)
  1184. {
  1185. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1186. WARN_ON(mp->framedone_handler != handler ||
  1187. mp->framedone_handler_data != data);
  1188. mp->framedone_handler = NULL;
  1189. mp->framedone_handler_data = NULL;
  1190. }
  1191. static const struct dss_mgr_ops apply_mgr_ops = {
  1192. .connect = dss_mgr_connect_compat,
  1193. .disconnect = dss_mgr_disconnect_compat,
  1194. .start_update = dss_mgr_start_update_compat,
  1195. .enable = dss_mgr_enable_compat,
  1196. .disable = dss_mgr_disable_compat,
  1197. .set_timings = dss_mgr_set_timings_compat,
  1198. .set_lcd_config = dss_mgr_set_lcd_config_compat,
  1199. .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
  1200. .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
  1201. };
  1202. static int compat_refcnt;
  1203. static DEFINE_MUTEX(compat_init_lock);
  1204. int omapdss_compat_init(void)
  1205. {
  1206. struct platform_device *pdev = dss_get_core_pdev();
  1207. int i, r;
  1208. mutex_lock(&compat_init_lock);
  1209. if (compat_refcnt++ > 0)
  1210. goto out;
  1211. apply_init_priv();
  1212. dss_init_overlay_managers_sysfs(pdev);
  1213. dss_init_overlays(pdev);
  1214. for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
  1215. struct omap_overlay_manager *mgr;
  1216. mgr = omap_dss_get_overlay_manager(i);
  1217. mgr->set_output = &dss_mgr_set_output;
  1218. mgr->unset_output = &dss_mgr_unset_output;
  1219. mgr->apply = &omap_dss_mgr_apply;
  1220. mgr->set_manager_info = &dss_mgr_set_info;
  1221. mgr->get_manager_info = &dss_mgr_get_info;
  1222. mgr->wait_for_go = &dss_mgr_wait_for_go;
  1223. mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
  1224. mgr->get_device = &dss_mgr_get_device;
  1225. }
  1226. for (i = 0; i < omap_dss_get_num_overlays(); i++) {
  1227. struct omap_overlay *ovl = omap_dss_get_overlay(i);
  1228. ovl->is_enabled = &dss_ovl_is_enabled;
  1229. ovl->enable = &dss_ovl_enable;
  1230. ovl->disable = &dss_ovl_disable;
  1231. ovl->set_manager = &dss_ovl_set_manager;
  1232. ovl->unset_manager = &dss_ovl_unset_manager;
  1233. ovl->set_overlay_info = &dss_ovl_set_info;
  1234. ovl->get_overlay_info = &dss_ovl_get_info;
  1235. ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
  1236. ovl->get_device = &dss_ovl_get_device;
  1237. }
  1238. r = dss_install_mgr_ops(&apply_mgr_ops);
  1239. if (r)
  1240. goto err_mgr_ops;
  1241. r = display_init_sysfs(pdev);
  1242. if (r)
  1243. goto err_disp_sysfs;
  1244. dispc_runtime_get();
  1245. r = dss_dispc_initialize_irq();
  1246. if (r)
  1247. goto err_init_irq;
  1248. dispc_runtime_put();
  1249. out:
  1250. mutex_unlock(&compat_init_lock);
  1251. return 0;
  1252. err_init_irq:
  1253. dispc_runtime_put();
  1254. display_uninit_sysfs(pdev);
  1255. err_disp_sysfs:
  1256. dss_uninstall_mgr_ops();
  1257. err_mgr_ops:
  1258. dss_uninit_overlay_managers_sysfs(pdev);
  1259. dss_uninit_overlays(pdev);
  1260. compat_refcnt--;
  1261. mutex_unlock(&compat_init_lock);
  1262. return r;
  1263. }
  1264. EXPORT_SYMBOL(omapdss_compat_init);
  1265. void omapdss_compat_uninit(void)
  1266. {
  1267. struct platform_device *pdev = dss_get_core_pdev();
  1268. mutex_lock(&compat_init_lock);
  1269. if (--compat_refcnt > 0)
  1270. goto out;
  1271. dss_dispc_uninitialize_irq();
  1272. display_uninit_sysfs(pdev);
  1273. dss_uninstall_mgr_ops();
  1274. dss_uninit_overlay_managers_sysfs(pdev);
  1275. dss_uninit_overlays(pdev);
  1276. out:
  1277. mutex_unlock(&compat_init_lock);
  1278. }
  1279. EXPORT_SYMBOL(omapdss_compat_uninit);