amba-clcd.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930
  1. /*
  2. * linux/drivers/video/amba-clcd.c
  3. *
  4. * Copyright (C) 2001 ARM Limited, by David A Rusling
  5. * Updated to 2.5, Deep Blue Solutions Ltd.
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive
  9. * for more details.
  10. *
  11. * ARM PrimeCell PL110 Color LCD Controller
  12. */
  13. #include <linux/dma-mapping.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/mm.h>
  21. #include <linux/fb.h>
  22. #include <linux/init.h>
  23. #include <linux/ioport.h>
  24. #include <linux/list.h>
  25. #include <linux/amba/bus.h>
  26. #include <linux/amba/clcd.h>
  27. #include <linux/bitops.h>
  28. #include <linux/clk.h>
  29. #include <linux/hardirq.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/of.h>
  32. #include <linux/of_address.h>
  33. #include <linux/of_graph.h>
  34. #include <video/display_timing.h>
  35. #include <video/of_display_timing.h>
  36. #include <video/videomode.h>
  37. #include <asm/sizes.h>
  38. #define to_clcd(info) container_of(info, struct clcd_fb, fb)
  39. /* This is limited to 16 characters when displayed by X startup */
  40. static const char *clcd_name = "CLCD FB";
  41. /*
  42. * Unfortunately, the enable/disable functions may be called either from
  43. * process or IRQ context, and we _need_ to delay. This is _not_ good.
  44. */
  45. static inline void clcdfb_sleep(unsigned int ms)
  46. {
  47. if (in_atomic()) {
  48. mdelay(ms);
  49. } else {
  50. msleep(ms);
  51. }
  52. }
  53. static inline void clcdfb_set_start(struct clcd_fb *fb)
  54. {
  55. unsigned long ustart = fb->fb.fix.smem_start;
  56. unsigned long lstart;
  57. ustart += fb->fb.var.yoffset * fb->fb.fix.line_length;
  58. lstart = ustart + fb->fb.var.yres * fb->fb.fix.line_length / 2;
  59. writel(ustart, fb->regs + CLCD_UBAS);
  60. writel(lstart, fb->regs + CLCD_LBAS);
  61. }
  62. static void clcdfb_disable(struct clcd_fb *fb)
  63. {
  64. u32 val;
  65. if (fb->board->disable)
  66. fb->board->disable(fb);
  67. val = readl(fb->regs + fb->off_cntl);
  68. if (val & CNTL_LCDPWR) {
  69. val &= ~CNTL_LCDPWR;
  70. writel(val, fb->regs + fb->off_cntl);
  71. clcdfb_sleep(20);
  72. }
  73. if (val & CNTL_LCDEN) {
  74. val &= ~CNTL_LCDEN;
  75. writel(val, fb->regs + fb->off_cntl);
  76. }
  77. /*
  78. * Disable CLCD clock source.
  79. */
  80. if (fb->clk_enabled) {
  81. fb->clk_enabled = false;
  82. clk_disable(fb->clk);
  83. }
  84. }
  85. static void clcdfb_enable(struct clcd_fb *fb, u32 cntl)
  86. {
  87. /*
  88. * Enable the CLCD clock source.
  89. */
  90. if (!fb->clk_enabled) {
  91. fb->clk_enabled = true;
  92. clk_enable(fb->clk);
  93. }
  94. /*
  95. * Bring up by first enabling..
  96. */
  97. cntl |= CNTL_LCDEN;
  98. writel(cntl, fb->regs + fb->off_cntl);
  99. clcdfb_sleep(20);
  100. /*
  101. * and now apply power.
  102. */
  103. cntl |= CNTL_LCDPWR;
  104. writel(cntl, fb->regs + fb->off_cntl);
  105. /*
  106. * finally, enable the interface.
  107. */
  108. if (fb->board->enable)
  109. fb->board->enable(fb);
  110. }
  111. static int
  112. clcdfb_set_bitfields(struct clcd_fb *fb, struct fb_var_screeninfo *var)
  113. {
  114. u32 caps;
  115. int ret = 0;
  116. if (fb->panel->caps && fb->board->caps)
  117. caps = fb->panel->caps & fb->board->caps;
  118. else {
  119. /* Old way of specifying what can be used */
  120. caps = fb->panel->cntl & CNTL_BGR ?
  121. CLCD_CAP_BGR : CLCD_CAP_RGB;
  122. /* But mask out 444 modes as they weren't supported */
  123. caps &= ~CLCD_CAP_444;
  124. }
  125. /* Only TFT panels can do RGB888/BGR888 */
  126. if (!(fb->panel->cntl & CNTL_LCDTFT))
  127. caps &= ~CLCD_CAP_888;
  128. memset(&var->transp, 0, sizeof(var->transp));
  129. var->red.msb_right = 0;
  130. var->green.msb_right = 0;
  131. var->blue.msb_right = 0;
  132. switch (var->bits_per_pixel) {
  133. case 1:
  134. case 2:
  135. case 4:
  136. case 8:
  137. /* If we can't do 5551, reject */
  138. caps &= CLCD_CAP_5551;
  139. if (!caps) {
  140. ret = -EINVAL;
  141. break;
  142. }
  143. var->red.length = var->bits_per_pixel;
  144. var->red.offset = 0;
  145. var->green.length = var->bits_per_pixel;
  146. var->green.offset = 0;
  147. var->blue.length = var->bits_per_pixel;
  148. var->blue.offset = 0;
  149. break;
  150. case 16:
  151. /* If we can't do 444, 5551 or 565, reject */
  152. if (!(caps & (CLCD_CAP_444 | CLCD_CAP_5551 | CLCD_CAP_565))) {
  153. ret = -EINVAL;
  154. break;
  155. }
  156. /*
  157. * Green length can be 4, 5 or 6 depending whether
  158. * we're operating in 444, 5551 or 565 mode.
  159. */
  160. if (var->green.length == 4 && caps & CLCD_CAP_444)
  161. caps &= CLCD_CAP_444;
  162. if (var->green.length == 5 && caps & CLCD_CAP_5551)
  163. caps &= CLCD_CAP_5551;
  164. else if (var->green.length == 6 && caps & CLCD_CAP_565)
  165. caps &= CLCD_CAP_565;
  166. else {
  167. /*
  168. * PL110 officially only supports RGB555,
  169. * but may be wired up to allow RGB565.
  170. */
  171. if (caps & CLCD_CAP_565) {
  172. var->green.length = 6;
  173. caps &= CLCD_CAP_565;
  174. } else if (caps & CLCD_CAP_5551) {
  175. var->green.length = 5;
  176. caps &= CLCD_CAP_5551;
  177. } else {
  178. var->green.length = 4;
  179. caps &= CLCD_CAP_444;
  180. }
  181. }
  182. if (var->green.length >= 5) {
  183. var->red.length = 5;
  184. var->blue.length = 5;
  185. } else {
  186. var->red.length = 4;
  187. var->blue.length = 4;
  188. }
  189. break;
  190. case 32:
  191. /* If we can't do 888, reject */
  192. caps &= CLCD_CAP_888;
  193. if (!caps) {
  194. ret = -EINVAL;
  195. break;
  196. }
  197. var->red.length = 8;
  198. var->green.length = 8;
  199. var->blue.length = 8;
  200. break;
  201. default:
  202. ret = -EINVAL;
  203. break;
  204. }
  205. /*
  206. * >= 16bpp displays have separate colour component bitfields
  207. * encoded in the pixel data. Calculate their position from
  208. * the bitfield length defined above.
  209. */
  210. if (ret == 0 && var->bits_per_pixel >= 16) {
  211. bool bgr, rgb;
  212. bgr = caps & CLCD_CAP_BGR && var->blue.offset == 0;
  213. rgb = caps & CLCD_CAP_RGB && var->red.offset == 0;
  214. if (!bgr && !rgb)
  215. /*
  216. * The requested format was not possible, try just
  217. * our capabilities. One of BGR or RGB must be
  218. * supported.
  219. */
  220. bgr = caps & CLCD_CAP_BGR;
  221. if (bgr) {
  222. var->blue.offset = 0;
  223. var->green.offset = var->blue.offset + var->blue.length;
  224. var->red.offset = var->green.offset + var->green.length;
  225. } else {
  226. var->red.offset = 0;
  227. var->green.offset = var->red.offset + var->red.length;
  228. var->blue.offset = var->green.offset + var->green.length;
  229. }
  230. }
  231. return ret;
  232. }
  233. static int clcdfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  234. {
  235. struct clcd_fb *fb = to_clcd(info);
  236. int ret = -EINVAL;
  237. if (fb->board->check)
  238. ret = fb->board->check(fb, var);
  239. if (ret == 0 &&
  240. var->xres_virtual * var->bits_per_pixel / 8 *
  241. var->yres_virtual > fb->fb.fix.smem_len)
  242. ret = -EINVAL;
  243. if (ret == 0)
  244. ret = clcdfb_set_bitfields(fb, var);
  245. return ret;
  246. }
  247. static int clcdfb_set_par(struct fb_info *info)
  248. {
  249. struct clcd_fb *fb = to_clcd(info);
  250. struct clcd_regs regs;
  251. fb->fb.fix.line_length = fb->fb.var.xres_virtual *
  252. fb->fb.var.bits_per_pixel / 8;
  253. if (fb->fb.var.bits_per_pixel <= 8)
  254. fb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  255. else
  256. fb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  257. fb->board->decode(fb, &regs);
  258. clcdfb_disable(fb);
  259. writel(regs.tim0, fb->regs + CLCD_TIM0);
  260. writel(regs.tim1, fb->regs + CLCD_TIM1);
  261. writel(regs.tim2, fb->regs + CLCD_TIM2);
  262. writel(regs.tim3, fb->regs + CLCD_TIM3);
  263. clcdfb_set_start(fb);
  264. clk_set_rate(fb->clk, (1000000000 / regs.pixclock) * 1000);
  265. fb->clcd_cntl = regs.cntl;
  266. clcdfb_enable(fb, regs.cntl);
  267. #ifdef DEBUG
  268. printk(KERN_INFO
  269. "CLCD: Registers set to\n"
  270. " %08x %08x %08x %08x\n"
  271. " %08x %08x %08x %08x\n",
  272. readl(fb->regs + CLCD_TIM0), readl(fb->regs + CLCD_TIM1),
  273. readl(fb->regs + CLCD_TIM2), readl(fb->regs + CLCD_TIM3),
  274. readl(fb->regs + CLCD_UBAS), readl(fb->regs + CLCD_LBAS),
  275. readl(fb->regs + fb->off_ienb), readl(fb->regs + fb->off_cntl));
  276. #endif
  277. return 0;
  278. }
  279. static inline u32 convert_bitfield(int val, struct fb_bitfield *bf)
  280. {
  281. unsigned int mask = (1 << bf->length) - 1;
  282. return (val >> (16 - bf->length) & mask) << bf->offset;
  283. }
  284. /*
  285. * Set a single color register. The values supplied have a 16 bit
  286. * magnitude. Return != 0 for invalid regno.
  287. */
  288. static int
  289. clcdfb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
  290. unsigned int blue, unsigned int transp, struct fb_info *info)
  291. {
  292. struct clcd_fb *fb = to_clcd(info);
  293. if (regno < 16)
  294. fb->cmap[regno] = convert_bitfield(transp, &fb->fb.var.transp) |
  295. convert_bitfield(blue, &fb->fb.var.blue) |
  296. convert_bitfield(green, &fb->fb.var.green) |
  297. convert_bitfield(red, &fb->fb.var.red);
  298. if (fb->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR && regno < 256) {
  299. int hw_reg = CLCD_PALETTE + ((regno * 2) & ~3);
  300. u32 val, mask, newval;
  301. newval = (red >> 11) & 0x001f;
  302. newval |= (green >> 6) & 0x03e0;
  303. newval |= (blue >> 1) & 0x7c00;
  304. /*
  305. * 3.2.11: if we're configured for big endian
  306. * byte order, the palette entries are swapped.
  307. */
  308. if (fb->clcd_cntl & CNTL_BEBO)
  309. regno ^= 1;
  310. if (regno & 1) {
  311. newval <<= 16;
  312. mask = 0x0000ffff;
  313. } else {
  314. mask = 0xffff0000;
  315. }
  316. val = readl(fb->regs + hw_reg) & mask;
  317. writel(val | newval, fb->regs + hw_reg);
  318. }
  319. return regno > 255;
  320. }
  321. /*
  322. * Blank the screen if blank_mode != 0, else unblank. If blank == NULL
  323. * then the caller blanks by setting the CLUT (Color Look Up Table) to all
  324. * black. Return 0 if blanking succeeded, != 0 if un-/blanking failed due
  325. * to e.g. a video mode which doesn't support it. Implements VESA suspend
  326. * and powerdown modes on hardware that supports disabling hsync/vsync:
  327. * blank_mode == 2: suspend vsync
  328. * blank_mode == 3: suspend hsync
  329. * blank_mode == 4: powerdown
  330. */
  331. static int clcdfb_blank(int blank_mode, struct fb_info *info)
  332. {
  333. struct clcd_fb *fb = to_clcd(info);
  334. if (blank_mode != 0) {
  335. clcdfb_disable(fb);
  336. } else {
  337. clcdfb_enable(fb, fb->clcd_cntl);
  338. }
  339. return 0;
  340. }
  341. static int clcdfb_mmap(struct fb_info *info,
  342. struct vm_area_struct *vma)
  343. {
  344. struct clcd_fb *fb = to_clcd(info);
  345. unsigned long len, off = vma->vm_pgoff << PAGE_SHIFT;
  346. int ret = -EINVAL;
  347. len = info->fix.smem_len;
  348. if (off <= len && vma->vm_end - vma->vm_start <= len - off &&
  349. fb->board->mmap)
  350. ret = fb->board->mmap(fb, vma);
  351. return ret;
  352. }
  353. static struct fb_ops clcdfb_ops = {
  354. .owner = THIS_MODULE,
  355. .fb_check_var = clcdfb_check_var,
  356. .fb_set_par = clcdfb_set_par,
  357. .fb_setcolreg = clcdfb_setcolreg,
  358. .fb_blank = clcdfb_blank,
  359. .fb_fillrect = cfb_fillrect,
  360. .fb_copyarea = cfb_copyarea,
  361. .fb_imageblit = cfb_imageblit,
  362. .fb_mmap = clcdfb_mmap,
  363. };
  364. static int clcdfb_register(struct clcd_fb *fb)
  365. {
  366. int ret;
  367. /*
  368. * ARM PL111 always has IENB at 0x1c; it's only PL110
  369. * which is reversed on some platforms.
  370. */
  371. if (amba_manf(fb->dev) == 0x41 && amba_part(fb->dev) == 0x111) {
  372. fb->off_ienb = CLCD_PL111_IENB;
  373. fb->off_cntl = CLCD_PL111_CNTL;
  374. } else {
  375. #ifdef CONFIG_ARCH_VERSATILE
  376. fb->off_ienb = CLCD_PL111_IENB;
  377. fb->off_cntl = CLCD_PL111_CNTL;
  378. #else
  379. fb->off_ienb = CLCD_PL110_IENB;
  380. fb->off_cntl = CLCD_PL110_CNTL;
  381. #endif
  382. }
  383. fb->clk = clk_get(&fb->dev->dev, NULL);
  384. if (IS_ERR(fb->clk)) {
  385. ret = PTR_ERR(fb->clk);
  386. goto out;
  387. }
  388. ret = clk_prepare(fb->clk);
  389. if (ret)
  390. goto free_clk;
  391. fb->fb.device = &fb->dev->dev;
  392. fb->fb.fix.mmio_start = fb->dev->res.start;
  393. fb->fb.fix.mmio_len = resource_size(&fb->dev->res);
  394. fb->regs = ioremap(fb->fb.fix.mmio_start, fb->fb.fix.mmio_len);
  395. if (!fb->regs) {
  396. printk(KERN_ERR "CLCD: unable to remap registers\n");
  397. ret = -ENOMEM;
  398. goto clk_unprep;
  399. }
  400. fb->fb.fbops = &clcdfb_ops;
  401. fb->fb.flags = FBINFO_FLAG_DEFAULT;
  402. fb->fb.pseudo_palette = fb->cmap;
  403. strncpy(fb->fb.fix.id, clcd_name, sizeof(fb->fb.fix.id));
  404. fb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  405. fb->fb.fix.type_aux = 0;
  406. fb->fb.fix.xpanstep = 0;
  407. fb->fb.fix.ypanstep = 0;
  408. fb->fb.fix.ywrapstep = 0;
  409. fb->fb.fix.accel = FB_ACCEL_NONE;
  410. fb->fb.var.xres = fb->panel->mode.xres;
  411. fb->fb.var.yres = fb->panel->mode.yres;
  412. fb->fb.var.xres_virtual = fb->panel->mode.xres;
  413. fb->fb.var.yres_virtual = fb->panel->mode.yres;
  414. fb->fb.var.bits_per_pixel = fb->panel->bpp;
  415. fb->fb.var.grayscale = fb->panel->grayscale;
  416. fb->fb.var.pixclock = fb->panel->mode.pixclock;
  417. fb->fb.var.left_margin = fb->panel->mode.left_margin;
  418. fb->fb.var.right_margin = fb->panel->mode.right_margin;
  419. fb->fb.var.upper_margin = fb->panel->mode.upper_margin;
  420. fb->fb.var.lower_margin = fb->panel->mode.lower_margin;
  421. fb->fb.var.hsync_len = fb->panel->mode.hsync_len;
  422. fb->fb.var.vsync_len = fb->panel->mode.vsync_len;
  423. fb->fb.var.sync = fb->panel->mode.sync;
  424. fb->fb.var.vmode = fb->panel->mode.vmode;
  425. fb->fb.var.activate = FB_ACTIVATE_NOW;
  426. fb->fb.var.nonstd = 0;
  427. fb->fb.var.height = fb->panel->height;
  428. fb->fb.var.width = fb->panel->width;
  429. fb->fb.var.accel_flags = 0;
  430. fb->fb.monspecs.hfmin = 0;
  431. fb->fb.monspecs.hfmax = 100000;
  432. fb->fb.monspecs.vfmin = 0;
  433. fb->fb.monspecs.vfmax = 400;
  434. fb->fb.monspecs.dclkmin = 1000000;
  435. fb->fb.monspecs.dclkmax = 100000000;
  436. /*
  437. * Make sure that the bitfields are set appropriately.
  438. */
  439. clcdfb_set_bitfields(fb, &fb->fb.var);
  440. /*
  441. * Allocate colourmap.
  442. */
  443. ret = fb_alloc_cmap(&fb->fb.cmap, 256, 0);
  444. if (ret)
  445. goto unmap;
  446. /*
  447. * Ensure interrupts are disabled.
  448. */
  449. writel(0, fb->regs + fb->off_ienb);
  450. fb_set_var(&fb->fb, &fb->fb.var);
  451. dev_info(&fb->dev->dev, "%s hardware, %s display\n",
  452. fb->board->name, fb->panel->mode.name);
  453. ret = register_framebuffer(&fb->fb);
  454. if (ret == 0)
  455. goto out;
  456. printk(KERN_ERR "CLCD: cannot register framebuffer (%d)\n", ret);
  457. fb_dealloc_cmap(&fb->fb.cmap);
  458. unmap:
  459. iounmap(fb->regs);
  460. clk_unprep:
  461. clk_unprepare(fb->clk);
  462. free_clk:
  463. clk_put(fb->clk);
  464. out:
  465. return ret;
  466. }
  467. #ifdef CONFIG_OF
  468. static int clcdfb_of_get_dpi_panel_mode(struct device_node *node,
  469. struct fb_videomode *mode)
  470. {
  471. int err;
  472. struct display_timing timing;
  473. struct videomode video;
  474. err = of_get_display_timing(node, "panel-timing", &timing);
  475. if (err)
  476. return err;
  477. videomode_from_timing(&timing, &video);
  478. err = fb_videomode_from_videomode(&video, mode);
  479. if (err)
  480. return err;
  481. return 0;
  482. }
  483. static int clcdfb_snprintf_mode(char *buf, int size, struct fb_videomode *mode)
  484. {
  485. return snprintf(buf, size, "%ux%u@%u", mode->xres, mode->yres,
  486. mode->refresh);
  487. }
  488. static int clcdfb_of_get_mode(struct device *dev, struct device_node *endpoint,
  489. struct fb_videomode *mode)
  490. {
  491. int err;
  492. struct device_node *panel;
  493. char *name;
  494. int len;
  495. panel = of_graph_get_remote_port_parent(endpoint);
  496. if (!panel)
  497. return -ENODEV;
  498. /* Only directly connected DPI panels supported for now */
  499. if (of_device_is_compatible(panel, "panel-dpi"))
  500. err = clcdfb_of_get_dpi_panel_mode(panel, mode);
  501. else
  502. err = -ENOENT;
  503. if (err)
  504. return err;
  505. len = clcdfb_snprintf_mode(NULL, 0, mode);
  506. name = devm_kzalloc(dev, len + 1, GFP_KERNEL);
  507. clcdfb_snprintf_mode(name, len + 1, mode);
  508. mode->name = name;
  509. return 0;
  510. }
  511. static int clcdfb_of_init_tft_panel(struct clcd_fb *fb, u32 r0, u32 g0, u32 b0)
  512. {
  513. static struct {
  514. unsigned int part;
  515. u32 r0, g0, b0;
  516. u32 caps;
  517. } panels[] = {
  518. { 0x110, 1, 7, 13, CLCD_CAP_5551 },
  519. { 0x110, 0, 8, 16, CLCD_CAP_888 },
  520. { 0x111, 4, 14, 20, CLCD_CAP_444 },
  521. { 0x111, 3, 11, 19, CLCD_CAP_444 | CLCD_CAP_5551 },
  522. { 0x111, 3, 10, 19, CLCD_CAP_444 | CLCD_CAP_5551 |
  523. CLCD_CAP_565 },
  524. { 0x111, 0, 8, 16, CLCD_CAP_444 | CLCD_CAP_5551 |
  525. CLCD_CAP_565 | CLCD_CAP_888 },
  526. };
  527. int i;
  528. /* Bypass pixel clock divider, data output on the falling edge */
  529. fb->panel->tim2 = TIM2_BCD | TIM2_IPC;
  530. /* TFT display, vert. comp. interrupt at the start of the back porch */
  531. fb->panel->cntl |= CNTL_LCDTFT | CNTL_LCDVCOMP(1);
  532. fb->panel->caps = 0;
  533. /* Match the setup with known variants */
  534. for (i = 0; i < ARRAY_SIZE(panels) && !fb->panel->caps; i++) {
  535. if (amba_part(fb->dev) != panels[i].part)
  536. continue;
  537. if (g0 != panels[i].g0)
  538. continue;
  539. if (r0 == panels[i].r0 && b0 == panels[i].b0)
  540. fb->panel->caps = panels[i].caps;
  541. }
  542. return fb->panel->caps ? 0 : -EINVAL;
  543. }
  544. static int clcdfb_of_init_display(struct clcd_fb *fb)
  545. {
  546. struct device_node *endpoint;
  547. int err;
  548. unsigned int bpp;
  549. u32 max_bandwidth;
  550. u32 tft_r0b0g0[3];
  551. fb->panel = devm_kzalloc(&fb->dev->dev, sizeof(*fb->panel), GFP_KERNEL);
  552. if (!fb->panel)
  553. return -ENOMEM;
  554. endpoint = of_graph_get_next_endpoint(fb->dev->dev.of_node, NULL);
  555. if (!endpoint)
  556. return -ENODEV;
  557. err = clcdfb_of_get_mode(&fb->dev->dev, endpoint, &fb->panel->mode);
  558. if (err)
  559. return err;
  560. err = of_property_read_u32(fb->dev->dev.of_node, "max-memory-bandwidth",
  561. &max_bandwidth);
  562. if (!err) {
  563. /*
  564. * max_bandwidth is in bytes per second and pixclock in
  565. * pico-seconds, so the maximum allowed bits per pixel is
  566. * 8 * max_bandwidth / (PICOS2KHZ(pixclock) * 1000)
  567. * Rearrange this calculation to avoid overflow and then ensure
  568. * result is a valid format.
  569. */
  570. bpp = max_bandwidth / (1000 / 8)
  571. / PICOS2KHZ(fb->panel->mode.pixclock);
  572. bpp = rounddown_pow_of_two(bpp);
  573. if (bpp > 32)
  574. bpp = 32;
  575. } else
  576. bpp = 32;
  577. fb->panel->bpp = bpp;
  578. #ifdef CONFIG_CPU_BIG_ENDIAN
  579. fb->panel->cntl |= CNTL_BEBO;
  580. #endif
  581. fb->panel->width = -1;
  582. fb->panel->height = -1;
  583. if (of_property_read_u32_array(endpoint,
  584. "arm,pl11x,tft-r0g0b0-pads",
  585. tft_r0b0g0, ARRAY_SIZE(tft_r0b0g0)) == 0)
  586. return clcdfb_of_init_tft_panel(fb, tft_r0b0g0[0],
  587. tft_r0b0g0[1], tft_r0b0g0[2]);
  588. return -ENOENT;
  589. }
  590. static int clcdfb_of_vram_setup(struct clcd_fb *fb)
  591. {
  592. int err;
  593. struct device_node *memory;
  594. u64 size;
  595. err = clcdfb_of_init_display(fb);
  596. if (err)
  597. return err;
  598. memory = of_parse_phandle(fb->dev->dev.of_node, "memory-region", 0);
  599. if (!memory)
  600. return -ENODEV;
  601. fb->fb.screen_base = of_iomap(memory, 0);
  602. if (!fb->fb.screen_base)
  603. return -ENOMEM;
  604. fb->fb.fix.smem_start = of_translate_address(memory,
  605. of_get_address(memory, 0, &size, NULL));
  606. fb->fb.fix.smem_len = size;
  607. return 0;
  608. }
  609. static int clcdfb_of_vram_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  610. {
  611. unsigned long off, user_size, kernel_size;
  612. off = vma->vm_pgoff << PAGE_SHIFT;
  613. user_size = vma->vm_end - vma->vm_start;
  614. kernel_size = fb->fb.fix.smem_len;
  615. if (off >= kernel_size || user_size > (kernel_size - off))
  616. return -ENXIO;
  617. return remap_pfn_range(vma, vma->vm_start,
  618. __phys_to_pfn(fb->fb.fix.smem_start) + vma->vm_pgoff,
  619. user_size,
  620. pgprot_writecombine(vma->vm_page_prot));
  621. }
  622. static void clcdfb_of_vram_remove(struct clcd_fb *fb)
  623. {
  624. iounmap(fb->fb.screen_base);
  625. }
  626. static int clcdfb_of_dma_setup(struct clcd_fb *fb)
  627. {
  628. unsigned long framesize;
  629. dma_addr_t dma;
  630. int err;
  631. err = clcdfb_of_init_display(fb);
  632. if (err)
  633. return err;
  634. framesize = fb->panel->mode.xres * fb->panel->mode.yres *
  635. fb->panel->bpp / 8;
  636. fb->fb.screen_base = dma_alloc_coherent(&fb->dev->dev, framesize,
  637. &dma, GFP_KERNEL);
  638. if (!fb->fb.screen_base)
  639. return -ENOMEM;
  640. fb->fb.fix.smem_start = dma;
  641. fb->fb.fix.smem_len = framesize;
  642. return 0;
  643. }
  644. static int clcdfb_of_dma_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  645. {
  646. return dma_mmap_writecombine(&fb->dev->dev, vma, fb->fb.screen_base,
  647. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  648. }
  649. static void clcdfb_of_dma_remove(struct clcd_fb *fb)
  650. {
  651. dma_free_coherent(&fb->dev->dev, fb->fb.fix.smem_len,
  652. fb->fb.screen_base, fb->fb.fix.smem_start);
  653. }
  654. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  655. {
  656. struct clcd_board *board = devm_kzalloc(&dev->dev, sizeof(*board),
  657. GFP_KERNEL);
  658. struct device_node *node = dev->dev.of_node;
  659. if (!board)
  660. return NULL;
  661. board->name = of_node_full_name(node);
  662. board->caps = CLCD_CAP_ALL;
  663. board->check = clcdfb_check;
  664. board->decode = clcdfb_decode;
  665. if (of_find_property(node, "memory-region", NULL)) {
  666. board->setup = clcdfb_of_vram_setup;
  667. board->mmap = clcdfb_of_vram_mmap;
  668. board->remove = clcdfb_of_vram_remove;
  669. } else {
  670. board->setup = clcdfb_of_dma_setup;
  671. board->mmap = clcdfb_of_dma_mmap;
  672. board->remove = clcdfb_of_dma_remove;
  673. }
  674. return board;
  675. }
  676. #else
  677. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  678. {
  679. return NULL;
  680. }
  681. #endif
  682. static int clcdfb_probe(struct amba_device *dev, const struct amba_id *id)
  683. {
  684. struct clcd_board *board = dev_get_platdata(&dev->dev);
  685. struct clcd_fb *fb;
  686. int ret;
  687. if (!board)
  688. board = clcdfb_of_get_board(dev);
  689. if (!board)
  690. return -EINVAL;
  691. ret = dma_set_mask_and_coherent(&dev->dev, DMA_BIT_MASK(32));
  692. if (ret)
  693. goto out;
  694. ret = amba_request_regions(dev, NULL);
  695. if (ret) {
  696. printk(KERN_ERR "CLCD: unable to reserve regs region\n");
  697. goto out;
  698. }
  699. fb = kzalloc(sizeof(struct clcd_fb), GFP_KERNEL);
  700. if (!fb) {
  701. printk(KERN_INFO "CLCD: could not allocate new clcd_fb struct\n");
  702. ret = -ENOMEM;
  703. goto free_region;
  704. }
  705. fb->dev = dev;
  706. fb->board = board;
  707. dev_info(&fb->dev->dev, "PL%03x rev%u at 0x%08llx\n",
  708. amba_part(dev), amba_rev(dev),
  709. (unsigned long long)dev->res.start);
  710. ret = fb->board->setup(fb);
  711. if (ret)
  712. goto free_fb;
  713. ret = clcdfb_register(fb);
  714. if (ret == 0) {
  715. amba_set_drvdata(dev, fb);
  716. goto out;
  717. }
  718. fb->board->remove(fb);
  719. free_fb:
  720. kfree(fb);
  721. free_region:
  722. amba_release_regions(dev);
  723. out:
  724. return ret;
  725. }
  726. static int clcdfb_remove(struct amba_device *dev)
  727. {
  728. struct clcd_fb *fb = amba_get_drvdata(dev);
  729. clcdfb_disable(fb);
  730. unregister_framebuffer(&fb->fb);
  731. if (fb->fb.cmap.len)
  732. fb_dealloc_cmap(&fb->fb.cmap);
  733. iounmap(fb->regs);
  734. clk_unprepare(fb->clk);
  735. clk_put(fb->clk);
  736. fb->board->remove(fb);
  737. kfree(fb);
  738. amba_release_regions(dev);
  739. return 0;
  740. }
  741. static struct amba_id clcdfb_id_table[] = {
  742. {
  743. .id = 0x00041110,
  744. .mask = 0x000ffffe,
  745. },
  746. { 0, 0 },
  747. };
  748. MODULE_DEVICE_TABLE(amba, clcdfb_id_table);
  749. static struct amba_driver clcd_driver = {
  750. .drv = {
  751. .name = "clcd-pl11x",
  752. },
  753. .probe = clcdfb_probe,
  754. .remove = clcdfb_remove,
  755. .id_table = clcdfb_id_table,
  756. };
  757. static int __init amba_clcdfb_init(void)
  758. {
  759. if (fb_get_options("ambafb", NULL))
  760. return -ENODEV;
  761. return amba_driver_register(&clcd_driver);
  762. }
  763. module_init(amba_clcdfb_init);
  764. static void __exit amba_clcdfb_exit(void)
  765. {
  766. amba_driver_unregister(&clcd_driver);
  767. }
  768. module_exit(amba_clcdfb_exit);
  769. MODULE_DESCRIPTION("ARM PrimeCell PL110 CLCD core driver");
  770. MODULE_LICENSE("GPL");