8250_pci.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/platform_data/dma-dw.h>
  28. #include "8250.h"
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*probe)(struct pci_dev *dev);
  41. int (*init)(struct pci_dev *dev);
  42. int (*setup)(struct serial_private *,
  43. const struct pciserial_board *,
  44. struct uart_8250_port *, int);
  45. void (*exit)(struct pci_dev *dev);
  46. };
  47. #define PCI_NUM_BAR_RESOURCES 6
  48. struct serial_private {
  49. struct pci_dev *dev;
  50. unsigned int nr;
  51. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  52. struct pci_serial_quirk *quirk;
  53. int line[0];
  54. };
  55. static int pci_default_setup(struct serial_private*,
  56. const struct pciserial_board*, struct uart_8250_port *, int);
  57. static void moan_device(const char *str, struct pci_dev *dev)
  58. {
  59. dev_err(&dev->dev,
  60. "%s: %s\n"
  61. "Please send the output of lspci -vv, this\n"
  62. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  63. "manufacturer and name of serial board or\n"
  64. "modem board to rmk+serial@arm.linux.org.uk.\n",
  65. pci_name(dev), str, dev->vendor, dev->device,
  66. dev->subsystem_vendor, dev->subsystem_device);
  67. }
  68. static int
  69. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  70. int bar, int offset, int regshift)
  71. {
  72. struct pci_dev *dev = priv->dev;
  73. unsigned long base, len;
  74. if (bar >= PCI_NUM_BAR_RESOURCES)
  75. return -EINVAL;
  76. base = pci_resource_start(dev, bar);
  77. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  78. len = pci_resource_len(dev, bar);
  79. if (!priv->remapped_bar[bar])
  80. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  81. if (!priv->remapped_bar[bar])
  82. return -ENOMEM;
  83. port->port.iotype = UPIO_MEM;
  84. port->port.iobase = 0;
  85. port->port.mapbase = base + offset;
  86. port->port.membase = priv->remapped_bar[bar] + offset;
  87. port->port.regshift = regshift;
  88. } else {
  89. port->port.iotype = UPIO_PORT;
  90. port->port.iobase = base + offset;
  91. port->port.mapbase = 0;
  92. port->port.membase = NULL;
  93. port->port.regshift = 0;
  94. }
  95. return 0;
  96. }
  97. /*
  98. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  99. */
  100. static int addidata_apci7800_setup(struct serial_private *priv,
  101. const struct pciserial_board *board,
  102. struct uart_8250_port *port, int idx)
  103. {
  104. unsigned int bar = 0, offset = board->first_offset;
  105. bar = FL_GET_BASE(board->flags);
  106. if (idx < 2) {
  107. offset += idx * board->uart_offset;
  108. } else if ((idx >= 2) && (idx < 4)) {
  109. bar += 1;
  110. offset += ((idx - 2) * board->uart_offset);
  111. } else if ((idx >= 4) && (idx < 6)) {
  112. bar += 2;
  113. offset += ((idx - 4) * board->uart_offset);
  114. } else if (idx >= 6) {
  115. bar += 3;
  116. offset += ((idx - 6) * board->uart_offset);
  117. }
  118. return setup_port(priv, port, bar, offset, board->reg_shift);
  119. }
  120. /*
  121. * AFAVLAB uses a different mixture of BARs and offsets
  122. * Not that ugly ;) -- HW
  123. */
  124. static int
  125. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  126. struct uart_8250_port *port, int idx)
  127. {
  128. unsigned int bar, offset = board->first_offset;
  129. bar = FL_GET_BASE(board->flags);
  130. if (idx < 4)
  131. bar += idx;
  132. else {
  133. bar = 4;
  134. offset += (idx - 4) * board->uart_offset;
  135. }
  136. return setup_port(priv, port, bar, offset, board->reg_shift);
  137. }
  138. /*
  139. * HP's Remote Management Console. The Diva chip came in several
  140. * different versions. N-class, L2000 and A500 have two Diva chips, each
  141. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  142. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  143. * one Diva chip, but it has been expanded to 5 UARTs.
  144. */
  145. static int pci_hp_diva_init(struct pci_dev *dev)
  146. {
  147. int rc = 0;
  148. switch (dev->subsystem_device) {
  149. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  150. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  151. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  152. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  153. rc = 3;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  156. rc = 2;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  159. rc = 4;
  160. break;
  161. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  162. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  163. rc = 1;
  164. break;
  165. }
  166. return rc;
  167. }
  168. /*
  169. * HP's Diva chip puts the 4th/5th serial port further out, and
  170. * some serial ports are supposed to be hidden on certain models.
  171. */
  172. static int
  173. pci_hp_diva_setup(struct serial_private *priv,
  174. const struct pciserial_board *board,
  175. struct uart_8250_port *port, int idx)
  176. {
  177. unsigned int offset = board->first_offset;
  178. unsigned int bar = FL_GET_BASE(board->flags);
  179. switch (priv->dev->subsystem_device) {
  180. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  181. if (idx == 3)
  182. idx++;
  183. break;
  184. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  185. if (idx > 0)
  186. idx++;
  187. if (idx > 2)
  188. idx++;
  189. break;
  190. }
  191. if (idx > 2)
  192. offset = 0x18;
  193. offset += idx * board->uart_offset;
  194. return setup_port(priv, port, bar, offset, board->reg_shift);
  195. }
  196. /*
  197. * Added for EKF Intel i960 serial boards
  198. */
  199. static int pci_inteli960ni_init(struct pci_dev *dev)
  200. {
  201. unsigned long oldval;
  202. if (!(dev->subsystem_device & 0x1000))
  203. return -ENODEV;
  204. /* is firmware started? */
  205. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  206. if (oldval == 0x00001000L) { /* RESET value */
  207. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  208. return -ENODEV;
  209. }
  210. return 0;
  211. }
  212. /*
  213. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  214. * that the card interrupt be explicitly enabled or disabled. This
  215. * seems to be mainly needed on card using the PLX which also use I/O
  216. * mapped memory.
  217. */
  218. static int pci_plx9050_init(struct pci_dev *dev)
  219. {
  220. u8 irq_config;
  221. void __iomem *p;
  222. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  223. moan_device("no memory in bar 0", dev);
  224. return 0;
  225. }
  226. irq_config = 0x41;
  227. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  228. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  229. irq_config = 0x43;
  230. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  231. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  232. /*
  233. * As the megawolf cards have the int pins active
  234. * high, and have 2 UART chips, both ints must be
  235. * enabled on the 9050. Also, the UARTS are set in
  236. * 16450 mode by default, so we have to enable the
  237. * 16C950 'enhanced' mode so that we can use the
  238. * deep FIFOs
  239. */
  240. irq_config = 0x5b;
  241. /*
  242. * enable/disable interrupts
  243. */
  244. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  245. if (p == NULL)
  246. return -ENOMEM;
  247. writel(irq_config, p + 0x4c);
  248. /*
  249. * Read the register back to ensure that it took effect.
  250. */
  251. readl(p + 0x4c);
  252. iounmap(p);
  253. return 0;
  254. }
  255. static void pci_plx9050_exit(struct pci_dev *dev)
  256. {
  257. u8 __iomem *p;
  258. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  259. return;
  260. /*
  261. * disable interrupts
  262. */
  263. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  264. if (p != NULL) {
  265. writel(0, p + 0x4c);
  266. /*
  267. * Read the register back to ensure that it took effect.
  268. */
  269. readl(p + 0x4c);
  270. iounmap(p);
  271. }
  272. }
  273. #define NI8420_INT_ENABLE_REG 0x38
  274. #define NI8420_INT_ENABLE_BIT 0x2000
  275. static void pci_ni8420_exit(struct pci_dev *dev)
  276. {
  277. void __iomem *p;
  278. unsigned long base, len;
  279. unsigned int bar = 0;
  280. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  281. moan_device("no memory in bar", dev);
  282. return;
  283. }
  284. base = pci_resource_start(dev, bar);
  285. len = pci_resource_len(dev, bar);
  286. p = ioremap_nocache(base, len);
  287. if (p == NULL)
  288. return;
  289. /* Disable the CPU Interrupt */
  290. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  291. p + NI8420_INT_ENABLE_REG);
  292. iounmap(p);
  293. }
  294. /* MITE registers */
  295. #define MITE_IOWBSR1 0xc4
  296. #define MITE_IOWCR1 0xf4
  297. #define MITE_LCIMR1 0x08
  298. #define MITE_LCIMR2 0x10
  299. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  300. static void pci_ni8430_exit(struct pci_dev *dev)
  301. {
  302. void __iomem *p;
  303. unsigned long base, len;
  304. unsigned int bar = 0;
  305. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  306. moan_device("no memory in bar", dev);
  307. return;
  308. }
  309. base = pci_resource_start(dev, bar);
  310. len = pci_resource_len(dev, bar);
  311. p = ioremap_nocache(base, len);
  312. if (p == NULL)
  313. return;
  314. /* Disable the CPU Interrupt */
  315. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  316. iounmap(p);
  317. }
  318. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  319. static int
  320. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  321. struct uart_8250_port *port, int idx)
  322. {
  323. unsigned int bar, offset = board->first_offset;
  324. bar = 0;
  325. if (idx < 4) {
  326. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  327. offset += idx * board->uart_offset;
  328. } else if (idx < 8) {
  329. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  330. offset += idx * board->uart_offset + 0xC00;
  331. } else /* we have only 8 ports on PMC-OCTALPRO */
  332. return 1;
  333. return setup_port(priv, port, bar, offset, board->reg_shift);
  334. }
  335. /*
  336. * This does initialization for PMC OCTALPRO cards:
  337. * maps the device memory, resets the UARTs (needed, bc
  338. * if the module is removed and inserted again, the card
  339. * is in the sleep mode) and enables global interrupt.
  340. */
  341. /* global control register offset for SBS PMC-OctalPro */
  342. #define OCT_REG_CR_OFF 0x500
  343. static int sbs_init(struct pci_dev *dev)
  344. {
  345. u8 __iomem *p;
  346. p = pci_ioremap_bar(dev, 0);
  347. if (p == NULL)
  348. return -ENOMEM;
  349. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  350. writeb(0x10, p + OCT_REG_CR_OFF);
  351. udelay(50);
  352. writeb(0x0, p + OCT_REG_CR_OFF);
  353. /* Set bit-2 (INTENABLE) of Control Register */
  354. writeb(0x4, p + OCT_REG_CR_OFF);
  355. iounmap(p);
  356. return 0;
  357. }
  358. /*
  359. * Disables the global interrupt of PMC-OctalPro
  360. */
  361. static void sbs_exit(struct pci_dev *dev)
  362. {
  363. u8 __iomem *p;
  364. p = pci_ioremap_bar(dev, 0);
  365. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  366. if (p != NULL)
  367. writeb(0, p + OCT_REG_CR_OFF);
  368. iounmap(p);
  369. }
  370. /*
  371. * SIIG serial cards have an PCI interface chip which also controls
  372. * the UART clocking frequency. Each UART can be clocked independently
  373. * (except cards equipped with 4 UARTs) and initial clocking settings
  374. * are stored in the EEPROM chip. It can cause problems because this
  375. * version of serial driver doesn't support differently clocked UART's
  376. * on single PCI card. To prevent this, initialization functions set
  377. * high frequency clocking for all UART's on given card. It is safe (I
  378. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  379. * with other OSes (like M$ DOS).
  380. *
  381. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  382. *
  383. * There is two family of SIIG serial cards with different PCI
  384. * interface chip and different configuration methods:
  385. * - 10x cards have control registers in IO and/or memory space;
  386. * - 20x cards have control registers in standard PCI configuration space.
  387. *
  388. * Note: all 10x cards have PCI device ids 0x10..
  389. * all 20x cards have PCI device ids 0x20..
  390. *
  391. * There are also Quartet Serial cards which use Oxford Semiconductor
  392. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  393. *
  394. * Note: some SIIG cards are probed by the parport_serial object.
  395. */
  396. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  397. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  398. static int pci_siig10x_init(struct pci_dev *dev)
  399. {
  400. u16 data;
  401. void __iomem *p;
  402. switch (dev->device & 0xfff8) {
  403. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  404. data = 0xffdf;
  405. break;
  406. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  407. data = 0xf7ff;
  408. break;
  409. default: /* 1S1P, 4S */
  410. data = 0xfffb;
  411. break;
  412. }
  413. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  414. if (p == NULL)
  415. return -ENOMEM;
  416. writew(readw(p + 0x28) & data, p + 0x28);
  417. readw(p + 0x28);
  418. iounmap(p);
  419. return 0;
  420. }
  421. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  422. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  423. static int pci_siig20x_init(struct pci_dev *dev)
  424. {
  425. u8 data;
  426. /* Change clock frequency for the first UART. */
  427. pci_read_config_byte(dev, 0x6f, &data);
  428. pci_write_config_byte(dev, 0x6f, data & 0xef);
  429. /* If this card has 2 UART, we have to do the same with second UART. */
  430. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  431. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  432. pci_read_config_byte(dev, 0x73, &data);
  433. pci_write_config_byte(dev, 0x73, data & 0xef);
  434. }
  435. return 0;
  436. }
  437. static int pci_siig_init(struct pci_dev *dev)
  438. {
  439. unsigned int type = dev->device & 0xff00;
  440. if (type == 0x1000)
  441. return pci_siig10x_init(dev);
  442. else if (type == 0x2000)
  443. return pci_siig20x_init(dev);
  444. moan_device("Unknown SIIG card", dev);
  445. return -ENODEV;
  446. }
  447. static int pci_siig_setup(struct serial_private *priv,
  448. const struct pciserial_board *board,
  449. struct uart_8250_port *port, int idx)
  450. {
  451. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  452. if (idx > 3) {
  453. bar = 4;
  454. offset = (idx - 4) * 8;
  455. }
  456. return setup_port(priv, port, bar, offset, 0);
  457. }
  458. /*
  459. * Timedia has an explosion of boards, and to avoid the PCI table from
  460. * growing *huge*, we use this function to collapse some 70 entries
  461. * in the PCI table into one, for sanity's and compactness's sake.
  462. */
  463. static const unsigned short timedia_single_port[] = {
  464. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  465. };
  466. static const unsigned short timedia_dual_port[] = {
  467. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  468. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  469. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  470. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  471. 0xD079, 0
  472. };
  473. static const unsigned short timedia_quad_port[] = {
  474. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  475. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  476. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  477. 0xB157, 0
  478. };
  479. static const unsigned short timedia_eight_port[] = {
  480. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  481. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  482. };
  483. static const struct timedia_struct {
  484. int num;
  485. const unsigned short *ids;
  486. } timedia_data[] = {
  487. { 1, timedia_single_port },
  488. { 2, timedia_dual_port },
  489. { 4, timedia_quad_port },
  490. { 8, timedia_eight_port }
  491. };
  492. /*
  493. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  494. * listing them individually, this driver merely grabs them all with
  495. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  496. * and should be left free to be claimed by parport_serial instead.
  497. */
  498. static int pci_timedia_probe(struct pci_dev *dev)
  499. {
  500. /*
  501. * Check the third digit of the subdevice ID
  502. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  503. */
  504. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  505. dev_info(&dev->dev,
  506. "ignoring Timedia subdevice %04x for parport_serial\n",
  507. dev->subsystem_device);
  508. return -ENODEV;
  509. }
  510. return 0;
  511. }
  512. static int pci_timedia_init(struct pci_dev *dev)
  513. {
  514. const unsigned short *ids;
  515. int i, j;
  516. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  517. ids = timedia_data[i].ids;
  518. for (j = 0; ids[j]; j++)
  519. if (dev->subsystem_device == ids[j])
  520. return timedia_data[i].num;
  521. }
  522. return 0;
  523. }
  524. /*
  525. * Timedia/SUNIX uses a mixture of BARs and offsets
  526. * Ugh, this is ugly as all hell --- TYT
  527. */
  528. static int
  529. pci_timedia_setup(struct serial_private *priv,
  530. const struct pciserial_board *board,
  531. struct uart_8250_port *port, int idx)
  532. {
  533. unsigned int bar = 0, offset = board->first_offset;
  534. switch (idx) {
  535. case 0:
  536. bar = 0;
  537. break;
  538. case 1:
  539. offset = board->uart_offset;
  540. bar = 0;
  541. break;
  542. case 2:
  543. bar = 1;
  544. break;
  545. case 3:
  546. offset = board->uart_offset;
  547. /* FALLTHROUGH */
  548. case 4: /* BAR 2 */
  549. case 5: /* BAR 3 */
  550. case 6: /* BAR 4 */
  551. case 7: /* BAR 5 */
  552. bar = idx - 2;
  553. }
  554. return setup_port(priv, port, bar, offset, board->reg_shift);
  555. }
  556. /*
  557. * Some Titan cards are also a little weird
  558. */
  559. static int
  560. titan_400l_800l_setup(struct serial_private *priv,
  561. const struct pciserial_board *board,
  562. struct uart_8250_port *port, int idx)
  563. {
  564. unsigned int bar, offset = board->first_offset;
  565. switch (idx) {
  566. case 0:
  567. bar = 1;
  568. break;
  569. case 1:
  570. bar = 2;
  571. break;
  572. default:
  573. bar = 4;
  574. offset = (idx - 2) * board->uart_offset;
  575. }
  576. return setup_port(priv, port, bar, offset, board->reg_shift);
  577. }
  578. static int pci_xircom_init(struct pci_dev *dev)
  579. {
  580. msleep(100);
  581. return 0;
  582. }
  583. static int pci_ni8420_init(struct pci_dev *dev)
  584. {
  585. void __iomem *p;
  586. unsigned long base, len;
  587. unsigned int bar = 0;
  588. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  589. moan_device("no memory in bar", dev);
  590. return 0;
  591. }
  592. base = pci_resource_start(dev, bar);
  593. len = pci_resource_len(dev, bar);
  594. p = ioremap_nocache(base, len);
  595. if (p == NULL)
  596. return -ENOMEM;
  597. /* Enable CPU Interrupt */
  598. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  599. p + NI8420_INT_ENABLE_REG);
  600. iounmap(p);
  601. return 0;
  602. }
  603. #define MITE_IOWBSR1_WSIZE 0xa
  604. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  605. #define MITE_IOWBSR1_WENAB (1 << 7)
  606. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  607. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  608. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  609. static int pci_ni8430_init(struct pci_dev *dev)
  610. {
  611. void __iomem *p;
  612. unsigned long base, len;
  613. u32 device_window;
  614. unsigned int bar = 0;
  615. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  616. moan_device("no memory in bar", dev);
  617. return 0;
  618. }
  619. base = pci_resource_start(dev, bar);
  620. len = pci_resource_len(dev, bar);
  621. p = ioremap_nocache(base, len);
  622. if (p == NULL)
  623. return -ENOMEM;
  624. /* Set device window address and size in BAR0 */
  625. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  626. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  627. writel(device_window, p + MITE_IOWBSR1);
  628. /* Set window access to go to RAMSEL IO address space */
  629. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  630. p + MITE_IOWCR1);
  631. /* Enable IO Bus Interrupt 0 */
  632. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  633. /* Enable CPU Interrupt */
  634. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  635. iounmap(p);
  636. return 0;
  637. }
  638. /* UART Port Control Register */
  639. #define NI8430_PORTCON 0x0f
  640. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  641. static int
  642. pci_ni8430_setup(struct serial_private *priv,
  643. const struct pciserial_board *board,
  644. struct uart_8250_port *port, int idx)
  645. {
  646. void __iomem *p;
  647. unsigned long base, len;
  648. unsigned int bar, offset = board->first_offset;
  649. if (idx >= board->num_ports)
  650. return 1;
  651. bar = FL_GET_BASE(board->flags);
  652. offset += idx * board->uart_offset;
  653. base = pci_resource_start(priv->dev, bar);
  654. len = pci_resource_len(priv->dev, bar);
  655. p = ioremap_nocache(base, len);
  656. /* enable the transceiver */
  657. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  658. p + offset + NI8430_PORTCON);
  659. iounmap(p);
  660. return setup_port(priv, port, bar, offset, board->reg_shift);
  661. }
  662. static int pci_netmos_9900_setup(struct serial_private *priv,
  663. const struct pciserial_board *board,
  664. struct uart_8250_port *port, int idx)
  665. {
  666. unsigned int bar;
  667. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  668. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  669. /* netmos apparently orders BARs by datasheet layout, so serial
  670. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  671. */
  672. bar = 3 * idx;
  673. return setup_port(priv, port, bar, 0, board->reg_shift);
  674. } else {
  675. return pci_default_setup(priv, board, port, idx);
  676. }
  677. }
  678. /* the 99xx series comes with a range of device IDs and a variety
  679. * of capabilities:
  680. *
  681. * 9900 has varying capabilities and can cascade to sub-controllers
  682. * (cascading should be purely internal)
  683. * 9904 is hardwired with 4 serial ports
  684. * 9912 and 9922 are hardwired with 2 serial ports
  685. */
  686. static int pci_netmos_9900_numports(struct pci_dev *dev)
  687. {
  688. unsigned int c = dev->class;
  689. unsigned int pi;
  690. unsigned short sub_serports;
  691. pi = (c & 0xff);
  692. if (pi == 2) {
  693. return 1;
  694. } else if ((pi == 0) &&
  695. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  696. /* two possibilities: 0x30ps encodes number of parallel and
  697. * serial ports, or 0x1000 indicates *something*. This is not
  698. * immediately obvious, since the 2s1p+4s configuration seems
  699. * to offer all functionality on functions 0..2, while still
  700. * advertising the same function 3 as the 4s+2s1p config.
  701. */
  702. sub_serports = dev->subsystem_device & 0xf;
  703. if (sub_serports > 0) {
  704. return sub_serports;
  705. } else {
  706. dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  707. return 0;
  708. }
  709. }
  710. moan_device("unknown NetMos/Mostech program interface", dev);
  711. return 0;
  712. }
  713. static int pci_netmos_init(struct pci_dev *dev)
  714. {
  715. /* subdevice 0x00PS means <P> parallel, <S> serial */
  716. unsigned int num_serial = dev->subsystem_device & 0xf;
  717. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  718. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  719. return 0;
  720. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  721. dev->subsystem_device == 0x0299)
  722. return 0;
  723. switch (dev->device) { /* FALLTHROUGH on all */
  724. case PCI_DEVICE_ID_NETMOS_9904:
  725. case PCI_DEVICE_ID_NETMOS_9912:
  726. case PCI_DEVICE_ID_NETMOS_9922:
  727. case PCI_DEVICE_ID_NETMOS_9900:
  728. num_serial = pci_netmos_9900_numports(dev);
  729. break;
  730. default:
  731. if (num_serial == 0 ) {
  732. moan_device("unknown NetMos/Mostech device", dev);
  733. }
  734. }
  735. if (num_serial == 0)
  736. return -ENODEV;
  737. return num_serial;
  738. }
  739. /*
  740. * These chips are available with optionally one parallel port and up to
  741. * two serial ports. Unfortunately they all have the same product id.
  742. *
  743. * Basic configuration is done over a region of 32 I/O ports. The base
  744. * ioport is called INTA or INTC, depending on docs/other drivers.
  745. *
  746. * The region of the 32 I/O ports is configured in POSIO0R...
  747. */
  748. /* registers */
  749. #define ITE_887x_MISCR 0x9c
  750. #define ITE_887x_INTCBAR 0x78
  751. #define ITE_887x_UARTBAR 0x7c
  752. #define ITE_887x_PS0BAR 0x10
  753. #define ITE_887x_POSIO0 0x60
  754. /* I/O space size */
  755. #define ITE_887x_IOSIZE 32
  756. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  757. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  758. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  759. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  760. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  761. #define ITE_887x_POSIO_SPEED (3 << 29)
  762. /* enable IO_Space bit */
  763. #define ITE_887x_POSIO_ENABLE (1 << 31)
  764. static int pci_ite887x_init(struct pci_dev *dev)
  765. {
  766. /* inta_addr are the configuration addresses of the ITE */
  767. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  768. 0x200, 0x280, 0 };
  769. int ret, i, type;
  770. struct resource *iobase = NULL;
  771. u32 miscr, uartbar, ioport;
  772. /* search for the base-ioport */
  773. i = 0;
  774. while (inta_addr[i] && iobase == NULL) {
  775. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  776. "ite887x");
  777. if (iobase != NULL) {
  778. /* write POSIO0R - speed | size | ioport */
  779. pci_write_config_dword(dev, ITE_887x_POSIO0,
  780. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  781. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  782. /* write INTCBAR - ioport */
  783. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  784. inta_addr[i]);
  785. ret = inb(inta_addr[i]);
  786. if (ret != 0xff) {
  787. /* ioport connected */
  788. break;
  789. }
  790. release_region(iobase->start, ITE_887x_IOSIZE);
  791. iobase = NULL;
  792. }
  793. i++;
  794. }
  795. if (!inta_addr[i]) {
  796. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  797. return -ENODEV;
  798. }
  799. /* start of undocumented type checking (see parport_pc.c) */
  800. type = inb(iobase->start + 0x18) & 0x0f;
  801. switch (type) {
  802. case 0x2: /* ITE8871 (1P) */
  803. case 0xa: /* ITE8875 (1P) */
  804. ret = 0;
  805. break;
  806. case 0xe: /* ITE8872 (2S1P) */
  807. ret = 2;
  808. break;
  809. case 0x6: /* ITE8873 (1S) */
  810. ret = 1;
  811. break;
  812. case 0x8: /* ITE8874 (2S) */
  813. ret = 2;
  814. break;
  815. default:
  816. moan_device("Unknown ITE887x", dev);
  817. ret = -ENODEV;
  818. }
  819. /* configure all serial ports */
  820. for (i = 0; i < ret; i++) {
  821. /* read the I/O port from the device */
  822. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  823. &ioport);
  824. ioport &= 0x0000FF00; /* the actual base address */
  825. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  826. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  827. ITE_887x_POSIO_IOSIZE_8 | ioport);
  828. /* write the ioport to the UARTBAR */
  829. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  830. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  831. uartbar |= (ioport << (16 * i)); /* set the ioport */
  832. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  833. /* get current config */
  834. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  835. /* disable interrupts (UARTx_Routing[3:0]) */
  836. miscr &= ~(0xf << (12 - 4 * i));
  837. /* activate the UART (UARTx_En) */
  838. miscr |= 1 << (23 - i);
  839. /* write new config with activated UART */
  840. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  841. }
  842. if (ret <= 0) {
  843. /* the device has no UARTs if we get here */
  844. release_region(iobase->start, ITE_887x_IOSIZE);
  845. }
  846. return ret;
  847. }
  848. static void pci_ite887x_exit(struct pci_dev *dev)
  849. {
  850. u32 ioport;
  851. /* the ioport is bit 0-15 in POSIO0R */
  852. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  853. ioport &= 0xffff;
  854. release_region(ioport, ITE_887x_IOSIZE);
  855. }
  856. /*
  857. * Oxford Semiconductor Inc.
  858. * Check that device is part of the Tornado range of devices, then determine
  859. * the number of ports available on the device.
  860. */
  861. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  862. {
  863. u8 __iomem *p;
  864. unsigned long deviceID;
  865. unsigned int number_uarts = 0;
  866. /* OxSemi Tornado devices are all 0xCxxx */
  867. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  868. (dev->device & 0xF000) != 0xC000)
  869. return 0;
  870. p = pci_iomap(dev, 0, 5);
  871. if (p == NULL)
  872. return -ENOMEM;
  873. deviceID = ioread32(p);
  874. /* Tornado device */
  875. if (deviceID == 0x07000200) {
  876. number_uarts = ioread8(p + 4);
  877. dev_dbg(&dev->dev,
  878. "%d ports detected on Oxford PCI Express device\n",
  879. number_uarts);
  880. }
  881. pci_iounmap(dev, p);
  882. return number_uarts;
  883. }
  884. static int pci_asix_setup(struct serial_private *priv,
  885. const struct pciserial_board *board,
  886. struct uart_8250_port *port, int idx)
  887. {
  888. port->bugs |= UART_BUG_PARITY;
  889. return pci_default_setup(priv, board, port, idx);
  890. }
  891. /* Quatech devices have their own extra interface features */
  892. struct quatech_feature {
  893. u16 devid;
  894. bool amcc;
  895. };
  896. #define QPCR_TEST_FOR1 0x3F
  897. #define QPCR_TEST_GET1 0x00
  898. #define QPCR_TEST_FOR2 0x40
  899. #define QPCR_TEST_GET2 0x40
  900. #define QPCR_TEST_FOR3 0x80
  901. #define QPCR_TEST_GET3 0x40
  902. #define QPCR_TEST_FOR4 0xC0
  903. #define QPCR_TEST_GET4 0x80
  904. #define QOPR_CLOCK_X1 0x0000
  905. #define QOPR_CLOCK_X2 0x0001
  906. #define QOPR_CLOCK_X4 0x0002
  907. #define QOPR_CLOCK_X8 0x0003
  908. #define QOPR_CLOCK_RATE_MASK 0x0003
  909. static struct quatech_feature quatech_cards[] = {
  910. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  911. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  914. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  915. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  916. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  919. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  920. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  921. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  924. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  925. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  927. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  928. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  929. { 0, }
  930. };
  931. static int pci_quatech_amcc(u16 devid)
  932. {
  933. struct quatech_feature *qf = &quatech_cards[0];
  934. while (qf->devid) {
  935. if (qf->devid == devid)
  936. return qf->amcc;
  937. qf++;
  938. }
  939. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  940. return 0;
  941. };
  942. static int pci_quatech_rqopr(struct uart_8250_port *port)
  943. {
  944. unsigned long base = port->port.iobase;
  945. u8 LCR, val;
  946. LCR = inb(base + UART_LCR);
  947. outb(0xBF, base + UART_LCR);
  948. val = inb(base + UART_SCR);
  949. outb(LCR, base + UART_LCR);
  950. return val;
  951. }
  952. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  953. {
  954. unsigned long base = port->port.iobase;
  955. u8 LCR, val;
  956. LCR = inb(base + UART_LCR);
  957. outb(0xBF, base + UART_LCR);
  958. val = inb(base + UART_SCR);
  959. outb(qopr, base + UART_SCR);
  960. outb(LCR, base + UART_LCR);
  961. }
  962. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  963. {
  964. unsigned long base = port->port.iobase;
  965. u8 LCR, val, qmcr;
  966. LCR = inb(base + UART_LCR);
  967. outb(0xBF, base + UART_LCR);
  968. val = inb(base + UART_SCR);
  969. outb(val | 0x10, base + UART_SCR);
  970. qmcr = inb(base + UART_MCR);
  971. outb(val, base + UART_SCR);
  972. outb(LCR, base + UART_LCR);
  973. return qmcr;
  974. }
  975. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  976. {
  977. unsigned long base = port->port.iobase;
  978. u8 LCR, val;
  979. LCR = inb(base + UART_LCR);
  980. outb(0xBF, base + UART_LCR);
  981. val = inb(base + UART_SCR);
  982. outb(val | 0x10, base + UART_SCR);
  983. outb(qmcr, base + UART_MCR);
  984. outb(val, base + UART_SCR);
  985. outb(LCR, base + UART_LCR);
  986. }
  987. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  988. {
  989. unsigned long base = port->port.iobase;
  990. u8 LCR, val;
  991. LCR = inb(base + UART_LCR);
  992. outb(0xBF, base + UART_LCR);
  993. val = inb(base + UART_SCR);
  994. if (val & 0x20) {
  995. outb(0x80, UART_LCR);
  996. if (!(inb(UART_SCR) & 0x20)) {
  997. outb(LCR, base + UART_LCR);
  998. return 1;
  999. }
  1000. }
  1001. return 0;
  1002. }
  1003. static int pci_quatech_test(struct uart_8250_port *port)
  1004. {
  1005. u8 reg;
  1006. u8 qopr = pci_quatech_rqopr(port);
  1007. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1008. reg = pci_quatech_rqopr(port) & 0xC0;
  1009. if (reg != QPCR_TEST_GET1)
  1010. return -EINVAL;
  1011. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1012. reg = pci_quatech_rqopr(port) & 0xC0;
  1013. if (reg != QPCR_TEST_GET2)
  1014. return -EINVAL;
  1015. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1016. reg = pci_quatech_rqopr(port) & 0xC0;
  1017. if (reg != QPCR_TEST_GET3)
  1018. return -EINVAL;
  1019. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1020. reg = pci_quatech_rqopr(port) & 0xC0;
  1021. if (reg != QPCR_TEST_GET4)
  1022. return -EINVAL;
  1023. pci_quatech_wqopr(port, qopr);
  1024. return 0;
  1025. }
  1026. static int pci_quatech_clock(struct uart_8250_port *port)
  1027. {
  1028. u8 qopr, reg, set;
  1029. unsigned long clock;
  1030. if (pci_quatech_test(port) < 0)
  1031. return 1843200;
  1032. qopr = pci_quatech_rqopr(port);
  1033. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1034. reg = pci_quatech_rqopr(port);
  1035. if (reg & QOPR_CLOCK_X8) {
  1036. clock = 1843200;
  1037. goto out;
  1038. }
  1039. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1040. reg = pci_quatech_rqopr(port);
  1041. if (!(reg & QOPR_CLOCK_X8)) {
  1042. clock = 1843200;
  1043. goto out;
  1044. }
  1045. reg &= QOPR_CLOCK_X8;
  1046. if (reg == QOPR_CLOCK_X2) {
  1047. clock = 3685400;
  1048. set = QOPR_CLOCK_X2;
  1049. } else if (reg == QOPR_CLOCK_X4) {
  1050. clock = 7372800;
  1051. set = QOPR_CLOCK_X4;
  1052. } else if (reg == QOPR_CLOCK_X8) {
  1053. clock = 14745600;
  1054. set = QOPR_CLOCK_X8;
  1055. } else {
  1056. clock = 1843200;
  1057. set = QOPR_CLOCK_X1;
  1058. }
  1059. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1060. qopr |= set;
  1061. out:
  1062. pci_quatech_wqopr(port, qopr);
  1063. return clock;
  1064. }
  1065. static int pci_quatech_rs422(struct uart_8250_port *port)
  1066. {
  1067. u8 qmcr;
  1068. int rs422 = 0;
  1069. if (!pci_quatech_has_qmcr(port))
  1070. return 0;
  1071. qmcr = pci_quatech_rqmcr(port);
  1072. pci_quatech_wqmcr(port, 0xFF);
  1073. if (pci_quatech_rqmcr(port))
  1074. rs422 = 1;
  1075. pci_quatech_wqmcr(port, qmcr);
  1076. return rs422;
  1077. }
  1078. static int pci_quatech_init(struct pci_dev *dev)
  1079. {
  1080. if (pci_quatech_amcc(dev->device)) {
  1081. unsigned long base = pci_resource_start(dev, 0);
  1082. if (base) {
  1083. u32 tmp;
  1084. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1085. tmp = inl(base + 0x3c);
  1086. outl(tmp | 0x01000000, base + 0x3c);
  1087. outl(tmp &= ~0x01000000, base + 0x3c);
  1088. }
  1089. }
  1090. return 0;
  1091. }
  1092. static int pci_quatech_setup(struct serial_private *priv,
  1093. const struct pciserial_board *board,
  1094. struct uart_8250_port *port, int idx)
  1095. {
  1096. /* Needed by pci_quatech calls below */
  1097. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1098. /* Set up the clocking */
  1099. port->port.uartclk = pci_quatech_clock(port);
  1100. /* For now just warn about RS422 */
  1101. if (pci_quatech_rs422(port))
  1102. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1103. return pci_default_setup(priv, board, port, idx);
  1104. }
  1105. static void pci_quatech_exit(struct pci_dev *dev)
  1106. {
  1107. }
  1108. static int pci_default_setup(struct serial_private *priv,
  1109. const struct pciserial_board *board,
  1110. struct uart_8250_port *port, int idx)
  1111. {
  1112. unsigned int bar, offset = board->first_offset, maxnr;
  1113. bar = FL_GET_BASE(board->flags);
  1114. if (board->flags & FL_BASE_BARS)
  1115. bar += idx;
  1116. else
  1117. offset += idx * board->uart_offset;
  1118. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1119. (board->reg_shift + 3);
  1120. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1121. return 1;
  1122. return setup_port(priv, port, bar, offset, board->reg_shift);
  1123. }
  1124. static int pci_pericom_setup(struct serial_private *priv,
  1125. const struct pciserial_board *board,
  1126. struct uart_8250_port *port, int idx)
  1127. {
  1128. unsigned int bar, offset = board->first_offset, maxnr;
  1129. bar = FL_GET_BASE(board->flags);
  1130. if (board->flags & FL_BASE_BARS)
  1131. bar += idx;
  1132. else
  1133. offset += idx * board->uart_offset;
  1134. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1135. (board->reg_shift + 3);
  1136. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1137. return 1;
  1138. port->port.uartclk = 14745600;
  1139. return setup_port(priv, port, bar, offset, board->reg_shift);
  1140. }
  1141. static int
  1142. ce4100_serial_setup(struct serial_private *priv,
  1143. const struct pciserial_board *board,
  1144. struct uart_8250_port *port, int idx)
  1145. {
  1146. int ret;
  1147. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1148. port->port.iotype = UPIO_MEM32;
  1149. port->port.type = PORT_XSCALE;
  1150. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1151. port->port.regshift = 2;
  1152. return ret;
  1153. }
  1154. #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
  1155. #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
  1156. #define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
  1157. #define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
  1158. #define BYT_PRV_CLK 0x800
  1159. #define BYT_PRV_CLK_EN (1 << 0)
  1160. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  1161. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  1162. #define BYT_PRV_CLK_UPDATE (1 << 31)
  1163. #define BYT_TX_OVF_INT 0x820
  1164. #define BYT_TX_OVF_INT_MASK (1 << 1)
  1165. static void
  1166. byt_set_termios(struct uart_port *p, struct ktermios *termios,
  1167. struct ktermios *old)
  1168. {
  1169. unsigned int baud = tty_termios_baud_rate(termios);
  1170. unsigned int m, n;
  1171. u32 reg;
  1172. /*
  1173. * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
  1174. * dividers must be adjusted.
  1175. *
  1176. * uartclk = (m / n) * 100 MHz, where m <= n
  1177. */
  1178. switch (baud) {
  1179. case 500000:
  1180. case 1000000:
  1181. case 2000000:
  1182. case 4000000:
  1183. m = 64;
  1184. n = 100;
  1185. p->uartclk = 64000000;
  1186. break;
  1187. case 3500000:
  1188. m = 56;
  1189. n = 100;
  1190. p->uartclk = 56000000;
  1191. break;
  1192. case 1500000:
  1193. case 3000000:
  1194. m = 48;
  1195. n = 100;
  1196. p->uartclk = 48000000;
  1197. break;
  1198. case 2500000:
  1199. m = 40;
  1200. n = 100;
  1201. p->uartclk = 40000000;
  1202. break;
  1203. default:
  1204. m = 2304;
  1205. n = 3125;
  1206. p->uartclk = 73728000;
  1207. }
  1208. /* Reset the clock */
  1209. reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
  1210. writel(reg, p->membase + BYT_PRV_CLK);
  1211. reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
  1212. writel(reg, p->membase + BYT_PRV_CLK);
  1213. serial8250_do_set_termios(p, termios, old);
  1214. }
  1215. static bool byt_dma_filter(struct dma_chan *chan, void *param)
  1216. {
  1217. struct dw_dma_slave *dws = param;
  1218. if (dws->dma_dev != chan->device->dev)
  1219. return false;
  1220. chan->private = dws;
  1221. return true;
  1222. }
  1223. static int
  1224. byt_serial_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. struct pci_dev *pdev = priv->dev;
  1229. struct device *dev = port->port.dev;
  1230. struct uart_8250_dma *dma;
  1231. struct dw_dma_slave *tx_param, *rx_param;
  1232. struct pci_dev *dma_dev;
  1233. int ret;
  1234. dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
  1235. if (!dma)
  1236. return -ENOMEM;
  1237. tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
  1238. if (!tx_param)
  1239. return -ENOMEM;
  1240. rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
  1241. if (!rx_param)
  1242. return -ENOMEM;
  1243. switch (pdev->device) {
  1244. case PCI_DEVICE_ID_INTEL_BYT_UART1:
  1245. case PCI_DEVICE_ID_INTEL_BSW_UART1:
  1246. rx_param->src_id = 3;
  1247. tx_param->dst_id = 2;
  1248. break;
  1249. case PCI_DEVICE_ID_INTEL_BYT_UART2:
  1250. case PCI_DEVICE_ID_INTEL_BSW_UART2:
  1251. rx_param->src_id = 5;
  1252. tx_param->dst_id = 4;
  1253. break;
  1254. default:
  1255. return -EINVAL;
  1256. }
  1257. rx_param->src_master = 1;
  1258. rx_param->dst_master = 0;
  1259. dma->rxconf.src_maxburst = 16;
  1260. tx_param->src_master = 1;
  1261. tx_param->dst_master = 0;
  1262. dma->txconf.dst_maxburst = 16;
  1263. dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
  1264. rx_param->dma_dev = &dma_dev->dev;
  1265. tx_param->dma_dev = &dma_dev->dev;
  1266. dma->fn = byt_dma_filter;
  1267. dma->rx_param = rx_param;
  1268. dma->tx_param = tx_param;
  1269. ret = pci_default_setup(priv, board, port, idx);
  1270. port->port.iotype = UPIO_MEM;
  1271. port->port.type = PORT_16550A;
  1272. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1273. port->port.set_termios = byt_set_termios;
  1274. port->port.fifosize = 64;
  1275. port->tx_loadsz = 64;
  1276. port->dma = dma;
  1277. port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
  1278. /* Disable Tx counter interrupts */
  1279. writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
  1280. return ret;
  1281. }
  1282. static int
  1283. pci_omegapci_setup(struct serial_private *priv,
  1284. const struct pciserial_board *board,
  1285. struct uart_8250_port *port, int idx)
  1286. {
  1287. return setup_port(priv, port, 2, idx * 8, 0);
  1288. }
  1289. static int
  1290. pci_brcm_trumanage_setup(struct serial_private *priv,
  1291. const struct pciserial_board *board,
  1292. struct uart_8250_port *port, int idx)
  1293. {
  1294. int ret = pci_default_setup(priv, board, port, idx);
  1295. port->port.type = PORT_BRCM_TRUMANAGE;
  1296. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1297. return ret;
  1298. }
  1299. static int pci_fintek_setup(struct serial_private *priv,
  1300. const struct pciserial_board *board,
  1301. struct uart_8250_port *port, int idx)
  1302. {
  1303. struct pci_dev *pdev = priv->dev;
  1304. unsigned long base;
  1305. unsigned long iobase;
  1306. unsigned long ciobase = 0;
  1307. u8 config_base;
  1308. /*
  1309. * We are supposed to be able to read these from the PCI config space,
  1310. * but the values there don't seem to match what we need to use, so
  1311. * just use these hard-coded values for now, as they are correct.
  1312. */
  1313. switch (idx) {
  1314. case 0: iobase = 0xe000; config_base = 0x40; break;
  1315. case 1: iobase = 0xe008; config_base = 0x48; break;
  1316. case 2: iobase = 0xe010; config_base = 0x50; break;
  1317. case 3: iobase = 0xe018; config_base = 0x58; break;
  1318. case 4: iobase = 0xe020; config_base = 0x60; break;
  1319. case 5: iobase = 0xe028; config_base = 0x68; break;
  1320. case 6: iobase = 0xe030; config_base = 0x70; break;
  1321. case 7: iobase = 0xe038; config_base = 0x78; break;
  1322. case 8: iobase = 0xe040; config_base = 0x80; break;
  1323. case 9: iobase = 0xe048; config_base = 0x88; break;
  1324. case 10: iobase = 0xe050; config_base = 0x90; break;
  1325. case 11: iobase = 0xe058; config_base = 0x98; break;
  1326. default:
  1327. /* Unknown number of ports, get out of here */
  1328. return -EINVAL;
  1329. }
  1330. if (idx < 4) {
  1331. base = pci_resource_start(priv->dev, 3);
  1332. ciobase = (int)(base + (0x8 * idx));
  1333. }
  1334. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx ciobase=0x%lx config_base=0x%2x\n",
  1335. __func__, idx, iobase, ciobase, config_base);
  1336. /* Enable UART I/O port */
  1337. pci_write_config_byte(pdev, config_base + 0x00, 0x01);
  1338. /* Select 128-byte FIFO and 8x FIFO threshold */
  1339. pci_write_config_byte(pdev, config_base + 0x01, 0x33);
  1340. /* LSB UART */
  1341. pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
  1342. /* MSB UART */
  1343. pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
  1344. /* irq number, this usually fails, but the spec says to do it anyway. */
  1345. pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
  1346. port->port.iotype = UPIO_PORT;
  1347. port->port.iobase = iobase;
  1348. port->port.mapbase = 0;
  1349. port->port.membase = NULL;
  1350. port->port.regshift = 0;
  1351. return 0;
  1352. }
  1353. static int skip_tx_en_setup(struct serial_private *priv,
  1354. const struct pciserial_board *board,
  1355. struct uart_8250_port *port, int idx)
  1356. {
  1357. port->port.flags |= UPF_NO_TXEN_TEST;
  1358. dev_dbg(&priv->dev->dev,
  1359. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1360. priv->dev->vendor, priv->dev->device,
  1361. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1362. return pci_default_setup(priv, board, port, idx);
  1363. }
  1364. static void kt_handle_break(struct uart_port *p)
  1365. {
  1366. struct uart_8250_port *up = up_to_u8250p(p);
  1367. /*
  1368. * On receipt of a BI, serial device in Intel ME (Intel
  1369. * management engine) needs to have its fifos cleared for sane
  1370. * SOL (Serial Over Lan) output.
  1371. */
  1372. serial8250_clear_and_reinit_fifos(up);
  1373. }
  1374. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1375. {
  1376. struct uart_8250_port *up = up_to_u8250p(p);
  1377. unsigned int val;
  1378. /*
  1379. * When the Intel ME (management engine) gets reset its serial
  1380. * port registers could return 0 momentarily. Functions like
  1381. * serial8250_console_write, read and save the IER, perform
  1382. * some operation and then restore it. In order to avoid
  1383. * setting IER register inadvertently to 0, if the value read
  1384. * is 0, double check with ier value in uart_8250_port and use
  1385. * that instead. up->ier should be the same value as what is
  1386. * currently configured.
  1387. */
  1388. val = inb(p->iobase + offset);
  1389. if (offset == UART_IER) {
  1390. if (val == 0)
  1391. val = up->ier;
  1392. }
  1393. return val;
  1394. }
  1395. static int kt_serial_setup(struct serial_private *priv,
  1396. const struct pciserial_board *board,
  1397. struct uart_8250_port *port, int idx)
  1398. {
  1399. port->port.flags |= UPF_BUG_THRE;
  1400. port->port.serial_in = kt_serial_in;
  1401. port->port.handle_break = kt_handle_break;
  1402. return skip_tx_en_setup(priv, board, port, idx);
  1403. }
  1404. static int pci_eg20t_init(struct pci_dev *dev)
  1405. {
  1406. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1407. return -ENODEV;
  1408. #else
  1409. return 0;
  1410. #endif
  1411. }
  1412. static int
  1413. pci_xr17c154_setup(struct serial_private *priv,
  1414. const struct pciserial_board *board,
  1415. struct uart_8250_port *port, int idx)
  1416. {
  1417. port->port.flags |= UPF_EXAR_EFR;
  1418. return pci_default_setup(priv, board, port, idx);
  1419. }
  1420. static int
  1421. pci_xr17v35x_setup(struct serial_private *priv,
  1422. const struct pciserial_board *board,
  1423. struct uart_8250_port *port, int idx)
  1424. {
  1425. u8 __iomem *p;
  1426. p = pci_ioremap_bar(priv->dev, 0);
  1427. if (p == NULL)
  1428. return -ENOMEM;
  1429. port->port.flags |= UPF_EXAR_EFR;
  1430. /*
  1431. * Setup Multipurpose Input/Output pins.
  1432. */
  1433. if (idx == 0) {
  1434. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1435. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1436. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1437. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1438. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1439. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1440. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1441. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1442. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1443. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1444. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1445. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1446. }
  1447. writeb(0x00, p + UART_EXAR_8XMODE);
  1448. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1449. writeb(128, p + UART_EXAR_TXTRG);
  1450. writeb(128, p + UART_EXAR_RXTRG);
  1451. iounmap(p);
  1452. return pci_default_setup(priv, board, port, idx);
  1453. }
  1454. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1455. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1456. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1457. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1458. static int
  1459. pci_fastcom335_setup(struct serial_private *priv,
  1460. const struct pciserial_board *board,
  1461. struct uart_8250_port *port, int idx)
  1462. {
  1463. u8 __iomem *p;
  1464. p = pci_ioremap_bar(priv->dev, 0);
  1465. if (p == NULL)
  1466. return -ENOMEM;
  1467. port->port.flags |= UPF_EXAR_EFR;
  1468. /*
  1469. * Setup Multipurpose Input/Output pins.
  1470. */
  1471. if (idx == 0) {
  1472. switch (priv->dev->device) {
  1473. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1474. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1475. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1476. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1477. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1478. break;
  1479. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1480. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1481. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1482. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1483. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1484. break;
  1485. }
  1486. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1487. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1488. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1489. }
  1490. writeb(0x00, p + UART_EXAR_8XMODE);
  1491. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1492. writeb(32, p + UART_EXAR_TXTRG);
  1493. writeb(32, p + UART_EXAR_RXTRG);
  1494. iounmap(p);
  1495. return pci_default_setup(priv, board, port, idx);
  1496. }
  1497. static int
  1498. pci_wch_ch353_setup(struct serial_private *priv,
  1499. const struct pciserial_board *board,
  1500. struct uart_8250_port *port, int idx)
  1501. {
  1502. port->port.flags |= UPF_FIXED_TYPE;
  1503. port->port.type = PORT_16550A;
  1504. return pci_default_setup(priv, board, port, idx);
  1505. }
  1506. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1507. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1508. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1509. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1510. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1511. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1512. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1513. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1514. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1515. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1516. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1517. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1518. #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
  1519. #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
  1520. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1521. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1522. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1523. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1524. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1525. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1526. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1527. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1528. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1529. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1530. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1531. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1532. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1533. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1534. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1535. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1536. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1537. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1538. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1539. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1540. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1541. #define PCI_VENDOR_ID_WCH 0x4348
  1542. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1543. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1544. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1545. #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
  1546. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1547. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1548. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1549. #define PCI_VENDOR_ID_ASIX 0x9710
  1550. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1551. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1552. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1553. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1554. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1555. #define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
  1556. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1557. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1558. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1559. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1560. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1561. /*
  1562. * Master list of serial port init/setup/exit quirks.
  1563. * This does not describe the general nature of the port.
  1564. * (ie, baud base, number and location of ports, etc)
  1565. *
  1566. * This list is ordered alphabetically by vendor then device.
  1567. * Specific entries must come before more generic entries.
  1568. */
  1569. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1570. /*
  1571. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1572. */
  1573. {
  1574. .vendor = PCI_VENDOR_ID_AMCC,
  1575. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1576. .subvendor = PCI_ANY_ID,
  1577. .subdevice = PCI_ANY_ID,
  1578. .setup = addidata_apci7800_setup,
  1579. },
  1580. /*
  1581. * AFAVLAB cards - these may be called via parport_serial
  1582. * It is not clear whether this applies to all products.
  1583. */
  1584. {
  1585. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1586. .device = PCI_ANY_ID,
  1587. .subvendor = PCI_ANY_ID,
  1588. .subdevice = PCI_ANY_ID,
  1589. .setup = afavlab_setup,
  1590. },
  1591. /*
  1592. * HP Diva
  1593. */
  1594. {
  1595. .vendor = PCI_VENDOR_ID_HP,
  1596. .device = PCI_DEVICE_ID_HP_DIVA,
  1597. .subvendor = PCI_ANY_ID,
  1598. .subdevice = PCI_ANY_ID,
  1599. .init = pci_hp_diva_init,
  1600. .setup = pci_hp_diva_setup,
  1601. },
  1602. /*
  1603. * Intel
  1604. */
  1605. {
  1606. .vendor = PCI_VENDOR_ID_INTEL,
  1607. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1608. .subvendor = 0xe4bf,
  1609. .subdevice = PCI_ANY_ID,
  1610. .init = pci_inteli960ni_init,
  1611. .setup = pci_default_setup,
  1612. },
  1613. {
  1614. .vendor = PCI_VENDOR_ID_INTEL,
  1615. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1616. .subvendor = PCI_ANY_ID,
  1617. .subdevice = PCI_ANY_ID,
  1618. .setup = skip_tx_en_setup,
  1619. },
  1620. {
  1621. .vendor = PCI_VENDOR_ID_INTEL,
  1622. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1623. .subvendor = PCI_ANY_ID,
  1624. .subdevice = PCI_ANY_ID,
  1625. .setup = skip_tx_en_setup,
  1626. },
  1627. {
  1628. .vendor = PCI_VENDOR_ID_INTEL,
  1629. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1630. .subvendor = PCI_ANY_ID,
  1631. .subdevice = PCI_ANY_ID,
  1632. .setup = skip_tx_en_setup,
  1633. },
  1634. {
  1635. .vendor = PCI_VENDOR_ID_INTEL,
  1636. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1637. .subvendor = PCI_ANY_ID,
  1638. .subdevice = PCI_ANY_ID,
  1639. .setup = ce4100_serial_setup,
  1640. },
  1641. {
  1642. .vendor = PCI_VENDOR_ID_INTEL,
  1643. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1644. .subvendor = PCI_ANY_ID,
  1645. .subdevice = PCI_ANY_ID,
  1646. .setup = kt_serial_setup,
  1647. },
  1648. {
  1649. .vendor = PCI_VENDOR_ID_INTEL,
  1650. .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
  1651. .subvendor = PCI_ANY_ID,
  1652. .subdevice = PCI_ANY_ID,
  1653. .setup = byt_serial_setup,
  1654. },
  1655. {
  1656. .vendor = PCI_VENDOR_ID_INTEL,
  1657. .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
  1658. .subvendor = PCI_ANY_ID,
  1659. .subdevice = PCI_ANY_ID,
  1660. .setup = byt_serial_setup,
  1661. },
  1662. {
  1663. .vendor = PCI_VENDOR_ID_INTEL,
  1664. .device = PCI_DEVICE_ID_INTEL_QRK_UART,
  1665. .subvendor = PCI_ANY_ID,
  1666. .subdevice = PCI_ANY_ID,
  1667. .setup = pci_default_setup,
  1668. },
  1669. {
  1670. .vendor = PCI_VENDOR_ID_INTEL,
  1671. .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
  1672. .subvendor = PCI_ANY_ID,
  1673. .subdevice = PCI_ANY_ID,
  1674. .setup = byt_serial_setup,
  1675. },
  1676. {
  1677. .vendor = PCI_VENDOR_ID_INTEL,
  1678. .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
  1679. .subvendor = PCI_ANY_ID,
  1680. .subdevice = PCI_ANY_ID,
  1681. .setup = byt_serial_setup,
  1682. },
  1683. /*
  1684. * ITE
  1685. */
  1686. {
  1687. .vendor = PCI_VENDOR_ID_ITE,
  1688. .device = PCI_DEVICE_ID_ITE_8872,
  1689. .subvendor = PCI_ANY_ID,
  1690. .subdevice = PCI_ANY_ID,
  1691. .init = pci_ite887x_init,
  1692. .setup = pci_default_setup,
  1693. .exit = pci_ite887x_exit,
  1694. },
  1695. /*
  1696. * National Instruments
  1697. */
  1698. {
  1699. .vendor = PCI_VENDOR_ID_NI,
  1700. .device = PCI_DEVICE_ID_NI_PCI23216,
  1701. .subvendor = PCI_ANY_ID,
  1702. .subdevice = PCI_ANY_ID,
  1703. .init = pci_ni8420_init,
  1704. .setup = pci_default_setup,
  1705. .exit = pci_ni8420_exit,
  1706. },
  1707. {
  1708. .vendor = PCI_VENDOR_ID_NI,
  1709. .device = PCI_DEVICE_ID_NI_PCI2328,
  1710. .subvendor = PCI_ANY_ID,
  1711. .subdevice = PCI_ANY_ID,
  1712. .init = pci_ni8420_init,
  1713. .setup = pci_default_setup,
  1714. .exit = pci_ni8420_exit,
  1715. },
  1716. {
  1717. .vendor = PCI_VENDOR_ID_NI,
  1718. .device = PCI_DEVICE_ID_NI_PCI2324,
  1719. .subvendor = PCI_ANY_ID,
  1720. .subdevice = PCI_ANY_ID,
  1721. .init = pci_ni8420_init,
  1722. .setup = pci_default_setup,
  1723. .exit = pci_ni8420_exit,
  1724. },
  1725. {
  1726. .vendor = PCI_VENDOR_ID_NI,
  1727. .device = PCI_DEVICE_ID_NI_PCI2322,
  1728. .subvendor = PCI_ANY_ID,
  1729. .subdevice = PCI_ANY_ID,
  1730. .init = pci_ni8420_init,
  1731. .setup = pci_default_setup,
  1732. .exit = pci_ni8420_exit,
  1733. },
  1734. {
  1735. .vendor = PCI_VENDOR_ID_NI,
  1736. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1737. .subvendor = PCI_ANY_ID,
  1738. .subdevice = PCI_ANY_ID,
  1739. .init = pci_ni8420_init,
  1740. .setup = pci_default_setup,
  1741. .exit = pci_ni8420_exit,
  1742. },
  1743. {
  1744. .vendor = PCI_VENDOR_ID_NI,
  1745. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1746. .subvendor = PCI_ANY_ID,
  1747. .subdevice = PCI_ANY_ID,
  1748. .init = pci_ni8420_init,
  1749. .setup = pci_default_setup,
  1750. .exit = pci_ni8420_exit,
  1751. },
  1752. {
  1753. .vendor = PCI_VENDOR_ID_NI,
  1754. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1755. .subvendor = PCI_ANY_ID,
  1756. .subdevice = PCI_ANY_ID,
  1757. .init = pci_ni8420_init,
  1758. .setup = pci_default_setup,
  1759. .exit = pci_ni8420_exit,
  1760. },
  1761. {
  1762. .vendor = PCI_VENDOR_ID_NI,
  1763. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1764. .subvendor = PCI_ANY_ID,
  1765. .subdevice = PCI_ANY_ID,
  1766. .init = pci_ni8420_init,
  1767. .setup = pci_default_setup,
  1768. .exit = pci_ni8420_exit,
  1769. },
  1770. {
  1771. .vendor = PCI_VENDOR_ID_NI,
  1772. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1773. .subvendor = PCI_ANY_ID,
  1774. .subdevice = PCI_ANY_ID,
  1775. .init = pci_ni8420_init,
  1776. .setup = pci_default_setup,
  1777. .exit = pci_ni8420_exit,
  1778. },
  1779. {
  1780. .vendor = PCI_VENDOR_ID_NI,
  1781. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1782. .subvendor = PCI_ANY_ID,
  1783. .subdevice = PCI_ANY_ID,
  1784. .init = pci_ni8420_init,
  1785. .setup = pci_default_setup,
  1786. .exit = pci_ni8420_exit,
  1787. },
  1788. {
  1789. .vendor = PCI_VENDOR_ID_NI,
  1790. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1791. .subvendor = PCI_ANY_ID,
  1792. .subdevice = PCI_ANY_ID,
  1793. .init = pci_ni8420_init,
  1794. .setup = pci_default_setup,
  1795. .exit = pci_ni8420_exit,
  1796. },
  1797. {
  1798. .vendor = PCI_VENDOR_ID_NI,
  1799. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1800. .subvendor = PCI_ANY_ID,
  1801. .subdevice = PCI_ANY_ID,
  1802. .init = pci_ni8420_init,
  1803. .setup = pci_default_setup,
  1804. .exit = pci_ni8420_exit,
  1805. },
  1806. {
  1807. .vendor = PCI_VENDOR_ID_NI,
  1808. .device = PCI_ANY_ID,
  1809. .subvendor = PCI_ANY_ID,
  1810. .subdevice = PCI_ANY_ID,
  1811. .init = pci_ni8430_init,
  1812. .setup = pci_ni8430_setup,
  1813. .exit = pci_ni8430_exit,
  1814. },
  1815. /* Quatech */
  1816. {
  1817. .vendor = PCI_VENDOR_ID_QUATECH,
  1818. .device = PCI_ANY_ID,
  1819. .subvendor = PCI_ANY_ID,
  1820. .subdevice = PCI_ANY_ID,
  1821. .init = pci_quatech_init,
  1822. .setup = pci_quatech_setup,
  1823. .exit = pci_quatech_exit,
  1824. },
  1825. /*
  1826. * Panacom
  1827. */
  1828. {
  1829. .vendor = PCI_VENDOR_ID_PANACOM,
  1830. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1831. .subvendor = PCI_ANY_ID,
  1832. .subdevice = PCI_ANY_ID,
  1833. .init = pci_plx9050_init,
  1834. .setup = pci_default_setup,
  1835. .exit = pci_plx9050_exit,
  1836. },
  1837. {
  1838. .vendor = PCI_VENDOR_ID_PANACOM,
  1839. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1840. .subvendor = PCI_ANY_ID,
  1841. .subdevice = PCI_ANY_ID,
  1842. .init = pci_plx9050_init,
  1843. .setup = pci_default_setup,
  1844. .exit = pci_plx9050_exit,
  1845. },
  1846. /*
  1847. * Pericom
  1848. */
  1849. {
  1850. .vendor = 0x12d8,
  1851. .device = 0x7952,
  1852. .subvendor = PCI_ANY_ID,
  1853. .subdevice = PCI_ANY_ID,
  1854. .setup = pci_pericom_setup,
  1855. },
  1856. {
  1857. .vendor = 0x12d8,
  1858. .device = 0x7954,
  1859. .subvendor = PCI_ANY_ID,
  1860. .subdevice = PCI_ANY_ID,
  1861. .setup = pci_pericom_setup,
  1862. },
  1863. {
  1864. .vendor = 0x12d8,
  1865. .device = 0x7958,
  1866. .subvendor = PCI_ANY_ID,
  1867. .subdevice = PCI_ANY_ID,
  1868. .setup = pci_pericom_setup,
  1869. },
  1870. /*
  1871. * PLX
  1872. */
  1873. {
  1874. .vendor = PCI_VENDOR_ID_PLX,
  1875. .device = PCI_DEVICE_ID_PLX_9030,
  1876. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1877. .subdevice = PCI_ANY_ID,
  1878. .setup = pci_default_setup,
  1879. },
  1880. {
  1881. .vendor = PCI_VENDOR_ID_PLX,
  1882. .device = PCI_DEVICE_ID_PLX_9050,
  1883. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1884. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1885. .init = pci_plx9050_init,
  1886. .setup = pci_default_setup,
  1887. .exit = pci_plx9050_exit,
  1888. },
  1889. {
  1890. .vendor = PCI_VENDOR_ID_PLX,
  1891. .device = PCI_DEVICE_ID_PLX_9050,
  1892. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1893. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1894. .init = pci_plx9050_init,
  1895. .setup = pci_default_setup,
  1896. .exit = pci_plx9050_exit,
  1897. },
  1898. {
  1899. .vendor = PCI_VENDOR_ID_PLX,
  1900. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1901. .subvendor = PCI_VENDOR_ID_PLX,
  1902. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1903. .init = pci_plx9050_init,
  1904. .setup = pci_default_setup,
  1905. .exit = pci_plx9050_exit,
  1906. },
  1907. /*
  1908. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1909. */
  1910. {
  1911. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1912. .device = PCI_DEVICE_ID_OCTPRO,
  1913. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1914. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1915. .init = sbs_init,
  1916. .setup = sbs_setup,
  1917. .exit = sbs_exit,
  1918. },
  1919. /*
  1920. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1921. */
  1922. {
  1923. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1924. .device = PCI_DEVICE_ID_OCTPRO,
  1925. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1926. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1927. .init = sbs_init,
  1928. .setup = sbs_setup,
  1929. .exit = sbs_exit,
  1930. },
  1931. /*
  1932. * SBS Technologies, Inc., P-Octal 232
  1933. */
  1934. {
  1935. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1936. .device = PCI_DEVICE_ID_OCTPRO,
  1937. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1938. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1939. .init = sbs_init,
  1940. .setup = sbs_setup,
  1941. .exit = sbs_exit,
  1942. },
  1943. /*
  1944. * SBS Technologies, Inc., P-Octal 422
  1945. */
  1946. {
  1947. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1948. .device = PCI_DEVICE_ID_OCTPRO,
  1949. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1950. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1951. .init = sbs_init,
  1952. .setup = sbs_setup,
  1953. .exit = sbs_exit,
  1954. },
  1955. /*
  1956. * SIIG cards - these may be called via parport_serial
  1957. */
  1958. {
  1959. .vendor = PCI_VENDOR_ID_SIIG,
  1960. .device = PCI_ANY_ID,
  1961. .subvendor = PCI_ANY_ID,
  1962. .subdevice = PCI_ANY_ID,
  1963. .init = pci_siig_init,
  1964. .setup = pci_siig_setup,
  1965. },
  1966. /*
  1967. * Titan cards
  1968. */
  1969. {
  1970. .vendor = PCI_VENDOR_ID_TITAN,
  1971. .device = PCI_DEVICE_ID_TITAN_400L,
  1972. .subvendor = PCI_ANY_ID,
  1973. .subdevice = PCI_ANY_ID,
  1974. .setup = titan_400l_800l_setup,
  1975. },
  1976. {
  1977. .vendor = PCI_VENDOR_ID_TITAN,
  1978. .device = PCI_DEVICE_ID_TITAN_800L,
  1979. .subvendor = PCI_ANY_ID,
  1980. .subdevice = PCI_ANY_ID,
  1981. .setup = titan_400l_800l_setup,
  1982. },
  1983. /*
  1984. * Timedia cards
  1985. */
  1986. {
  1987. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1988. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1989. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1990. .subdevice = PCI_ANY_ID,
  1991. .probe = pci_timedia_probe,
  1992. .init = pci_timedia_init,
  1993. .setup = pci_timedia_setup,
  1994. },
  1995. {
  1996. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1997. .device = PCI_ANY_ID,
  1998. .subvendor = PCI_ANY_ID,
  1999. .subdevice = PCI_ANY_ID,
  2000. .setup = pci_timedia_setup,
  2001. },
  2002. /*
  2003. * SUNIX (Timedia) cards
  2004. * Do not "probe" for these cards as there is at least one combination
  2005. * card that should be handled by parport_pc that doesn't match the
  2006. * rule in pci_timedia_probe.
  2007. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  2008. * There are some boards with part number SER5037AL that report
  2009. * subdevice ID 0x0002.
  2010. */
  2011. {
  2012. .vendor = PCI_VENDOR_ID_SUNIX,
  2013. .device = PCI_DEVICE_ID_SUNIX_1999,
  2014. .subvendor = PCI_VENDOR_ID_SUNIX,
  2015. .subdevice = PCI_ANY_ID,
  2016. .init = pci_timedia_init,
  2017. .setup = pci_timedia_setup,
  2018. },
  2019. /*
  2020. * Exar cards
  2021. */
  2022. {
  2023. .vendor = PCI_VENDOR_ID_EXAR,
  2024. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  2025. .subvendor = PCI_ANY_ID,
  2026. .subdevice = PCI_ANY_ID,
  2027. .setup = pci_xr17c154_setup,
  2028. },
  2029. {
  2030. .vendor = PCI_VENDOR_ID_EXAR,
  2031. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  2032. .subvendor = PCI_ANY_ID,
  2033. .subdevice = PCI_ANY_ID,
  2034. .setup = pci_xr17c154_setup,
  2035. },
  2036. {
  2037. .vendor = PCI_VENDOR_ID_EXAR,
  2038. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  2039. .subvendor = PCI_ANY_ID,
  2040. .subdevice = PCI_ANY_ID,
  2041. .setup = pci_xr17c154_setup,
  2042. },
  2043. {
  2044. .vendor = PCI_VENDOR_ID_EXAR,
  2045. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  2046. .subvendor = PCI_ANY_ID,
  2047. .subdevice = PCI_ANY_ID,
  2048. .setup = pci_xr17v35x_setup,
  2049. },
  2050. {
  2051. .vendor = PCI_VENDOR_ID_EXAR,
  2052. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  2053. .subvendor = PCI_ANY_ID,
  2054. .subdevice = PCI_ANY_ID,
  2055. .setup = pci_xr17v35x_setup,
  2056. },
  2057. {
  2058. .vendor = PCI_VENDOR_ID_EXAR,
  2059. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  2060. .subvendor = PCI_ANY_ID,
  2061. .subdevice = PCI_ANY_ID,
  2062. .setup = pci_xr17v35x_setup,
  2063. },
  2064. /*
  2065. * Xircom cards
  2066. */
  2067. {
  2068. .vendor = PCI_VENDOR_ID_XIRCOM,
  2069. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2070. .subvendor = PCI_ANY_ID,
  2071. .subdevice = PCI_ANY_ID,
  2072. .init = pci_xircom_init,
  2073. .setup = pci_default_setup,
  2074. },
  2075. /*
  2076. * Netmos cards - these may be called via parport_serial
  2077. */
  2078. {
  2079. .vendor = PCI_VENDOR_ID_NETMOS,
  2080. .device = PCI_ANY_ID,
  2081. .subvendor = PCI_ANY_ID,
  2082. .subdevice = PCI_ANY_ID,
  2083. .init = pci_netmos_init,
  2084. .setup = pci_netmos_9900_setup,
  2085. },
  2086. /*
  2087. * For Oxford Semiconductor Tornado based devices
  2088. */
  2089. {
  2090. .vendor = PCI_VENDOR_ID_OXSEMI,
  2091. .device = PCI_ANY_ID,
  2092. .subvendor = PCI_ANY_ID,
  2093. .subdevice = PCI_ANY_ID,
  2094. .init = pci_oxsemi_tornado_init,
  2095. .setup = pci_default_setup,
  2096. },
  2097. {
  2098. .vendor = PCI_VENDOR_ID_MAINPINE,
  2099. .device = PCI_ANY_ID,
  2100. .subvendor = PCI_ANY_ID,
  2101. .subdevice = PCI_ANY_ID,
  2102. .init = pci_oxsemi_tornado_init,
  2103. .setup = pci_default_setup,
  2104. },
  2105. {
  2106. .vendor = PCI_VENDOR_ID_DIGI,
  2107. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2108. .subvendor = PCI_SUBVENDOR_ID_IBM,
  2109. .subdevice = PCI_ANY_ID,
  2110. .init = pci_oxsemi_tornado_init,
  2111. .setup = pci_default_setup,
  2112. },
  2113. {
  2114. .vendor = PCI_VENDOR_ID_INTEL,
  2115. .device = 0x8811,
  2116. .subvendor = PCI_ANY_ID,
  2117. .subdevice = PCI_ANY_ID,
  2118. .init = pci_eg20t_init,
  2119. .setup = pci_default_setup,
  2120. },
  2121. {
  2122. .vendor = PCI_VENDOR_ID_INTEL,
  2123. .device = 0x8812,
  2124. .subvendor = PCI_ANY_ID,
  2125. .subdevice = PCI_ANY_ID,
  2126. .init = pci_eg20t_init,
  2127. .setup = pci_default_setup,
  2128. },
  2129. {
  2130. .vendor = PCI_VENDOR_ID_INTEL,
  2131. .device = 0x8813,
  2132. .subvendor = PCI_ANY_ID,
  2133. .subdevice = PCI_ANY_ID,
  2134. .init = pci_eg20t_init,
  2135. .setup = pci_default_setup,
  2136. },
  2137. {
  2138. .vendor = PCI_VENDOR_ID_INTEL,
  2139. .device = 0x8814,
  2140. .subvendor = PCI_ANY_ID,
  2141. .subdevice = PCI_ANY_ID,
  2142. .init = pci_eg20t_init,
  2143. .setup = pci_default_setup,
  2144. },
  2145. {
  2146. .vendor = 0x10DB,
  2147. .device = 0x8027,
  2148. .subvendor = PCI_ANY_ID,
  2149. .subdevice = PCI_ANY_ID,
  2150. .init = pci_eg20t_init,
  2151. .setup = pci_default_setup,
  2152. },
  2153. {
  2154. .vendor = 0x10DB,
  2155. .device = 0x8028,
  2156. .subvendor = PCI_ANY_ID,
  2157. .subdevice = PCI_ANY_ID,
  2158. .init = pci_eg20t_init,
  2159. .setup = pci_default_setup,
  2160. },
  2161. {
  2162. .vendor = 0x10DB,
  2163. .device = 0x8029,
  2164. .subvendor = PCI_ANY_ID,
  2165. .subdevice = PCI_ANY_ID,
  2166. .init = pci_eg20t_init,
  2167. .setup = pci_default_setup,
  2168. },
  2169. {
  2170. .vendor = 0x10DB,
  2171. .device = 0x800C,
  2172. .subvendor = PCI_ANY_ID,
  2173. .subdevice = PCI_ANY_ID,
  2174. .init = pci_eg20t_init,
  2175. .setup = pci_default_setup,
  2176. },
  2177. {
  2178. .vendor = 0x10DB,
  2179. .device = 0x800D,
  2180. .subvendor = PCI_ANY_ID,
  2181. .subdevice = PCI_ANY_ID,
  2182. .init = pci_eg20t_init,
  2183. .setup = pci_default_setup,
  2184. },
  2185. /*
  2186. * Cronyx Omega PCI (PLX-chip based)
  2187. */
  2188. {
  2189. .vendor = PCI_VENDOR_ID_PLX,
  2190. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2191. .subvendor = PCI_ANY_ID,
  2192. .subdevice = PCI_ANY_ID,
  2193. .setup = pci_omegapci_setup,
  2194. },
  2195. /* WCH CH353 1S1P card (16550 clone) */
  2196. {
  2197. .vendor = PCI_VENDOR_ID_WCH,
  2198. .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
  2199. .subvendor = PCI_ANY_ID,
  2200. .subdevice = PCI_ANY_ID,
  2201. .setup = pci_wch_ch353_setup,
  2202. },
  2203. /* WCH CH353 2S1P card (16550 clone) */
  2204. {
  2205. .vendor = PCI_VENDOR_ID_WCH,
  2206. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2207. .subvendor = PCI_ANY_ID,
  2208. .subdevice = PCI_ANY_ID,
  2209. .setup = pci_wch_ch353_setup,
  2210. },
  2211. /* WCH CH353 4S card (16550 clone) */
  2212. {
  2213. .vendor = PCI_VENDOR_ID_WCH,
  2214. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2215. .subvendor = PCI_ANY_ID,
  2216. .subdevice = PCI_ANY_ID,
  2217. .setup = pci_wch_ch353_setup,
  2218. },
  2219. /* WCH CH353 2S1PF card (16550 clone) */
  2220. {
  2221. .vendor = PCI_VENDOR_ID_WCH,
  2222. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2223. .subvendor = PCI_ANY_ID,
  2224. .subdevice = PCI_ANY_ID,
  2225. .setup = pci_wch_ch353_setup,
  2226. },
  2227. /* WCH CH352 2S card (16550 clone) */
  2228. {
  2229. .vendor = PCI_VENDOR_ID_WCH,
  2230. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2231. .subvendor = PCI_ANY_ID,
  2232. .subdevice = PCI_ANY_ID,
  2233. .setup = pci_wch_ch353_setup,
  2234. },
  2235. /*
  2236. * ASIX devices with FIFO bug
  2237. */
  2238. {
  2239. .vendor = PCI_VENDOR_ID_ASIX,
  2240. .device = PCI_ANY_ID,
  2241. .subvendor = PCI_ANY_ID,
  2242. .subdevice = PCI_ANY_ID,
  2243. .setup = pci_asix_setup,
  2244. },
  2245. /*
  2246. * Commtech, Inc. Fastcom adapters
  2247. *
  2248. */
  2249. {
  2250. .vendor = PCI_VENDOR_ID_COMMTECH,
  2251. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  2252. .subvendor = PCI_ANY_ID,
  2253. .subdevice = PCI_ANY_ID,
  2254. .setup = pci_fastcom335_setup,
  2255. },
  2256. {
  2257. .vendor = PCI_VENDOR_ID_COMMTECH,
  2258. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  2259. .subvendor = PCI_ANY_ID,
  2260. .subdevice = PCI_ANY_ID,
  2261. .setup = pci_fastcom335_setup,
  2262. },
  2263. {
  2264. .vendor = PCI_VENDOR_ID_COMMTECH,
  2265. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  2266. .subvendor = PCI_ANY_ID,
  2267. .subdevice = PCI_ANY_ID,
  2268. .setup = pci_fastcom335_setup,
  2269. },
  2270. {
  2271. .vendor = PCI_VENDOR_ID_COMMTECH,
  2272. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2273. .subvendor = PCI_ANY_ID,
  2274. .subdevice = PCI_ANY_ID,
  2275. .setup = pci_fastcom335_setup,
  2276. },
  2277. {
  2278. .vendor = PCI_VENDOR_ID_COMMTECH,
  2279. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2280. .subvendor = PCI_ANY_ID,
  2281. .subdevice = PCI_ANY_ID,
  2282. .setup = pci_xr17v35x_setup,
  2283. },
  2284. {
  2285. .vendor = PCI_VENDOR_ID_COMMTECH,
  2286. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2287. .subvendor = PCI_ANY_ID,
  2288. .subdevice = PCI_ANY_ID,
  2289. .setup = pci_xr17v35x_setup,
  2290. },
  2291. {
  2292. .vendor = PCI_VENDOR_ID_COMMTECH,
  2293. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2294. .subvendor = PCI_ANY_ID,
  2295. .subdevice = PCI_ANY_ID,
  2296. .setup = pci_xr17v35x_setup,
  2297. },
  2298. /*
  2299. * Broadcom TruManage (NetXtreme)
  2300. */
  2301. {
  2302. .vendor = PCI_VENDOR_ID_BROADCOM,
  2303. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2304. .subvendor = PCI_ANY_ID,
  2305. .subdevice = PCI_ANY_ID,
  2306. .setup = pci_brcm_trumanage_setup,
  2307. },
  2308. {
  2309. .vendor = 0x1c29,
  2310. .device = 0x1104,
  2311. .subvendor = PCI_ANY_ID,
  2312. .subdevice = PCI_ANY_ID,
  2313. .setup = pci_fintek_setup,
  2314. },
  2315. {
  2316. .vendor = 0x1c29,
  2317. .device = 0x1108,
  2318. .subvendor = PCI_ANY_ID,
  2319. .subdevice = PCI_ANY_ID,
  2320. .setup = pci_fintek_setup,
  2321. },
  2322. {
  2323. .vendor = 0x1c29,
  2324. .device = 0x1112,
  2325. .subvendor = PCI_ANY_ID,
  2326. .subdevice = PCI_ANY_ID,
  2327. .setup = pci_fintek_setup,
  2328. },
  2329. /*
  2330. * Default "match everything" terminator entry
  2331. */
  2332. {
  2333. .vendor = PCI_ANY_ID,
  2334. .device = PCI_ANY_ID,
  2335. .subvendor = PCI_ANY_ID,
  2336. .subdevice = PCI_ANY_ID,
  2337. .setup = pci_default_setup,
  2338. }
  2339. };
  2340. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2341. {
  2342. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2343. }
  2344. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2345. {
  2346. struct pci_serial_quirk *quirk;
  2347. for (quirk = pci_serial_quirks; ; quirk++)
  2348. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2349. quirk_id_matches(quirk->device, dev->device) &&
  2350. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2351. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2352. break;
  2353. return quirk;
  2354. }
  2355. static inline int get_pci_irq(struct pci_dev *dev,
  2356. const struct pciserial_board *board)
  2357. {
  2358. if (board->flags & FL_NOIRQ)
  2359. return 0;
  2360. else
  2361. return dev->irq;
  2362. }
  2363. /*
  2364. * This is the configuration table for all of the PCI serial boards
  2365. * which we support. It is directly indexed by the pci_board_num_t enum
  2366. * value, which is encoded in the pci_device_id PCI probe table's
  2367. * driver_data member.
  2368. *
  2369. * The makeup of these names are:
  2370. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2371. *
  2372. * bn = PCI BAR number
  2373. * bt = Index using PCI BARs
  2374. * n = number of serial ports
  2375. * baud = baud rate
  2376. * offsetinhex = offset for each sequential port (in hex)
  2377. *
  2378. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2379. *
  2380. * Please note: in theory if n = 1, _bt infix should make no difference.
  2381. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2382. */
  2383. enum pci_board_num_t {
  2384. pbn_default = 0,
  2385. pbn_b0_1_115200,
  2386. pbn_b0_2_115200,
  2387. pbn_b0_4_115200,
  2388. pbn_b0_5_115200,
  2389. pbn_b0_8_115200,
  2390. pbn_b0_1_921600,
  2391. pbn_b0_2_921600,
  2392. pbn_b0_4_921600,
  2393. pbn_b0_2_1130000,
  2394. pbn_b0_4_1152000,
  2395. pbn_b0_2_1152000_200,
  2396. pbn_b0_4_1152000_200,
  2397. pbn_b0_8_1152000_200,
  2398. pbn_b0_2_1843200,
  2399. pbn_b0_4_1843200,
  2400. pbn_b0_2_1843200_200,
  2401. pbn_b0_4_1843200_200,
  2402. pbn_b0_8_1843200_200,
  2403. pbn_b0_1_4000000,
  2404. pbn_b0_bt_1_115200,
  2405. pbn_b0_bt_2_115200,
  2406. pbn_b0_bt_4_115200,
  2407. pbn_b0_bt_8_115200,
  2408. pbn_b0_bt_1_460800,
  2409. pbn_b0_bt_2_460800,
  2410. pbn_b0_bt_4_460800,
  2411. pbn_b0_bt_1_921600,
  2412. pbn_b0_bt_2_921600,
  2413. pbn_b0_bt_4_921600,
  2414. pbn_b0_bt_8_921600,
  2415. pbn_b1_1_115200,
  2416. pbn_b1_2_115200,
  2417. pbn_b1_4_115200,
  2418. pbn_b1_8_115200,
  2419. pbn_b1_16_115200,
  2420. pbn_b1_1_921600,
  2421. pbn_b1_2_921600,
  2422. pbn_b1_4_921600,
  2423. pbn_b1_8_921600,
  2424. pbn_b1_2_1250000,
  2425. pbn_b1_bt_1_115200,
  2426. pbn_b1_bt_2_115200,
  2427. pbn_b1_bt_4_115200,
  2428. pbn_b1_bt_2_921600,
  2429. pbn_b1_1_1382400,
  2430. pbn_b1_2_1382400,
  2431. pbn_b1_4_1382400,
  2432. pbn_b1_8_1382400,
  2433. pbn_b2_1_115200,
  2434. pbn_b2_2_115200,
  2435. pbn_b2_4_115200,
  2436. pbn_b2_8_115200,
  2437. pbn_b2_1_460800,
  2438. pbn_b2_4_460800,
  2439. pbn_b2_8_460800,
  2440. pbn_b2_16_460800,
  2441. pbn_b2_1_921600,
  2442. pbn_b2_4_921600,
  2443. pbn_b2_8_921600,
  2444. pbn_b2_8_1152000,
  2445. pbn_b2_bt_1_115200,
  2446. pbn_b2_bt_2_115200,
  2447. pbn_b2_bt_4_115200,
  2448. pbn_b2_bt_2_921600,
  2449. pbn_b2_bt_4_921600,
  2450. pbn_b3_2_115200,
  2451. pbn_b3_4_115200,
  2452. pbn_b3_8_115200,
  2453. pbn_b4_bt_2_921600,
  2454. pbn_b4_bt_4_921600,
  2455. pbn_b4_bt_8_921600,
  2456. /*
  2457. * Board-specific versions.
  2458. */
  2459. pbn_panacom,
  2460. pbn_panacom2,
  2461. pbn_panacom4,
  2462. pbn_plx_romulus,
  2463. pbn_oxsemi,
  2464. pbn_oxsemi_1_4000000,
  2465. pbn_oxsemi_2_4000000,
  2466. pbn_oxsemi_4_4000000,
  2467. pbn_oxsemi_8_4000000,
  2468. pbn_intel_i960,
  2469. pbn_sgi_ioc3,
  2470. pbn_computone_4,
  2471. pbn_computone_6,
  2472. pbn_computone_8,
  2473. pbn_sbsxrsio,
  2474. pbn_exar_XR17C152,
  2475. pbn_exar_XR17C154,
  2476. pbn_exar_XR17C158,
  2477. pbn_exar_XR17V352,
  2478. pbn_exar_XR17V354,
  2479. pbn_exar_XR17V358,
  2480. pbn_exar_ibm_saturn,
  2481. pbn_pasemi_1682M,
  2482. pbn_ni8430_2,
  2483. pbn_ni8430_4,
  2484. pbn_ni8430_8,
  2485. pbn_ni8430_16,
  2486. pbn_ADDIDATA_PCIe_1_3906250,
  2487. pbn_ADDIDATA_PCIe_2_3906250,
  2488. pbn_ADDIDATA_PCIe_4_3906250,
  2489. pbn_ADDIDATA_PCIe_8_3906250,
  2490. pbn_ce4100_1_115200,
  2491. pbn_byt,
  2492. pbn_qrk,
  2493. pbn_omegapci,
  2494. pbn_NETMOS9900_2s_115200,
  2495. pbn_brcm_trumanage,
  2496. pbn_fintek_4,
  2497. pbn_fintek_8,
  2498. pbn_fintek_12,
  2499. };
  2500. /*
  2501. * uart_offset - the space between channels
  2502. * reg_shift - describes how the UART registers are mapped
  2503. * to PCI memory by the card.
  2504. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2505. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2506. * in include/linux/serial_reg.h,
  2507. * see first lines of serial_in() and serial_out() in 8250.c
  2508. */
  2509. static struct pciserial_board pci_boards[] = {
  2510. [pbn_default] = {
  2511. .flags = FL_BASE0,
  2512. .num_ports = 1,
  2513. .base_baud = 115200,
  2514. .uart_offset = 8,
  2515. },
  2516. [pbn_b0_1_115200] = {
  2517. .flags = FL_BASE0,
  2518. .num_ports = 1,
  2519. .base_baud = 115200,
  2520. .uart_offset = 8,
  2521. },
  2522. [pbn_b0_2_115200] = {
  2523. .flags = FL_BASE0,
  2524. .num_ports = 2,
  2525. .base_baud = 115200,
  2526. .uart_offset = 8,
  2527. },
  2528. [pbn_b0_4_115200] = {
  2529. .flags = FL_BASE0,
  2530. .num_ports = 4,
  2531. .base_baud = 115200,
  2532. .uart_offset = 8,
  2533. },
  2534. [pbn_b0_5_115200] = {
  2535. .flags = FL_BASE0,
  2536. .num_ports = 5,
  2537. .base_baud = 115200,
  2538. .uart_offset = 8,
  2539. },
  2540. [pbn_b0_8_115200] = {
  2541. .flags = FL_BASE0,
  2542. .num_ports = 8,
  2543. .base_baud = 115200,
  2544. .uart_offset = 8,
  2545. },
  2546. [pbn_b0_1_921600] = {
  2547. .flags = FL_BASE0,
  2548. .num_ports = 1,
  2549. .base_baud = 921600,
  2550. .uart_offset = 8,
  2551. },
  2552. [pbn_b0_2_921600] = {
  2553. .flags = FL_BASE0,
  2554. .num_ports = 2,
  2555. .base_baud = 921600,
  2556. .uart_offset = 8,
  2557. },
  2558. [pbn_b0_4_921600] = {
  2559. .flags = FL_BASE0,
  2560. .num_ports = 4,
  2561. .base_baud = 921600,
  2562. .uart_offset = 8,
  2563. },
  2564. [pbn_b0_2_1130000] = {
  2565. .flags = FL_BASE0,
  2566. .num_ports = 2,
  2567. .base_baud = 1130000,
  2568. .uart_offset = 8,
  2569. },
  2570. [pbn_b0_4_1152000] = {
  2571. .flags = FL_BASE0,
  2572. .num_ports = 4,
  2573. .base_baud = 1152000,
  2574. .uart_offset = 8,
  2575. },
  2576. [pbn_b0_2_1152000_200] = {
  2577. .flags = FL_BASE0,
  2578. .num_ports = 2,
  2579. .base_baud = 1152000,
  2580. .uart_offset = 0x200,
  2581. },
  2582. [pbn_b0_4_1152000_200] = {
  2583. .flags = FL_BASE0,
  2584. .num_ports = 4,
  2585. .base_baud = 1152000,
  2586. .uart_offset = 0x200,
  2587. },
  2588. [pbn_b0_8_1152000_200] = {
  2589. .flags = FL_BASE0,
  2590. .num_ports = 8,
  2591. .base_baud = 1152000,
  2592. .uart_offset = 0x200,
  2593. },
  2594. [pbn_b0_2_1843200] = {
  2595. .flags = FL_BASE0,
  2596. .num_ports = 2,
  2597. .base_baud = 1843200,
  2598. .uart_offset = 8,
  2599. },
  2600. [pbn_b0_4_1843200] = {
  2601. .flags = FL_BASE0,
  2602. .num_ports = 4,
  2603. .base_baud = 1843200,
  2604. .uart_offset = 8,
  2605. },
  2606. [pbn_b0_2_1843200_200] = {
  2607. .flags = FL_BASE0,
  2608. .num_ports = 2,
  2609. .base_baud = 1843200,
  2610. .uart_offset = 0x200,
  2611. },
  2612. [pbn_b0_4_1843200_200] = {
  2613. .flags = FL_BASE0,
  2614. .num_ports = 4,
  2615. .base_baud = 1843200,
  2616. .uart_offset = 0x200,
  2617. },
  2618. [pbn_b0_8_1843200_200] = {
  2619. .flags = FL_BASE0,
  2620. .num_ports = 8,
  2621. .base_baud = 1843200,
  2622. .uart_offset = 0x200,
  2623. },
  2624. [pbn_b0_1_4000000] = {
  2625. .flags = FL_BASE0,
  2626. .num_ports = 1,
  2627. .base_baud = 4000000,
  2628. .uart_offset = 8,
  2629. },
  2630. [pbn_b0_bt_1_115200] = {
  2631. .flags = FL_BASE0|FL_BASE_BARS,
  2632. .num_ports = 1,
  2633. .base_baud = 115200,
  2634. .uart_offset = 8,
  2635. },
  2636. [pbn_b0_bt_2_115200] = {
  2637. .flags = FL_BASE0|FL_BASE_BARS,
  2638. .num_ports = 2,
  2639. .base_baud = 115200,
  2640. .uart_offset = 8,
  2641. },
  2642. [pbn_b0_bt_4_115200] = {
  2643. .flags = FL_BASE0|FL_BASE_BARS,
  2644. .num_ports = 4,
  2645. .base_baud = 115200,
  2646. .uart_offset = 8,
  2647. },
  2648. [pbn_b0_bt_8_115200] = {
  2649. .flags = FL_BASE0|FL_BASE_BARS,
  2650. .num_ports = 8,
  2651. .base_baud = 115200,
  2652. .uart_offset = 8,
  2653. },
  2654. [pbn_b0_bt_1_460800] = {
  2655. .flags = FL_BASE0|FL_BASE_BARS,
  2656. .num_ports = 1,
  2657. .base_baud = 460800,
  2658. .uart_offset = 8,
  2659. },
  2660. [pbn_b0_bt_2_460800] = {
  2661. .flags = FL_BASE0|FL_BASE_BARS,
  2662. .num_ports = 2,
  2663. .base_baud = 460800,
  2664. .uart_offset = 8,
  2665. },
  2666. [pbn_b0_bt_4_460800] = {
  2667. .flags = FL_BASE0|FL_BASE_BARS,
  2668. .num_ports = 4,
  2669. .base_baud = 460800,
  2670. .uart_offset = 8,
  2671. },
  2672. [pbn_b0_bt_1_921600] = {
  2673. .flags = FL_BASE0|FL_BASE_BARS,
  2674. .num_ports = 1,
  2675. .base_baud = 921600,
  2676. .uart_offset = 8,
  2677. },
  2678. [pbn_b0_bt_2_921600] = {
  2679. .flags = FL_BASE0|FL_BASE_BARS,
  2680. .num_ports = 2,
  2681. .base_baud = 921600,
  2682. .uart_offset = 8,
  2683. },
  2684. [pbn_b0_bt_4_921600] = {
  2685. .flags = FL_BASE0|FL_BASE_BARS,
  2686. .num_ports = 4,
  2687. .base_baud = 921600,
  2688. .uart_offset = 8,
  2689. },
  2690. [pbn_b0_bt_8_921600] = {
  2691. .flags = FL_BASE0|FL_BASE_BARS,
  2692. .num_ports = 8,
  2693. .base_baud = 921600,
  2694. .uart_offset = 8,
  2695. },
  2696. [pbn_b1_1_115200] = {
  2697. .flags = FL_BASE1,
  2698. .num_ports = 1,
  2699. .base_baud = 115200,
  2700. .uart_offset = 8,
  2701. },
  2702. [pbn_b1_2_115200] = {
  2703. .flags = FL_BASE1,
  2704. .num_ports = 2,
  2705. .base_baud = 115200,
  2706. .uart_offset = 8,
  2707. },
  2708. [pbn_b1_4_115200] = {
  2709. .flags = FL_BASE1,
  2710. .num_ports = 4,
  2711. .base_baud = 115200,
  2712. .uart_offset = 8,
  2713. },
  2714. [pbn_b1_8_115200] = {
  2715. .flags = FL_BASE1,
  2716. .num_ports = 8,
  2717. .base_baud = 115200,
  2718. .uart_offset = 8,
  2719. },
  2720. [pbn_b1_16_115200] = {
  2721. .flags = FL_BASE1,
  2722. .num_ports = 16,
  2723. .base_baud = 115200,
  2724. .uart_offset = 8,
  2725. },
  2726. [pbn_b1_1_921600] = {
  2727. .flags = FL_BASE1,
  2728. .num_ports = 1,
  2729. .base_baud = 921600,
  2730. .uart_offset = 8,
  2731. },
  2732. [pbn_b1_2_921600] = {
  2733. .flags = FL_BASE1,
  2734. .num_ports = 2,
  2735. .base_baud = 921600,
  2736. .uart_offset = 8,
  2737. },
  2738. [pbn_b1_4_921600] = {
  2739. .flags = FL_BASE1,
  2740. .num_ports = 4,
  2741. .base_baud = 921600,
  2742. .uart_offset = 8,
  2743. },
  2744. [pbn_b1_8_921600] = {
  2745. .flags = FL_BASE1,
  2746. .num_ports = 8,
  2747. .base_baud = 921600,
  2748. .uart_offset = 8,
  2749. },
  2750. [pbn_b1_2_1250000] = {
  2751. .flags = FL_BASE1,
  2752. .num_ports = 2,
  2753. .base_baud = 1250000,
  2754. .uart_offset = 8,
  2755. },
  2756. [pbn_b1_bt_1_115200] = {
  2757. .flags = FL_BASE1|FL_BASE_BARS,
  2758. .num_ports = 1,
  2759. .base_baud = 115200,
  2760. .uart_offset = 8,
  2761. },
  2762. [pbn_b1_bt_2_115200] = {
  2763. .flags = FL_BASE1|FL_BASE_BARS,
  2764. .num_ports = 2,
  2765. .base_baud = 115200,
  2766. .uart_offset = 8,
  2767. },
  2768. [pbn_b1_bt_4_115200] = {
  2769. .flags = FL_BASE1|FL_BASE_BARS,
  2770. .num_ports = 4,
  2771. .base_baud = 115200,
  2772. .uart_offset = 8,
  2773. },
  2774. [pbn_b1_bt_2_921600] = {
  2775. .flags = FL_BASE1|FL_BASE_BARS,
  2776. .num_ports = 2,
  2777. .base_baud = 921600,
  2778. .uart_offset = 8,
  2779. },
  2780. [pbn_b1_1_1382400] = {
  2781. .flags = FL_BASE1,
  2782. .num_ports = 1,
  2783. .base_baud = 1382400,
  2784. .uart_offset = 8,
  2785. },
  2786. [pbn_b1_2_1382400] = {
  2787. .flags = FL_BASE1,
  2788. .num_ports = 2,
  2789. .base_baud = 1382400,
  2790. .uart_offset = 8,
  2791. },
  2792. [pbn_b1_4_1382400] = {
  2793. .flags = FL_BASE1,
  2794. .num_ports = 4,
  2795. .base_baud = 1382400,
  2796. .uart_offset = 8,
  2797. },
  2798. [pbn_b1_8_1382400] = {
  2799. .flags = FL_BASE1,
  2800. .num_ports = 8,
  2801. .base_baud = 1382400,
  2802. .uart_offset = 8,
  2803. },
  2804. [pbn_b2_1_115200] = {
  2805. .flags = FL_BASE2,
  2806. .num_ports = 1,
  2807. .base_baud = 115200,
  2808. .uart_offset = 8,
  2809. },
  2810. [pbn_b2_2_115200] = {
  2811. .flags = FL_BASE2,
  2812. .num_ports = 2,
  2813. .base_baud = 115200,
  2814. .uart_offset = 8,
  2815. },
  2816. [pbn_b2_4_115200] = {
  2817. .flags = FL_BASE2,
  2818. .num_ports = 4,
  2819. .base_baud = 115200,
  2820. .uart_offset = 8,
  2821. },
  2822. [pbn_b2_8_115200] = {
  2823. .flags = FL_BASE2,
  2824. .num_ports = 8,
  2825. .base_baud = 115200,
  2826. .uart_offset = 8,
  2827. },
  2828. [pbn_b2_1_460800] = {
  2829. .flags = FL_BASE2,
  2830. .num_ports = 1,
  2831. .base_baud = 460800,
  2832. .uart_offset = 8,
  2833. },
  2834. [pbn_b2_4_460800] = {
  2835. .flags = FL_BASE2,
  2836. .num_ports = 4,
  2837. .base_baud = 460800,
  2838. .uart_offset = 8,
  2839. },
  2840. [pbn_b2_8_460800] = {
  2841. .flags = FL_BASE2,
  2842. .num_ports = 8,
  2843. .base_baud = 460800,
  2844. .uart_offset = 8,
  2845. },
  2846. [pbn_b2_16_460800] = {
  2847. .flags = FL_BASE2,
  2848. .num_ports = 16,
  2849. .base_baud = 460800,
  2850. .uart_offset = 8,
  2851. },
  2852. [pbn_b2_1_921600] = {
  2853. .flags = FL_BASE2,
  2854. .num_ports = 1,
  2855. .base_baud = 921600,
  2856. .uart_offset = 8,
  2857. },
  2858. [pbn_b2_4_921600] = {
  2859. .flags = FL_BASE2,
  2860. .num_ports = 4,
  2861. .base_baud = 921600,
  2862. .uart_offset = 8,
  2863. },
  2864. [pbn_b2_8_921600] = {
  2865. .flags = FL_BASE2,
  2866. .num_ports = 8,
  2867. .base_baud = 921600,
  2868. .uart_offset = 8,
  2869. },
  2870. [pbn_b2_8_1152000] = {
  2871. .flags = FL_BASE2,
  2872. .num_ports = 8,
  2873. .base_baud = 1152000,
  2874. .uart_offset = 8,
  2875. },
  2876. [pbn_b2_bt_1_115200] = {
  2877. .flags = FL_BASE2|FL_BASE_BARS,
  2878. .num_ports = 1,
  2879. .base_baud = 115200,
  2880. .uart_offset = 8,
  2881. },
  2882. [pbn_b2_bt_2_115200] = {
  2883. .flags = FL_BASE2|FL_BASE_BARS,
  2884. .num_ports = 2,
  2885. .base_baud = 115200,
  2886. .uart_offset = 8,
  2887. },
  2888. [pbn_b2_bt_4_115200] = {
  2889. .flags = FL_BASE2|FL_BASE_BARS,
  2890. .num_ports = 4,
  2891. .base_baud = 115200,
  2892. .uart_offset = 8,
  2893. },
  2894. [pbn_b2_bt_2_921600] = {
  2895. .flags = FL_BASE2|FL_BASE_BARS,
  2896. .num_ports = 2,
  2897. .base_baud = 921600,
  2898. .uart_offset = 8,
  2899. },
  2900. [pbn_b2_bt_4_921600] = {
  2901. .flags = FL_BASE2|FL_BASE_BARS,
  2902. .num_ports = 4,
  2903. .base_baud = 921600,
  2904. .uart_offset = 8,
  2905. },
  2906. [pbn_b3_2_115200] = {
  2907. .flags = FL_BASE3,
  2908. .num_ports = 2,
  2909. .base_baud = 115200,
  2910. .uart_offset = 8,
  2911. },
  2912. [pbn_b3_4_115200] = {
  2913. .flags = FL_BASE3,
  2914. .num_ports = 4,
  2915. .base_baud = 115200,
  2916. .uart_offset = 8,
  2917. },
  2918. [pbn_b3_8_115200] = {
  2919. .flags = FL_BASE3,
  2920. .num_ports = 8,
  2921. .base_baud = 115200,
  2922. .uart_offset = 8,
  2923. },
  2924. [pbn_b4_bt_2_921600] = {
  2925. .flags = FL_BASE4,
  2926. .num_ports = 2,
  2927. .base_baud = 921600,
  2928. .uart_offset = 8,
  2929. },
  2930. [pbn_b4_bt_4_921600] = {
  2931. .flags = FL_BASE4,
  2932. .num_ports = 4,
  2933. .base_baud = 921600,
  2934. .uart_offset = 8,
  2935. },
  2936. [pbn_b4_bt_8_921600] = {
  2937. .flags = FL_BASE4,
  2938. .num_ports = 8,
  2939. .base_baud = 921600,
  2940. .uart_offset = 8,
  2941. },
  2942. /*
  2943. * Entries following this are board-specific.
  2944. */
  2945. /*
  2946. * Panacom - IOMEM
  2947. */
  2948. [pbn_panacom] = {
  2949. .flags = FL_BASE2,
  2950. .num_ports = 2,
  2951. .base_baud = 921600,
  2952. .uart_offset = 0x400,
  2953. .reg_shift = 7,
  2954. },
  2955. [pbn_panacom2] = {
  2956. .flags = FL_BASE2|FL_BASE_BARS,
  2957. .num_ports = 2,
  2958. .base_baud = 921600,
  2959. .uart_offset = 0x400,
  2960. .reg_shift = 7,
  2961. },
  2962. [pbn_panacom4] = {
  2963. .flags = FL_BASE2|FL_BASE_BARS,
  2964. .num_ports = 4,
  2965. .base_baud = 921600,
  2966. .uart_offset = 0x400,
  2967. .reg_shift = 7,
  2968. },
  2969. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2970. [pbn_plx_romulus] = {
  2971. .flags = FL_BASE2,
  2972. .num_ports = 4,
  2973. .base_baud = 921600,
  2974. .uart_offset = 8 << 2,
  2975. .reg_shift = 2,
  2976. .first_offset = 0x03,
  2977. },
  2978. /*
  2979. * This board uses the size of PCI Base region 0 to
  2980. * signal now many ports are available
  2981. */
  2982. [pbn_oxsemi] = {
  2983. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2984. .num_ports = 32,
  2985. .base_baud = 115200,
  2986. .uart_offset = 8,
  2987. },
  2988. [pbn_oxsemi_1_4000000] = {
  2989. .flags = FL_BASE0,
  2990. .num_ports = 1,
  2991. .base_baud = 4000000,
  2992. .uart_offset = 0x200,
  2993. .first_offset = 0x1000,
  2994. },
  2995. [pbn_oxsemi_2_4000000] = {
  2996. .flags = FL_BASE0,
  2997. .num_ports = 2,
  2998. .base_baud = 4000000,
  2999. .uart_offset = 0x200,
  3000. .first_offset = 0x1000,
  3001. },
  3002. [pbn_oxsemi_4_4000000] = {
  3003. .flags = FL_BASE0,
  3004. .num_ports = 4,
  3005. .base_baud = 4000000,
  3006. .uart_offset = 0x200,
  3007. .first_offset = 0x1000,
  3008. },
  3009. [pbn_oxsemi_8_4000000] = {
  3010. .flags = FL_BASE0,
  3011. .num_ports = 8,
  3012. .base_baud = 4000000,
  3013. .uart_offset = 0x200,
  3014. .first_offset = 0x1000,
  3015. },
  3016. /*
  3017. * EKF addition for i960 Boards form EKF with serial port.
  3018. * Max 256 ports.
  3019. */
  3020. [pbn_intel_i960] = {
  3021. .flags = FL_BASE0,
  3022. .num_ports = 32,
  3023. .base_baud = 921600,
  3024. .uart_offset = 8 << 2,
  3025. .reg_shift = 2,
  3026. .first_offset = 0x10000,
  3027. },
  3028. [pbn_sgi_ioc3] = {
  3029. .flags = FL_BASE0|FL_NOIRQ,
  3030. .num_ports = 1,
  3031. .base_baud = 458333,
  3032. .uart_offset = 8,
  3033. .reg_shift = 0,
  3034. .first_offset = 0x20178,
  3035. },
  3036. /*
  3037. * Computone - uses IOMEM.
  3038. */
  3039. [pbn_computone_4] = {
  3040. .flags = FL_BASE0,
  3041. .num_ports = 4,
  3042. .base_baud = 921600,
  3043. .uart_offset = 0x40,
  3044. .reg_shift = 2,
  3045. .first_offset = 0x200,
  3046. },
  3047. [pbn_computone_6] = {
  3048. .flags = FL_BASE0,
  3049. .num_ports = 6,
  3050. .base_baud = 921600,
  3051. .uart_offset = 0x40,
  3052. .reg_shift = 2,
  3053. .first_offset = 0x200,
  3054. },
  3055. [pbn_computone_8] = {
  3056. .flags = FL_BASE0,
  3057. .num_ports = 8,
  3058. .base_baud = 921600,
  3059. .uart_offset = 0x40,
  3060. .reg_shift = 2,
  3061. .first_offset = 0x200,
  3062. },
  3063. [pbn_sbsxrsio] = {
  3064. .flags = FL_BASE0,
  3065. .num_ports = 8,
  3066. .base_baud = 460800,
  3067. .uart_offset = 256,
  3068. .reg_shift = 4,
  3069. },
  3070. /*
  3071. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3072. * Only basic 16550A support.
  3073. * XR17C15[24] are not tested, but they should work.
  3074. */
  3075. [pbn_exar_XR17C152] = {
  3076. .flags = FL_BASE0,
  3077. .num_ports = 2,
  3078. .base_baud = 921600,
  3079. .uart_offset = 0x200,
  3080. },
  3081. [pbn_exar_XR17C154] = {
  3082. .flags = FL_BASE0,
  3083. .num_ports = 4,
  3084. .base_baud = 921600,
  3085. .uart_offset = 0x200,
  3086. },
  3087. [pbn_exar_XR17C158] = {
  3088. .flags = FL_BASE0,
  3089. .num_ports = 8,
  3090. .base_baud = 921600,
  3091. .uart_offset = 0x200,
  3092. },
  3093. [pbn_exar_XR17V352] = {
  3094. .flags = FL_BASE0,
  3095. .num_ports = 2,
  3096. .base_baud = 7812500,
  3097. .uart_offset = 0x400,
  3098. .reg_shift = 0,
  3099. .first_offset = 0,
  3100. },
  3101. [pbn_exar_XR17V354] = {
  3102. .flags = FL_BASE0,
  3103. .num_ports = 4,
  3104. .base_baud = 7812500,
  3105. .uart_offset = 0x400,
  3106. .reg_shift = 0,
  3107. .first_offset = 0,
  3108. },
  3109. [pbn_exar_XR17V358] = {
  3110. .flags = FL_BASE0,
  3111. .num_ports = 8,
  3112. .base_baud = 7812500,
  3113. .uart_offset = 0x400,
  3114. .reg_shift = 0,
  3115. .first_offset = 0,
  3116. },
  3117. [pbn_exar_ibm_saturn] = {
  3118. .flags = FL_BASE0,
  3119. .num_ports = 1,
  3120. .base_baud = 921600,
  3121. .uart_offset = 0x200,
  3122. },
  3123. /*
  3124. * PA Semi PWRficient PA6T-1682M on-chip UART
  3125. */
  3126. [pbn_pasemi_1682M] = {
  3127. .flags = FL_BASE0,
  3128. .num_ports = 1,
  3129. .base_baud = 8333333,
  3130. },
  3131. /*
  3132. * National Instruments 843x
  3133. */
  3134. [pbn_ni8430_16] = {
  3135. .flags = FL_BASE0,
  3136. .num_ports = 16,
  3137. .base_baud = 3686400,
  3138. .uart_offset = 0x10,
  3139. .first_offset = 0x800,
  3140. },
  3141. [pbn_ni8430_8] = {
  3142. .flags = FL_BASE0,
  3143. .num_ports = 8,
  3144. .base_baud = 3686400,
  3145. .uart_offset = 0x10,
  3146. .first_offset = 0x800,
  3147. },
  3148. [pbn_ni8430_4] = {
  3149. .flags = FL_BASE0,
  3150. .num_ports = 4,
  3151. .base_baud = 3686400,
  3152. .uart_offset = 0x10,
  3153. .first_offset = 0x800,
  3154. },
  3155. [pbn_ni8430_2] = {
  3156. .flags = FL_BASE0,
  3157. .num_ports = 2,
  3158. .base_baud = 3686400,
  3159. .uart_offset = 0x10,
  3160. .first_offset = 0x800,
  3161. },
  3162. /*
  3163. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  3164. */
  3165. [pbn_ADDIDATA_PCIe_1_3906250] = {
  3166. .flags = FL_BASE0,
  3167. .num_ports = 1,
  3168. .base_baud = 3906250,
  3169. .uart_offset = 0x200,
  3170. .first_offset = 0x1000,
  3171. },
  3172. [pbn_ADDIDATA_PCIe_2_3906250] = {
  3173. .flags = FL_BASE0,
  3174. .num_ports = 2,
  3175. .base_baud = 3906250,
  3176. .uart_offset = 0x200,
  3177. .first_offset = 0x1000,
  3178. },
  3179. [pbn_ADDIDATA_PCIe_4_3906250] = {
  3180. .flags = FL_BASE0,
  3181. .num_ports = 4,
  3182. .base_baud = 3906250,
  3183. .uart_offset = 0x200,
  3184. .first_offset = 0x1000,
  3185. },
  3186. [pbn_ADDIDATA_PCIe_8_3906250] = {
  3187. .flags = FL_BASE0,
  3188. .num_ports = 8,
  3189. .base_baud = 3906250,
  3190. .uart_offset = 0x200,
  3191. .first_offset = 0x1000,
  3192. },
  3193. [pbn_ce4100_1_115200] = {
  3194. .flags = FL_BASE_BARS,
  3195. .num_ports = 2,
  3196. .base_baud = 921600,
  3197. .reg_shift = 2,
  3198. },
  3199. /*
  3200. * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
  3201. * but is overridden by byt_set_termios.
  3202. */
  3203. [pbn_byt] = {
  3204. .flags = FL_BASE0,
  3205. .num_ports = 1,
  3206. .base_baud = 2764800,
  3207. .uart_offset = 0x80,
  3208. .reg_shift = 2,
  3209. },
  3210. [pbn_qrk] = {
  3211. .flags = FL_BASE0,
  3212. .num_ports = 1,
  3213. .base_baud = 2764800,
  3214. .reg_shift = 2,
  3215. },
  3216. [pbn_omegapci] = {
  3217. .flags = FL_BASE0,
  3218. .num_ports = 8,
  3219. .base_baud = 115200,
  3220. .uart_offset = 0x200,
  3221. },
  3222. [pbn_NETMOS9900_2s_115200] = {
  3223. .flags = FL_BASE0,
  3224. .num_ports = 2,
  3225. .base_baud = 115200,
  3226. },
  3227. [pbn_brcm_trumanage] = {
  3228. .flags = FL_BASE0,
  3229. .num_ports = 1,
  3230. .reg_shift = 2,
  3231. .base_baud = 115200,
  3232. },
  3233. [pbn_fintek_4] = {
  3234. .num_ports = 4,
  3235. .uart_offset = 8,
  3236. .base_baud = 115200,
  3237. .first_offset = 0x40,
  3238. },
  3239. [pbn_fintek_8] = {
  3240. .num_ports = 8,
  3241. .uart_offset = 8,
  3242. .base_baud = 115200,
  3243. .first_offset = 0x40,
  3244. },
  3245. [pbn_fintek_12] = {
  3246. .num_ports = 12,
  3247. .uart_offset = 8,
  3248. .base_baud = 115200,
  3249. .first_offset = 0x40,
  3250. },
  3251. };
  3252. static const struct pci_device_id blacklist[] = {
  3253. /* softmodems */
  3254. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3255. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3256. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3257. /* multi-io cards handled by parport_serial */
  3258. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3259. { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
  3260. };
  3261. /*
  3262. * Given a complete unknown PCI device, try to use some heuristics to
  3263. * guess what the configuration might be, based on the pitiful PCI
  3264. * serial specs. Returns 0 on success, 1 on failure.
  3265. */
  3266. static int
  3267. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3268. {
  3269. const struct pci_device_id *bldev;
  3270. int num_iomem, num_port, first_port = -1, i;
  3271. /*
  3272. * If it is not a communications device or the programming
  3273. * interface is greater than 6, give up.
  3274. *
  3275. * (Should we try to make guesses for multiport serial devices
  3276. * later?)
  3277. */
  3278. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3279. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3280. (dev->class & 0xff) > 6)
  3281. return -ENODEV;
  3282. /*
  3283. * Do not access blacklisted devices that are known not to
  3284. * feature serial ports or are handled by other modules.
  3285. */
  3286. for (bldev = blacklist;
  3287. bldev < blacklist + ARRAY_SIZE(blacklist);
  3288. bldev++) {
  3289. if (dev->vendor == bldev->vendor &&
  3290. dev->device == bldev->device)
  3291. return -ENODEV;
  3292. }
  3293. num_iomem = num_port = 0;
  3294. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3295. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3296. num_port++;
  3297. if (first_port == -1)
  3298. first_port = i;
  3299. }
  3300. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3301. num_iomem++;
  3302. }
  3303. /*
  3304. * If there is 1 or 0 iomem regions, and exactly one port,
  3305. * use it. We guess the number of ports based on the IO
  3306. * region size.
  3307. */
  3308. if (num_iomem <= 1 && num_port == 1) {
  3309. board->flags = first_port;
  3310. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3311. return 0;
  3312. }
  3313. /*
  3314. * Now guess if we've got a board which indexes by BARs.
  3315. * Each IO BAR should be 8 bytes, and they should follow
  3316. * consecutively.
  3317. */
  3318. first_port = -1;
  3319. num_port = 0;
  3320. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3321. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3322. pci_resource_len(dev, i) == 8 &&
  3323. (first_port == -1 || (first_port + num_port) == i)) {
  3324. num_port++;
  3325. if (first_port == -1)
  3326. first_port = i;
  3327. }
  3328. }
  3329. if (num_port > 1) {
  3330. board->flags = first_port | FL_BASE_BARS;
  3331. board->num_ports = num_port;
  3332. return 0;
  3333. }
  3334. return -ENODEV;
  3335. }
  3336. static inline int
  3337. serial_pci_matches(const struct pciserial_board *board,
  3338. const struct pciserial_board *guessed)
  3339. {
  3340. return
  3341. board->num_ports == guessed->num_ports &&
  3342. board->base_baud == guessed->base_baud &&
  3343. board->uart_offset == guessed->uart_offset &&
  3344. board->reg_shift == guessed->reg_shift &&
  3345. board->first_offset == guessed->first_offset;
  3346. }
  3347. struct serial_private *
  3348. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3349. {
  3350. struct uart_8250_port uart;
  3351. struct serial_private *priv;
  3352. struct pci_serial_quirk *quirk;
  3353. int rc, nr_ports, i;
  3354. nr_ports = board->num_ports;
  3355. /*
  3356. * Find an init and setup quirks.
  3357. */
  3358. quirk = find_quirk(dev);
  3359. /*
  3360. * Run the new-style initialization function.
  3361. * The initialization function returns:
  3362. * <0 - error
  3363. * 0 - use board->num_ports
  3364. * >0 - number of ports
  3365. */
  3366. if (quirk->init) {
  3367. rc = quirk->init(dev);
  3368. if (rc < 0) {
  3369. priv = ERR_PTR(rc);
  3370. goto err_out;
  3371. }
  3372. if (rc)
  3373. nr_ports = rc;
  3374. }
  3375. priv = kzalloc(sizeof(struct serial_private) +
  3376. sizeof(unsigned int) * nr_ports,
  3377. GFP_KERNEL);
  3378. if (!priv) {
  3379. priv = ERR_PTR(-ENOMEM);
  3380. goto err_deinit;
  3381. }
  3382. priv->dev = dev;
  3383. priv->quirk = quirk;
  3384. memset(&uart, 0, sizeof(uart));
  3385. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3386. uart.port.uartclk = board->base_baud * 16;
  3387. uart.port.irq = get_pci_irq(dev, board);
  3388. uart.port.dev = &dev->dev;
  3389. for (i = 0; i < nr_ports; i++) {
  3390. if (quirk->setup(priv, board, &uart, i))
  3391. break;
  3392. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3393. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3394. priv->line[i] = serial8250_register_8250_port(&uart);
  3395. if (priv->line[i] < 0) {
  3396. dev_err(&dev->dev,
  3397. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3398. uart.port.iobase, uart.port.irq,
  3399. uart.port.iotype, priv->line[i]);
  3400. break;
  3401. }
  3402. }
  3403. priv->nr = i;
  3404. return priv;
  3405. err_deinit:
  3406. if (quirk->exit)
  3407. quirk->exit(dev);
  3408. err_out:
  3409. return priv;
  3410. }
  3411. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3412. void pciserial_remove_ports(struct serial_private *priv)
  3413. {
  3414. struct pci_serial_quirk *quirk;
  3415. int i;
  3416. for (i = 0; i < priv->nr; i++)
  3417. serial8250_unregister_port(priv->line[i]);
  3418. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3419. if (priv->remapped_bar[i])
  3420. iounmap(priv->remapped_bar[i]);
  3421. priv->remapped_bar[i] = NULL;
  3422. }
  3423. /*
  3424. * Find the exit quirks.
  3425. */
  3426. quirk = find_quirk(priv->dev);
  3427. if (quirk->exit)
  3428. quirk->exit(priv->dev);
  3429. kfree(priv);
  3430. }
  3431. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3432. void pciserial_suspend_ports(struct serial_private *priv)
  3433. {
  3434. int i;
  3435. for (i = 0; i < priv->nr; i++)
  3436. if (priv->line[i] >= 0)
  3437. serial8250_suspend_port(priv->line[i]);
  3438. /*
  3439. * Ensure that every init quirk is properly torn down
  3440. */
  3441. if (priv->quirk->exit)
  3442. priv->quirk->exit(priv->dev);
  3443. }
  3444. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3445. void pciserial_resume_ports(struct serial_private *priv)
  3446. {
  3447. int i;
  3448. /*
  3449. * Ensure that the board is correctly configured.
  3450. */
  3451. if (priv->quirk->init)
  3452. priv->quirk->init(priv->dev);
  3453. for (i = 0; i < priv->nr; i++)
  3454. if (priv->line[i] >= 0)
  3455. serial8250_resume_port(priv->line[i]);
  3456. }
  3457. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3458. /*
  3459. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3460. * to the arrangement of serial ports on a PCI card.
  3461. */
  3462. static int
  3463. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3464. {
  3465. struct pci_serial_quirk *quirk;
  3466. struct serial_private *priv;
  3467. const struct pciserial_board *board;
  3468. struct pciserial_board tmp;
  3469. int rc;
  3470. quirk = find_quirk(dev);
  3471. if (quirk->probe) {
  3472. rc = quirk->probe(dev);
  3473. if (rc)
  3474. return rc;
  3475. }
  3476. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3477. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3478. ent->driver_data);
  3479. return -EINVAL;
  3480. }
  3481. board = &pci_boards[ent->driver_data];
  3482. rc = pci_enable_device(dev);
  3483. pci_save_state(dev);
  3484. if (rc)
  3485. return rc;
  3486. if (ent->driver_data == pbn_default) {
  3487. /*
  3488. * Use a copy of the pci_board entry for this;
  3489. * avoid changing entries in the table.
  3490. */
  3491. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3492. board = &tmp;
  3493. /*
  3494. * We matched one of our class entries. Try to
  3495. * determine the parameters of this board.
  3496. */
  3497. rc = serial_pci_guess_board(dev, &tmp);
  3498. if (rc)
  3499. goto disable;
  3500. } else {
  3501. /*
  3502. * We matched an explicit entry. If we are able to
  3503. * detect this boards settings with our heuristic,
  3504. * then we no longer need this entry.
  3505. */
  3506. memcpy(&tmp, &pci_boards[pbn_default],
  3507. sizeof(struct pciserial_board));
  3508. rc = serial_pci_guess_board(dev, &tmp);
  3509. if (rc == 0 && serial_pci_matches(board, &tmp))
  3510. moan_device("Redundant entry in serial pci_table.",
  3511. dev);
  3512. }
  3513. priv = pciserial_init_ports(dev, board);
  3514. if (!IS_ERR(priv)) {
  3515. pci_set_drvdata(dev, priv);
  3516. return 0;
  3517. }
  3518. rc = PTR_ERR(priv);
  3519. disable:
  3520. pci_disable_device(dev);
  3521. return rc;
  3522. }
  3523. static void pciserial_remove_one(struct pci_dev *dev)
  3524. {
  3525. struct serial_private *priv = pci_get_drvdata(dev);
  3526. pciserial_remove_ports(priv);
  3527. pci_disable_device(dev);
  3528. }
  3529. #ifdef CONFIG_PM
  3530. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3531. {
  3532. struct serial_private *priv = pci_get_drvdata(dev);
  3533. if (priv)
  3534. pciserial_suspend_ports(priv);
  3535. pci_save_state(dev);
  3536. pci_set_power_state(dev, pci_choose_state(dev, state));
  3537. return 0;
  3538. }
  3539. static int pciserial_resume_one(struct pci_dev *dev)
  3540. {
  3541. int err;
  3542. struct serial_private *priv = pci_get_drvdata(dev);
  3543. pci_set_power_state(dev, PCI_D0);
  3544. pci_restore_state(dev);
  3545. if (priv) {
  3546. /*
  3547. * The device may have been disabled. Re-enable it.
  3548. */
  3549. err = pci_enable_device(dev);
  3550. /* FIXME: We cannot simply error out here */
  3551. if (err)
  3552. dev_err(&dev->dev, "Unable to re-enable ports, trying to continue.\n");
  3553. pciserial_resume_ports(priv);
  3554. }
  3555. return 0;
  3556. }
  3557. #endif
  3558. static struct pci_device_id serial_pci_tbl[] = {
  3559. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3560. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3561. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3562. pbn_b2_8_921600 },
  3563. /* Advantech also use 0x3618 and 0xf618 */
  3564. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
  3565. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3566. pbn_b0_4_921600 },
  3567. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
  3568. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3569. pbn_b0_4_921600 },
  3570. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3571. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3572. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3573. pbn_b1_8_1382400 },
  3574. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3575. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3576. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3577. pbn_b1_4_1382400 },
  3578. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3579. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3580. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3581. pbn_b1_2_1382400 },
  3582. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3583. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3584. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3585. pbn_b1_8_1382400 },
  3586. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3587. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3588. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3589. pbn_b1_4_1382400 },
  3590. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3591. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3592. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3593. pbn_b1_2_1382400 },
  3594. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3595. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3596. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3597. pbn_b1_8_921600 },
  3598. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3599. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3600. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3601. pbn_b1_8_921600 },
  3602. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3603. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3604. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3605. pbn_b1_4_921600 },
  3606. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3607. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3608. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3609. pbn_b1_4_921600 },
  3610. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3611. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3612. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3613. pbn_b1_2_921600 },
  3614. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3615. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3616. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3617. pbn_b1_8_921600 },
  3618. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3619. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3620. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3621. pbn_b1_8_921600 },
  3622. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3623. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3624. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3625. pbn_b1_4_921600 },
  3626. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3627. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3628. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3629. pbn_b1_2_1250000 },
  3630. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3631. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3632. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3633. pbn_b0_2_1843200 },
  3634. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3635. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3636. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3637. pbn_b0_4_1843200 },
  3638. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3639. PCI_VENDOR_ID_AFAVLAB,
  3640. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3641. pbn_b0_4_1152000 },
  3642. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3643. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3644. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3645. pbn_b0_2_1843200_200 },
  3646. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3647. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3648. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3649. pbn_b0_4_1843200_200 },
  3650. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3651. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3652. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3653. pbn_b0_8_1843200_200 },
  3654. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3655. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3656. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3657. pbn_b0_2_1843200_200 },
  3658. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3659. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3660. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3661. pbn_b0_4_1843200_200 },
  3662. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3663. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3664. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3665. pbn_b0_8_1843200_200 },
  3666. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3667. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3668. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3669. pbn_b0_2_1843200_200 },
  3670. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3671. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3672. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3673. pbn_b0_4_1843200_200 },
  3674. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3675. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3676. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3677. pbn_b0_8_1843200_200 },
  3678. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3679. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3680. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3681. pbn_b0_2_1843200_200 },
  3682. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3683. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3684. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3685. pbn_b0_4_1843200_200 },
  3686. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3687. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3688. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3689. pbn_b0_8_1843200_200 },
  3690. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3691. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3692. 0, 0, pbn_exar_ibm_saturn },
  3693. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3694. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3695. pbn_b2_bt_1_115200 },
  3696. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3698. pbn_b2_bt_2_115200 },
  3699. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3701. pbn_b2_bt_4_115200 },
  3702. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3704. pbn_b2_bt_2_115200 },
  3705. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3707. pbn_b2_bt_4_115200 },
  3708. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3710. pbn_b2_8_115200 },
  3711. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3713. pbn_b2_8_460800 },
  3714. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3716. pbn_b2_8_115200 },
  3717. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3719. pbn_b2_bt_2_115200 },
  3720. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3722. pbn_b2_bt_2_921600 },
  3723. /*
  3724. * VScom SPCOM800, from sl@s.pl
  3725. */
  3726. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3728. pbn_b2_8_921600 },
  3729. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3731. pbn_b2_4_921600 },
  3732. /* Unknown card - subdevice 0x1584 */
  3733. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3734. PCI_VENDOR_ID_PLX,
  3735. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3736. pbn_b2_4_115200 },
  3737. /* Unknown card - subdevice 0x1588 */
  3738. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3739. PCI_VENDOR_ID_PLX,
  3740. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3741. pbn_b2_8_115200 },
  3742. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3743. PCI_SUBVENDOR_ID_KEYSPAN,
  3744. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3745. pbn_panacom },
  3746. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3748. pbn_panacom4 },
  3749. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3751. pbn_panacom2 },
  3752. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3753. PCI_VENDOR_ID_ESDGMBH,
  3754. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3755. pbn_b2_4_115200 },
  3756. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3757. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3758. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3759. pbn_b2_4_460800 },
  3760. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3761. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3762. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3763. pbn_b2_8_460800 },
  3764. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3765. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3766. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3767. pbn_b2_16_460800 },
  3768. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3769. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3770. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3771. pbn_b2_16_460800 },
  3772. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3773. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3774. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3775. pbn_b2_4_460800 },
  3776. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3777. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3778. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3779. pbn_b2_8_460800 },
  3780. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3781. PCI_SUBVENDOR_ID_EXSYS,
  3782. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3783. pbn_b2_4_115200 },
  3784. /*
  3785. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3786. * (Exoray@isys.ca)
  3787. */
  3788. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3789. 0x10b5, 0x106a, 0, 0,
  3790. pbn_plx_romulus },
  3791. /*
  3792. * Quatech cards. These actually have configurable clocks but for
  3793. * now we just use the default.
  3794. *
  3795. * 100 series are RS232, 200 series RS422,
  3796. */
  3797. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3798. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3799. pbn_b1_4_115200 },
  3800. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3802. pbn_b1_2_115200 },
  3803. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3805. pbn_b2_2_115200 },
  3806. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3808. pbn_b1_2_115200 },
  3809. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3811. pbn_b2_2_115200 },
  3812. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3814. pbn_b1_4_115200 },
  3815. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3817. pbn_b1_8_115200 },
  3818. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3820. pbn_b1_8_115200 },
  3821. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3823. pbn_b1_4_115200 },
  3824. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3826. pbn_b1_2_115200 },
  3827. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3829. pbn_b1_4_115200 },
  3830. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3831. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3832. pbn_b1_2_115200 },
  3833. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3834. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3835. pbn_b2_4_115200 },
  3836. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3838. pbn_b2_2_115200 },
  3839. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3841. pbn_b2_1_115200 },
  3842. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3844. pbn_b2_4_115200 },
  3845. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3847. pbn_b2_2_115200 },
  3848. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3850. pbn_b2_1_115200 },
  3851. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3853. pbn_b0_8_115200 },
  3854. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3855. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3856. 0, 0,
  3857. pbn_b0_4_921600 },
  3858. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3859. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3860. 0, 0,
  3861. pbn_b0_4_1152000 },
  3862. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3864. pbn_b0_bt_2_921600 },
  3865. /*
  3866. * The below card is a little controversial since it is the
  3867. * subject of a PCI vendor/device ID clash. (See
  3868. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3869. * For now just used the hex ID 0x950a.
  3870. */
  3871. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3872. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3873. 0, 0, pbn_b0_2_115200 },
  3874. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3875. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3876. 0, 0, pbn_b0_2_115200 },
  3877. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3879. pbn_b0_2_1130000 },
  3880. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3881. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3882. pbn_b0_1_921600 },
  3883. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3885. pbn_b0_4_115200 },
  3886. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3888. pbn_b0_bt_2_921600 },
  3889. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3890. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3891. pbn_b2_8_1152000 },
  3892. /*
  3893. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3894. */
  3895. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3897. pbn_b0_1_4000000 },
  3898. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3900. pbn_b0_1_4000000 },
  3901. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3903. pbn_oxsemi_1_4000000 },
  3904. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3906. pbn_oxsemi_1_4000000 },
  3907. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3909. pbn_b0_1_4000000 },
  3910. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3912. pbn_b0_1_4000000 },
  3913. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3915. pbn_oxsemi_1_4000000 },
  3916. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3918. pbn_oxsemi_1_4000000 },
  3919. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3921. pbn_b0_1_4000000 },
  3922. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3924. pbn_b0_1_4000000 },
  3925. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3927. pbn_b0_1_4000000 },
  3928. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3930. pbn_b0_1_4000000 },
  3931. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3933. pbn_oxsemi_2_4000000 },
  3934. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3936. pbn_oxsemi_2_4000000 },
  3937. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3939. pbn_oxsemi_4_4000000 },
  3940. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3942. pbn_oxsemi_4_4000000 },
  3943. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3945. pbn_oxsemi_8_4000000 },
  3946. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3948. pbn_oxsemi_8_4000000 },
  3949. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3951. pbn_oxsemi_1_4000000 },
  3952. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3954. pbn_oxsemi_1_4000000 },
  3955. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3957. pbn_oxsemi_1_4000000 },
  3958. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3960. pbn_oxsemi_1_4000000 },
  3961. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3963. pbn_oxsemi_1_4000000 },
  3964. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3966. pbn_oxsemi_1_4000000 },
  3967. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3969. pbn_oxsemi_1_4000000 },
  3970. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3972. pbn_oxsemi_1_4000000 },
  3973. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3975. pbn_oxsemi_1_4000000 },
  3976. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3978. pbn_oxsemi_1_4000000 },
  3979. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3981. pbn_oxsemi_1_4000000 },
  3982. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3984. pbn_oxsemi_1_4000000 },
  3985. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3987. pbn_oxsemi_1_4000000 },
  3988. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3990. pbn_oxsemi_1_4000000 },
  3991. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3993. pbn_oxsemi_1_4000000 },
  3994. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3995. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3996. pbn_oxsemi_1_4000000 },
  3997. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3998. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3999. pbn_oxsemi_1_4000000 },
  4000. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  4001. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4002. pbn_oxsemi_1_4000000 },
  4003. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  4004. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4005. pbn_oxsemi_1_4000000 },
  4006. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  4007. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4008. pbn_oxsemi_1_4000000 },
  4009. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  4010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4011. pbn_oxsemi_1_4000000 },
  4012. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  4013. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4014. pbn_oxsemi_1_4000000 },
  4015. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  4016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4017. pbn_oxsemi_1_4000000 },
  4018. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  4019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4020. pbn_oxsemi_1_4000000 },
  4021. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  4022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4023. pbn_oxsemi_1_4000000 },
  4024. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  4025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4026. pbn_oxsemi_1_4000000 },
  4027. /*
  4028. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  4029. */
  4030. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  4031. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  4032. pbn_oxsemi_1_4000000 },
  4033. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  4034. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  4035. pbn_oxsemi_2_4000000 },
  4036. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  4037. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  4038. pbn_oxsemi_4_4000000 },
  4039. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  4040. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  4041. pbn_oxsemi_8_4000000 },
  4042. /*
  4043. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  4044. */
  4045. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  4046. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  4047. pbn_oxsemi_2_4000000 },
  4048. /*
  4049. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  4050. * from skokodyn@yahoo.com
  4051. */
  4052. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4053. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  4054. pbn_sbsxrsio },
  4055. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4056. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  4057. pbn_sbsxrsio },
  4058. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4059. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  4060. pbn_sbsxrsio },
  4061. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4062. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  4063. pbn_sbsxrsio },
  4064. /*
  4065. * Digitan DS560-558, from jimd@esoft.com
  4066. */
  4067. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  4068. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4069. pbn_b1_1_115200 },
  4070. /*
  4071. * Titan Electronic cards
  4072. * The 400L and 800L have a custom setup quirk.
  4073. */
  4074. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  4075. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4076. pbn_b0_1_921600 },
  4077. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  4078. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4079. pbn_b0_2_921600 },
  4080. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  4081. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4082. pbn_b0_4_921600 },
  4083. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  4084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4085. pbn_b0_4_921600 },
  4086. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  4087. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4088. pbn_b1_1_921600 },
  4089. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  4090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4091. pbn_b1_bt_2_921600 },
  4092. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  4093. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4094. pbn_b0_bt_4_921600 },
  4095. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  4096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4097. pbn_b0_bt_8_921600 },
  4098. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  4099. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4100. pbn_b4_bt_2_921600 },
  4101. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  4102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4103. pbn_b4_bt_4_921600 },
  4104. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  4105. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4106. pbn_b4_bt_8_921600 },
  4107. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  4108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4109. pbn_b0_4_921600 },
  4110. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  4111. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4112. pbn_b0_4_921600 },
  4113. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  4114. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4115. pbn_b0_4_921600 },
  4116. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  4117. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4118. pbn_oxsemi_1_4000000 },
  4119. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  4120. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4121. pbn_oxsemi_2_4000000 },
  4122. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  4123. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4124. pbn_oxsemi_4_4000000 },
  4125. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  4126. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4127. pbn_oxsemi_8_4000000 },
  4128. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  4129. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4130. pbn_oxsemi_2_4000000 },
  4131. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  4132. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4133. pbn_oxsemi_2_4000000 },
  4134. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  4135. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4136. pbn_b0_bt_2_921600 },
  4137. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  4138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4139. pbn_b0_4_921600 },
  4140. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  4141. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4142. pbn_b0_4_921600 },
  4143. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  4144. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4145. pbn_b0_4_921600 },
  4146. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  4147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4148. pbn_b0_4_921600 },
  4149. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  4150. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4151. pbn_b2_1_460800 },
  4152. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  4153. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4154. pbn_b2_1_460800 },
  4155. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  4156. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4157. pbn_b2_1_460800 },
  4158. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  4159. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4160. pbn_b2_bt_2_921600 },
  4161. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  4162. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4163. pbn_b2_bt_2_921600 },
  4164. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  4165. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4166. pbn_b2_bt_2_921600 },
  4167. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  4168. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4169. pbn_b2_bt_4_921600 },
  4170. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  4171. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4172. pbn_b2_bt_4_921600 },
  4173. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  4174. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4175. pbn_b2_bt_4_921600 },
  4176. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  4177. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4178. pbn_b0_1_921600 },
  4179. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  4180. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4181. pbn_b0_1_921600 },
  4182. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  4183. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4184. pbn_b0_1_921600 },
  4185. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  4186. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4187. pbn_b0_bt_2_921600 },
  4188. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  4189. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4190. pbn_b0_bt_2_921600 },
  4191. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  4192. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4193. pbn_b0_bt_2_921600 },
  4194. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  4195. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4196. pbn_b0_bt_4_921600 },
  4197. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  4198. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4199. pbn_b0_bt_4_921600 },
  4200. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  4201. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4202. pbn_b0_bt_4_921600 },
  4203. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  4204. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4205. pbn_b0_bt_8_921600 },
  4206. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  4207. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4208. pbn_b0_bt_8_921600 },
  4209. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  4210. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4211. pbn_b0_bt_8_921600 },
  4212. /*
  4213. * Computone devices submitted by Doug McNash dmcnash@computone.com
  4214. */
  4215. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4216. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  4217. 0, 0, pbn_computone_4 },
  4218. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4219. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  4220. 0, 0, pbn_computone_8 },
  4221. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4222. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  4223. 0, 0, pbn_computone_6 },
  4224. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  4225. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4226. pbn_oxsemi },
  4227. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  4228. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  4229. pbn_b0_bt_1_921600 },
  4230. /*
  4231. * SUNIX (TIMEDIA)
  4232. */
  4233. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4234. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4235. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  4236. pbn_b0_bt_1_921600 },
  4237. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4238. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4239. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4240. pbn_b0_bt_1_921600 },
  4241. /*
  4242. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4243. */
  4244. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4245. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4246. pbn_b0_bt_8_115200 },
  4247. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4248. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4249. pbn_b0_bt_8_115200 },
  4250. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4251. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4252. pbn_b0_bt_2_115200 },
  4253. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4254. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4255. pbn_b0_bt_2_115200 },
  4256. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4257. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4258. pbn_b0_bt_2_115200 },
  4259. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4260. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4261. pbn_b0_bt_2_115200 },
  4262. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4263. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4264. pbn_b0_bt_2_115200 },
  4265. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4266. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4267. pbn_b0_bt_4_460800 },
  4268. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4269. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4270. pbn_b0_bt_4_460800 },
  4271. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4272. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4273. pbn_b0_bt_2_460800 },
  4274. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4275. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4276. pbn_b0_bt_2_460800 },
  4277. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4278. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4279. pbn_b0_bt_2_460800 },
  4280. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4281. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4282. pbn_b0_bt_1_115200 },
  4283. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4284. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4285. pbn_b0_bt_1_460800 },
  4286. /*
  4287. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4288. * Cards are identified by their subsystem vendor IDs, which
  4289. * (in hex) match the model number.
  4290. *
  4291. * Note that JC140x are RS422/485 cards which require ox950
  4292. * ACR = 0x10, and as such are not currently fully supported.
  4293. */
  4294. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4295. 0x1204, 0x0004, 0, 0,
  4296. pbn_b0_4_921600 },
  4297. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4298. 0x1208, 0x0004, 0, 0,
  4299. pbn_b0_4_921600 },
  4300. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4301. 0x1402, 0x0002, 0, 0,
  4302. pbn_b0_2_921600 }, */
  4303. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4304. 0x1404, 0x0004, 0, 0,
  4305. pbn_b0_4_921600 }, */
  4306. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4307. 0x1208, 0x0004, 0, 0,
  4308. pbn_b0_4_921600 },
  4309. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4310. 0x1204, 0x0004, 0, 0,
  4311. pbn_b0_4_921600 },
  4312. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4313. 0x1208, 0x0004, 0, 0,
  4314. pbn_b0_4_921600 },
  4315. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4316. 0x1208, 0x0004, 0, 0,
  4317. pbn_b0_4_921600 },
  4318. /*
  4319. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4320. */
  4321. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4322. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4323. pbn_b1_1_1382400 },
  4324. /*
  4325. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4326. */
  4327. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4328. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4329. pbn_b1_1_1382400 },
  4330. /*
  4331. * RAStel 2 port modem, gerg@moreton.com.au
  4332. */
  4333. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4334. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4335. pbn_b2_bt_2_115200 },
  4336. /*
  4337. * EKF addition for i960 Boards form EKF with serial port
  4338. */
  4339. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4340. 0xE4BF, PCI_ANY_ID, 0, 0,
  4341. pbn_intel_i960 },
  4342. /*
  4343. * Xircom Cardbus/Ethernet combos
  4344. */
  4345. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4346. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4347. pbn_b0_1_115200 },
  4348. /*
  4349. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4350. */
  4351. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4352. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4353. pbn_b0_1_115200 },
  4354. /*
  4355. * Untested PCI modems, sent in from various folks...
  4356. */
  4357. /*
  4358. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4359. */
  4360. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4361. 0x1048, 0x1500, 0, 0,
  4362. pbn_b1_1_115200 },
  4363. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4364. 0xFF00, 0, 0, 0,
  4365. pbn_sgi_ioc3 },
  4366. /*
  4367. * HP Diva card
  4368. */
  4369. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4370. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4371. pbn_b1_1_115200 },
  4372. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4373. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4374. pbn_b0_5_115200 },
  4375. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4376. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4377. pbn_b2_1_115200 },
  4378. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4380. pbn_b3_2_115200 },
  4381. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4382. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4383. pbn_b3_4_115200 },
  4384. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4385. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4386. pbn_b3_8_115200 },
  4387. /*
  4388. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4389. */
  4390. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4391. PCI_ANY_ID, PCI_ANY_ID,
  4392. 0,
  4393. 0, pbn_exar_XR17C152 },
  4394. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4395. PCI_ANY_ID, PCI_ANY_ID,
  4396. 0,
  4397. 0, pbn_exar_XR17C154 },
  4398. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4399. PCI_ANY_ID, PCI_ANY_ID,
  4400. 0,
  4401. 0, pbn_exar_XR17C158 },
  4402. /*
  4403. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4404. */
  4405. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4406. PCI_ANY_ID, PCI_ANY_ID,
  4407. 0,
  4408. 0, pbn_exar_XR17V352 },
  4409. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4410. PCI_ANY_ID, PCI_ANY_ID,
  4411. 0,
  4412. 0, pbn_exar_XR17V354 },
  4413. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4414. PCI_ANY_ID, PCI_ANY_ID,
  4415. 0,
  4416. 0, pbn_exar_XR17V358 },
  4417. /*
  4418. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4419. */
  4420. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4421. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4422. pbn_b0_1_115200 },
  4423. /*
  4424. * ITE
  4425. */
  4426. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4427. PCI_ANY_ID, PCI_ANY_ID,
  4428. 0, 0,
  4429. pbn_b1_bt_1_115200 },
  4430. /*
  4431. * IntaShield IS-200
  4432. */
  4433. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4434. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4435. pbn_b2_2_115200 },
  4436. /*
  4437. * IntaShield IS-400
  4438. */
  4439. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4440. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4441. pbn_b2_4_115200 },
  4442. /*
  4443. * Perle PCI-RAS cards
  4444. */
  4445. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4446. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4447. 0, 0, pbn_b2_4_921600 },
  4448. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4449. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4450. 0, 0, pbn_b2_8_921600 },
  4451. /*
  4452. * Mainpine series cards: Fairly standard layout but fools
  4453. * parts of the autodetect in some cases and uses otherwise
  4454. * unmatched communications subclasses in the PCI Express case
  4455. */
  4456. { /* RockForceDUO */
  4457. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4458. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4459. 0, 0, pbn_b0_2_115200 },
  4460. { /* RockForceQUATRO */
  4461. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4462. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4463. 0, 0, pbn_b0_4_115200 },
  4464. { /* RockForceDUO+ */
  4465. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4466. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4467. 0, 0, pbn_b0_2_115200 },
  4468. { /* RockForceQUATRO+ */
  4469. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4470. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4471. 0, 0, pbn_b0_4_115200 },
  4472. { /* RockForce+ */
  4473. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4474. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4475. 0, 0, pbn_b0_2_115200 },
  4476. { /* RockForce+ */
  4477. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4478. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4479. 0, 0, pbn_b0_4_115200 },
  4480. { /* RockForceOCTO+ */
  4481. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4482. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4483. 0, 0, pbn_b0_8_115200 },
  4484. { /* RockForceDUO+ */
  4485. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4486. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4487. 0, 0, pbn_b0_2_115200 },
  4488. { /* RockForceQUARTRO+ */
  4489. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4490. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4491. 0, 0, pbn_b0_4_115200 },
  4492. { /* RockForceOCTO+ */
  4493. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4494. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4495. 0, 0, pbn_b0_8_115200 },
  4496. { /* RockForceD1 */
  4497. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4498. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4499. 0, 0, pbn_b0_1_115200 },
  4500. { /* RockForceF1 */
  4501. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4502. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4503. 0, 0, pbn_b0_1_115200 },
  4504. { /* RockForceD2 */
  4505. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4506. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4507. 0, 0, pbn_b0_2_115200 },
  4508. { /* RockForceF2 */
  4509. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4510. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4511. 0, 0, pbn_b0_2_115200 },
  4512. { /* RockForceD4 */
  4513. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4514. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4515. 0, 0, pbn_b0_4_115200 },
  4516. { /* RockForceF4 */
  4517. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4518. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4519. 0, 0, pbn_b0_4_115200 },
  4520. { /* RockForceD8 */
  4521. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4522. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4523. 0, 0, pbn_b0_8_115200 },
  4524. { /* RockForceF8 */
  4525. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4526. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4527. 0, 0, pbn_b0_8_115200 },
  4528. { /* IQ Express D1 */
  4529. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4530. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4531. 0, 0, pbn_b0_1_115200 },
  4532. { /* IQ Express F1 */
  4533. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4534. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4535. 0, 0, pbn_b0_1_115200 },
  4536. { /* IQ Express D2 */
  4537. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4538. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4539. 0, 0, pbn_b0_2_115200 },
  4540. { /* IQ Express F2 */
  4541. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4542. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4543. 0, 0, pbn_b0_2_115200 },
  4544. { /* IQ Express D4 */
  4545. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4546. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4547. 0, 0, pbn_b0_4_115200 },
  4548. { /* IQ Express F4 */
  4549. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4550. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4551. 0, 0, pbn_b0_4_115200 },
  4552. { /* IQ Express D8 */
  4553. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4554. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4555. 0, 0, pbn_b0_8_115200 },
  4556. { /* IQ Express F8 */
  4557. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4558. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4559. 0, 0, pbn_b0_8_115200 },
  4560. /*
  4561. * PA Semi PA6T-1682M on-chip UART
  4562. */
  4563. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4564. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4565. pbn_pasemi_1682M },
  4566. /*
  4567. * National Instruments
  4568. */
  4569. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4571. pbn_b1_16_115200 },
  4572. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4574. pbn_b1_8_115200 },
  4575. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4577. pbn_b1_bt_4_115200 },
  4578. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4580. pbn_b1_bt_2_115200 },
  4581. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4582. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4583. pbn_b1_bt_4_115200 },
  4584. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4585. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4586. pbn_b1_bt_2_115200 },
  4587. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4588. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4589. pbn_b1_16_115200 },
  4590. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4591. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4592. pbn_b1_8_115200 },
  4593. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4594. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4595. pbn_b1_bt_4_115200 },
  4596. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4597. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4598. pbn_b1_bt_2_115200 },
  4599. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4600. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4601. pbn_b1_bt_4_115200 },
  4602. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4603. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4604. pbn_b1_bt_2_115200 },
  4605. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4607. pbn_ni8430_2 },
  4608. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4609. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4610. pbn_ni8430_2 },
  4611. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4613. pbn_ni8430_4 },
  4614. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4616. pbn_ni8430_4 },
  4617. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4619. pbn_ni8430_8 },
  4620. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4622. pbn_ni8430_8 },
  4623. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4625. pbn_ni8430_16 },
  4626. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4628. pbn_ni8430_16 },
  4629. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4631. pbn_ni8430_2 },
  4632. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4634. pbn_ni8430_2 },
  4635. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4636. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4637. pbn_ni8430_4 },
  4638. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4639. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4640. pbn_ni8430_4 },
  4641. /*
  4642. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4643. */
  4644. { PCI_VENDOR_ID_ADDIDATA,
  4645. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4646. PCI_ANY_ID,
  4647. PCI_ANY_ID,
  4648. 0,
  4649. 0,
  4650. pbn_b0_4_115200 },
  4651. { PCI_VENDOR_ID_ADDIDATA,
  4652. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4653. PCI_ANY_ID,
  4654. PCI_ANY_ID,
  4655. 0,
  4656. 0,
  4657. pbn_b0_2_115200 },
  4658. { PCI_VENDOR_ID_ADDIDATA,
  4659. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4660. PCI_ANY_ID,
  4661. PCI_ANY_ID,
  4662. 0,
  4663. 0,
  4664. pbn_b0_1_115200 },
  4665. { PCI_VENDOR_ID_AMCC,
  4666. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4667. PCI_ANY_ID,
  4668. PCI_ANY_ID,
  4669. 0,
  4670. 0,
  4671. pbn_b1_8_115200 },
  4672. { PCI_VENDOR_ID_ADDIDATA,
  4673. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4674. PCI_ANY_ID,
  4675. PCI_ANY_ID,
  4676. 0,
  4677. 0,
  4678. pbn_b0_4_115200 },
  4679. { PCI_VENDOR_ID_ADDIDATA,
  4680. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4681. PCI_ANY_ID,
  4682. PCI_ANY_ID,
  4683. 0,
  4684. 0,
  4685. pbn_b0_2_115200 },
  4686. { PCI_VENDOR_ID_ADDIDATA,
  4687. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4688. PCI_ANY_ID,
  4689. PCI_ANY_ID,
  4690. 0,
  4691. 0,
  4692. pbn_b0_1_115200 },
  4693. { PCI_VENDOR_ID_ADDIDATA,
  4694. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4695. PCI_ANY_ID,
  4696. PCI_ANY_ID,
  4697. 0,
  4698. 0,
  4699. pbn_b0_4_115200 },
  4700. { PCI_VENDOR_ID_ADDIDATA,
  4701. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4702. PCI_ANY_ID,
  4703. PCI_ANY_ID,
  4704. 0,
  4705. 0,
  4706. pbn_b0_2_115200 },
  4707. { PCI_VENDOR_ID_ADDIDATA,
  4708. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4709. PCI_ANY_ID,
  4710. PCI_ANY_ID,
  4711. 0,
  4712. 0,
  4713. pbn_b0_1_115200 },
  4714. { PCI_VENDOR_ID_ADDIDATA,
  4715. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4716. PCI_ANY_ID,
  4717. PCI_ANY_ID,
  4718. 0,
  4719. 0,
  4720. pbn_b0_8_115200 },
  4721. { PCI_VENDOR_ID_ADDIDATA,
  4722. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4723. PCI_ANY_ID,
  4724. PCI_ANY_ID,
  4725. 0,
  4726. 0,
  4727. pbn_ADDIDATA_PCIe_4_3906250 },
  4728. { PCI_VENDOR_ID_ADDIDATA,
  4729. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4730. PCI_ANY_ID,
  4731. PCI_ANY_ID,
  4732. 0,
  4733. 0,
  4734. pbn_ADDIDATA_PCIe_2_3906250 },
  4735. { PCI_VENDOR_ID_ADDIDATA,
  4736. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4737. PCI_ANY_ID,
  4738. PCI_ANY_ID,
  4739. 0,
  4740. 0,
  4741. pbn_ADDIDATA_PCIe_1_3906250 },
  4742. { PCI_VENDOR_ID_ADDIDATA,
  4743. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4744. PCI_ANY_ID,
  4745. PCI_ANY_ID,
  4746. 0,
  4747. 0,
  4748. pbn_ADDIDATA_PCIe_8_3906250 },
  4749. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4750. PCI_VENDOR_ID_IBM, 0x0299,
  4751. 0, 0, pbn_b0_bt_2_115200 },
  4752. /*
  4753. * other NetMos 9835 devices are most likely handled by the
  4754. * parport_serial driver, check drivers/parport/parport_serial.c
  4755. * before adding them here.
  4756. */
  4757. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4758. 0xA000, 0x1000,
  4759. 0, 0, pbn_b0_1_115200 },
  4760. /* the 9901 is a rebranded 9912 */
  4761. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4762. 0xA000, 0x1000,
  4763. 0, 0, pbn_b0_1_115200 },
  4764. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4765. 0xA000, 0x1000,
  4766. 0, 0, pbn_b0_1_115200 },
  4767. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4768. 0xA000, 0x1000,
  4769. 0, 0, pbn_b0_1_115200 },
  4770. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4771. 0xA000, 0x1000,
  4772. 0, 0, pbn_b0_1_115200 },
  4773. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4774. 0xA000, 0x3002,
  4775. 0, 0, pbn_NETMOS9900_2s_115200 },
  4776. /*
  4777. * Best Connectivity and Rosewill PCI Multi I/O cards
  4778. */
  4779. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4780. 0xA000, 0x1000,
  4781. 0, 0, pbn_b0_1_115200 },
  4782. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4783. 0xA000, 0x3002,
  4784. 0, 0, pbn_b0_bt_2_115200 },
  4785. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4786. 0xA000, 0x3004,
  4787. 0, 0, pbn_b0_bt_4_115200 },
  4788. /* Intel CE4100 */
  4789. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4791. pbn_ce4100_1_115200 },
  4792. /* Intel BayTrail */
  4793. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
  4794. PCI_ANY_ID, PCI_ANY_ID,
  4795. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4796. pbn_byt },
  4797. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
  4798. PCI_ANY_ID, PCI_ANY_ID,
  4799. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4800. pbn_byt },
  4801. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
  4802. PCI_ANY_ID, PCI_ANY_ID,
  4803. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4804. pbn_byt },
  4805. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
  4806. PCI_ANY_ID, PCI_ANY_ID,
  4807. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4808. pbn_byt },
  4809. /*
  4810. * Intel Quark x1000
  4811. */
  4812. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
  4813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4814. pbn_qrk },
  4815. /*
  4816. * Cronyx Omega PCI
  4817. */
  4818. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4820. pbn_omegapci },
  4821. /*
  4822. * Broadcom TruManage
  4823. */
  4824. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4826. pbn_brcm_trumanage },
  4827. /*
  4828. * AgeStar as-prs2-009
  4829. */
  4830. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4831. PCI_ANY_ID, PCI_ANY_ID,
  4832. 0, 0, pbn_b0_bt_2_115200 },
  4833. /*
  4834. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4835. * so not listed here.
  4836. */
  4837. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4838. PCI_ANY_ID, PCI_ANY_ID,
  4839. 0, 0, pbn_b0_bt_4_115200 },
  4840. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4841. PCI_ANY_ID, PCI_ANY_ID,
  4842. 0, 0, pbn_b0_bt_2_115200 },
  4843. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
  4844. PCI_ANY_ID, PCI_ANY_ID,
  4845. 0, 0, pbn_b0_bt_2_115200 },
  4846. /*
  4847. * Commtech, Inc. Fastcom adapters
  4848. */
  4849. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4850. PCI_ANY_ID, PCI_ANY_ID,
  4851. 0,
  4852. 0, pbn_b0_2_1152000_200 },
  4853. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4854. PCI_ANY_ID, PCI_ANY_ID,
  4855. 0,
  4856. 0, pbn_b0_4_1152000_200 },
  4857. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4858. PCI_ANY_ID, PCI_ANY_ID,
  4859. 0,
  4860. 0, pbn_b0_4_1152000_200 },
  4861. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4862. PCI_ANY_ID, PCI_ANY_ID,
  4863. 0,
  4864. 0, pbn_b0_8_1152000_200 },
  4865. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4866. PCI_ANY_ID, PCI_ANY_ID,
  4867. 0,
  4868. 0, pbn_exar_XR17V352 },
  4869. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4870. PCI_ANY_ID, PCI_ANY_ID,
  4871. 0,
  4872. 0, pbn_exar_XR17V354 },
  4873. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4874. PCI_ANY_ID, PCI_ANY_ID,
  4875. 0,
  4876. 0, pbn_exar_XR17V358 },
  4877. /* Fintek PCI serial cards */
  4878. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  4879. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  4880. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  4881. /*
  4882. * These entries match devices with class COMMUNICATION_SERIAL,
  4883. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4884. */
  4885. { PCI_ANY_ID, PCI_ANY_ID,
  4886. PCI_ANY_ID, PCI_ANY_ID,
  4887. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4888. 0xffff00, pbn_default },
  4889. { PCI_ANY_ID, PCI_ANY_ID,
  4890. PCI_ANY_ID, PCI_ANY_ID,
  4891. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4892. 0xffff00, pbn_default },
  4893. { PCI_ANY_ID, PCI_ANY_ID,
  4894. PCI_ANY_ID, PCI_ANY_ID,
  4895. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4896. 0xffff00, pbn_default },
  4897. { 0, }
  4898. };
  4899. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4900. pci_channel_state_t state)
  4901. {
  4902. struct serial_private *priv = pci_get_drvdata(dev);
  4903. if (state == pci_channel_io_perm_failure)
  4904. return PCI_ERS_RESULT_DISCONNECT;
  4905. if (priv)
  4906. pciserial_suspend_ports(priv);
  4907. pci_disable_device(dev);
  4908. return PCI_ERS_RESULT_NEED_RESET;
  4909. }
  4910. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4911. {
  4912. int rc;
  4913. rc = pci_enable_device(dev);
  4914. if (rc)
  4915. return PCI_ERS_RESULT_DISCONNECT;
  4916. pci_restore_state(dev);
  4917. pci_save_state(dev);
  4918. return PCI_ERS_RESULT_RECOVERED;
  4919. }
  4920. static void serial8250_io_resume(struct pci_dev *dev)
  4921. {
  4922. struct serial_private *priv = pci_get_drvdata(dev);
  4923. if (priv)
  4924. pciserial_resume_ports(priv);
  4925. }
  4926. static const struct pci_error_handlers serial8250_err_handler = {
  4927. .error_detected = serial8250_io_error_detected,
  4928. .slot_reset = serial8250_io_slot_reset,
  4929. .resume = serial8250_io_resume,
  4930. };
  4931. static struct pci_driver serial_pci_driver = {
  4932. .name = "serial",
  4933. .probe = pciserial_init_one,
  4934. .remove = pciserial_remove_one,
  4935. #ifdef CONFIG_PM
  4936. .suspend = pciserial_suspend_one,
  4937. .resume = pciserial_resume_one,
  4938. #endif
  4939. .id_table = serial_pci_tbl,
  4940. .err_handler = &serial8250_err_handler,
  4941. };
  4942. module_pci_driver(serial_pci_driver);
  4943. MODULE_LICENSE("GPL");
  4944. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4945. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);