pinctrl-rockchip.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <linux/regmap.h>
  40. #include <linux/mfd/syscon.h>
  41. #include <dt-bindings/pinctrl/rockchip.h>
  42. #include "core.h"
  43. #include "pinconf.h"
  44. /* GPIO control registers */
  45. #define GPIO_SWPORT_DR 0x00
  46. #define GPIO_SWPORT_DDR 0x04
  47. #define GPIO_INTEN 0x30
  48. #define GPIO_INTMASK 0x34
  49. #define GPIO_INTTYPE_LEVEL 0x38
  50. #define GPIO_INT_POLARITY 0x3c
  51. #define GPIO_INT_STATUS 0x40
  52. #define GPIO_INT_RAWSTATUS 0x44
  53. #define GPIO_DEBOUNCE 0x48
  54. #define GPIO_PORTS_EOI 0x4c
  55. #define GPIO_EXT_PORT 0x50
  56. #define GPIO_LS_SYNC 0x60
  57. enum rockchip_pinctrl_type {
  58. RK2928,
  59. RK3066B,
  60. RK3188,
  61. RK3288,
  62. };
  63. /**
  64. * Encode variants of iomux registers into a type variable
  65. */
  66. #define IOMUX_GPIO_ONLY BIT(0)
  67. #define IOMUX_WIDTH_4BIT BIT(1)
  68. #define IOMUX_SOURCE_PMU BIT(2)
  69. #define IOMUX_UNROUTED BIT(3)
  70. /**
  71. * @type: iomux variant using IOMUX_* constants
  72. * @offset: if initialized to -1 it will be autocalculated, by specifying
  73. * an initial offset value the relevant source offset can be reset
  74. * to a new value for autocalculating the following iomux registers.
  75. */
  76. struct rockchip_iomux {
  77. int type;
  78. int offset;
  79. };
  80. /**
  81. * @reg_base: register base of the gpio bank
  82. * @reg_pull: optional separate register for additional pull settings
  83. * @clk: clock of the gpio bank
  84. * @irq: interrupt of the gpio bank
  85. * @pin_base: first pin number
  86. * @nr_pins: number of pins in this bank
  87. * @name: name of the bank
  88. * @bank_num: number of the bank, to account for holes
  89. * @iomux: array describing the 4 iomux sources of the bank
  90. * @valid: are all necessary informations present
  91. * @of_node: dt node of this bank
  92. * @drvdata: common pinctrl basedata
  93. * @domain: irqdomain of the gpio bank
  94. * @gpio_chip: gpiolib chip
  95. * @grange: gpio range
  96. * @slock: spinlock for the gpio bank
  97. */
  98. struct rockchip_pin_bank {
  99. void __iomem *reg_base;
  100. struct regmap *regmap_pull;
  101. struct clk *clk;
  102. int irq;
  103. u32 pin_base;
  104. u8 nr_pins;
  105. char *name;
  106. u8 bank_num;
  107. struct rockchip_iomux iomux[4];
  108. bool valid;
  109. struct device_node *of_node;
  110. struct rockchip_pinctrl *drvdata;
  111. struct irq_domain *domain;
  112. struct gpio_chip gpio_chip;
  113. struct pinctrl_gpio_range grange;
  114. spinlock_t slock;
  115. u32 toggle_edge_mode;
  116. };
  117. #define PIN_BANK(id, pins, label) \
  118. { \
  119. .bank_num = id, \
  120. .nr_pins = pins, \
  121. .name = label, \
  122. .iomux = { \
  123. { .offset = -1 }, \
  124. { .offset = -1 }, \
  125. { .offset = -1 }, \
  126. { .offset = -1 }, \
  127. }, \
  128. }
  129. #define PIN_BANK_IOMUX_FLAGS(id, pins, label, iom0, iom1, iom2, iom3) \
  130. { \
  131. .bank_num = id, \
  132. .nr_pins = pins, \
  133. .name = label, \
  134. .iomux = { \
  135. { .type = iom0, .offset = -1 }, \
  136. { .type = iom1, .offset = -1 }, \
  137. { .type = iom2, .offset = -1 }, \
  138. { .type = iom3, .offset = -1 }, \
  139. }, \
  140. }
  141. /**
  142. */
  143. struct rockchip_pin_ctrl {
  144. struct rockchip_pin_bank *pin_banks;
  145. u32 nr_banks;
  146. u32 nr_pins;
  147. char *label;
  148. enum rockchip_pinctrl_type type;
  149. int grf_mux_offset;
  150. int pmu_mux_offset;
  151. void (*pull_calc_reg)(struct rockchip_pin_bank *bank,
  152. int pin_num, struct regmap **regmap,
  153. int *reg, u8 *bit);
  154. };
  155. struct rockchip_pin_config {
  156. unsigned int func;
  157. unsigned long *configs;
  158. unsigned int nconfigs;
  159. };
  160. /**
  161. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  162. * @name: name of the pin group, used to lookup the group.
  163. * @pins: the pins included in this group.
  164. * @npins: number of pins included in this group.
  165. * @func: the mux function number to be programmed when selected.
  166. * @configs: the config values to be set for each pin
  167. * @nconfigs: number of configs for each pin
  168. */
  169. struct rockchip_pin_group {
  170. const char *name;
  171. unsigned int npins;
  172. unsigned int *pins;
  173. struct rockchip_pin_config *data;
  174. };
  175. /**
  176. * struct rockchip_pmx_func: represent a pin function.
  177. * @name: name of the pin function, used to lookup the function.
  178. * @groups: one or more names of pin groups that provide this function.
  179. * @num_groups: number of groups included in @groups.
  180. */
  181. struct rockchip_pmx_func {
  182. const char *name;
  183. const char **groups;
  184. u8 ngroups;
  185. };
  186. struct rockchip_pinctrl {
  187. struct regmap *regmap_base;
  188. int reg_size;
  189. struct regmap *regmap_pull;
  190. struct regmap *regmap_pmu;
  191. struct device *dev;
  192. struct rockchip_pin_ctrl *ctrl;
  193. struct pinctrl_desc pctl;
  194. struct pinctrl_dev *pctl_dev;
  195. struct rockchip_pin_group *groups;
  196. unsigned int ngroups;
  197. struct rockchip_pmx_func *functions;
  198. unsigned int nfunctions;
  199. };
  200. static struct regmap_config rockchip_regmap_config = {
  201. .reg_bits = 32,
  202. .val_bits = 32,
  203. .reg_stride = 4,
  204. };
  205. static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
  206. {
  207. return container_of(gc, struct rockchip_pin_bank, gpio_chip);
  208. }
  209. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  210. const struct rockchip_pinctrl *info,
  211. const char *name)
  212. {
  213. int i;
  214. for (i = 0; i < info->ngroups; i++) {
  215. if (!strcmp(info->groups[i].name, name))
  216. return &info->groups[i];
  217. }
  218. return NULL;
  219. }
  220. /*
  221. * given a pin number that is local to a pin controller, find out the pin bank
  222. * and the register base of the pin bank.
  223. */
  224. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  225. unsigned pin)
  226. {
  227. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  228. while (pin >= (b->pin_base + b->nr_pins))
  229. b++;
  230. return b;
  231. }
  232. static struct rockchip_pin_bank *bank_num_to_bank(
  233. struct rockchip_pinctrl *info,
  234. unsigned num)
  235. {
  236. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  237. int i;
  238. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  239. if (b->bank_num == num)
  240. return b;
  241. }
  242. return ERR_PTR(-EINVAL);
  243. }
  244. /*
  245. * Pinctrl_ops handling
  246. */
  247. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  248. {
  249. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  250. return info->ngroups;
  251. }
  252. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  253. unsigned selector)
  254. {
  255. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  256. return info->groups[selector].name;
  257. }
  258. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  259. unsigned selector, const unsigned **pins,
  260. unsigned *npins)
  261. {
  262. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  263. if (selector >= info->ngroups)
  264. return -EINVAL;
  265. *pins = info->groups[selector].pins;
  266. *npins = info->groups[selector].npins;
  267. return 0;
  268. }
  269. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  270. struct device_node *np,
  271. struct pinctrl_map **map, unsigned *num_maps)
  272. {
  273. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  274. const struct rockchip_pin_group *grp;
  275. struct pinctrl_map *new_map;
  276. struct device_node *parent;
  277. int map_num = 1;
  278. int i;
  279. /*
  280. * first find the group of this node and check if we need to create
  281. * config maps for pins
  282. */
  283. grp = pinctrl_name_to_group(info, np->name);
  284. if (!grp) {
  285. dev_err(info->dev, "unable to find group for node %s\n",
  286. np->name);
  287. return -EINVAL;
  288. }
  289. map_num += grp->npins;
  290. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  291. GFP_KERNEL);
  292. if (!new_map)
  293. return -ENOMEM;
  294. *map = new_map;
  295. *num_maps = map_num;
  296. /* create mux map */
  297. parent = of_get_parent(np);
  298. if (!parent) {
  299. devm_kfree(pctldev->dev, new_map);
  300. return -EINVAL;
  301. }
  302. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  303. new_map[0].data.mux.function = parent->name;
  304. new_map[0].data.mux.group = np->name;
  305. of_node_put(parent);
  306. /* create config map */
  307. new_map++;
  308. for (i = 0; i < grp->npins; i++) {
  309. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  310. new_map[i].data.configs.group_or_pin =
  311. pin_get_name(pctldev, grp->pins[i]);
  312. new_map[i].data.configs.configs = grp->data[i].configs;
  313. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  314. }
  315. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  316. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  317. return 0;
  318. }
  319. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  320. struct pinctrl_map *map, unsigned num_maps)
  321. {
  322. }
  323. static const struct pinctrl_ops rockchip_pctrl_ops = {
  324. .get_groups_count = rockchip_get_groups_count,
  325. .get_group_name = rockchip_get_group_name,
  326. .get_group_pins = rockchip_get_group_pins,
  327. .dt_node_to_map = rockchip_dt_node_to_map,
  328. .dt_free_map = rockchip_dt_free_map,
  329. };
  330. /*
  331. * Hardware access
  332. */
  333. static int rockchip_get_mux(struct rockchip_pin_bank *bank, int pin)
  334. {
  335. struct rockchip_pinctrl *info = bank->drvdata;
  336. int iomux_num = (pin / 8);
  337. struct regmap *regmap;
  338. unsigned int val;
  339. int reg, ret, mask;
  340. u8 bit;
  341. if (iomux_num > 3)
  342. return -EINVAL;
  343. if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
  344. dev_err(info->dev, "pin %d is unrouted\n", pin);
  345. return -EINVAL;
  346. }
  347. if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY)
  348. return RK_FUNC_GPIO;
  349. regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
  350. ? info->regmap_pmu : info->regmap_base;
  351. /* get basic quadrupel of mux registers and the correct reg inside */
  352. mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
  353. reg = bank->iomux[iomux_num].offset;
  354. if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
  355. if ((pin % 8) >= 4)
  356. reg += 0x4;
  357. bit = (pin % 4) * 4;
  358. } else {
  359. bit = (pin % 8) * 2;
  360. }
  361. ret = regmap_read(regmap, reg, &val);
  362. if (ret)
  363. return ret;
  364. return ((val >> bit) & mask);
  365. }
  366. /*
  367. * Set a new mux function for a pin.
  368. *
  369. * The register is divided into the upper and lower 16 bit. When changing
  370. * a value, the previous register value is not read and changed. Instead
  371. * it seems the changed bits are marked in the upper 16 bit, while the
  372. * changed value gets set in the same offset in the lower 16 bit.
  373. * All pin settings seem to be 2 bit wide in both the upper and lower
  374. * parts.
  375. * @bank: pin bank to change
  376. * @pin: pin to change
  377. * @mux: new mux function to set
  378. */
  379. static int rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  380. {
  381. struct rockchip_pinctrl *info = bank->drvdata;
  382. int iomux_num = (pin / 8);
  383. struct regmap *regmap;
  384. int reg, ret, mask;
  385. unsigned long flags;
  386. u8 bit;
  387. u32 data, rmask;
  388. if (iomux_num > 3)
  389. return -EINVAL;
  390. if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
  391. dev_err(info->dev, "pin %d is unrouted\n", pin);
  392. return -EINVAL;
  393. }
  394. if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY) {
  395. if (mux != RK_FUNC_GPIO) {
  396. dev_err(info->dev,
  397. "pin %d only supports a gpio mux\n", pin);
  398. return -ENOTSUPP;
  399. } else {
  400. return 0;
  401. }
  402. }
  403. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  404. bank->bank_num, pin, mux);
  405. regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
  406. ? info->regmap_pmu : info->regmap_base;
  407. /* get basic quadrupel of mux registers and the correct reg inside */
  408. mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
  409. reg = bank->iomux[iomux_num].offset;
  410. if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
  411. if ((pin % 8) >= 4)
  412. reg += 0x4;
  413. bit = (pin % 4) * 4;
  414. } else {
  415. bit = (pin % 8) * 2;
  416. }
  417. spin_lock_irqsave(&bank->slock, flags);
  418. data = (mask << (bit + 16));
  419. rmask = data | (data >> 16);
  420. data |= (mux & mask) << bit;
  421. ret = regmap_update_bits(regmap, reg, rmask, data);
  422. spin_unlock_irqrestore(&bank->slock, flags);
  423. return ret;
  424. }
  425. #define RK2928_PULL_OFFSET 0x118
  426. #define RK2928_PULL_PINS_PER_REG 16
  427. #define RK2928_PULL_BANK_STRIDE 8
  428. static void rk2928_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  429. int pin_num, struct regmap **regmap,
  430. int *reg, u8 *bit)
  431. {
  432. struct rockchip_pinctrl *info = bank->drvdata;
  433. *regmap = info->regmap_base;
  434. *reg = RK2928_PULL_OFFSET;
  435. *reg += bank->bank_num * RK2928_PULL_BANK_STRIDE;
  436. *reg += (pin_num / RK2928_PULL_PINS_PER_REG) * 4;
  437. *bit = pin_num % RK2928_PULL_PINS_PER_REG;
  438. };
  439. #define RK3188_PULL_OFFSET 0x164
  440. #define RK3188_PULL_BITS_PER_PIN 2
  441. #define RK3188_PULL_PINS_PER_REG 8
  442. #define RK3188_PULL_BANK_STRIDE 16
  443. #define RK3188_PULL_PMU_OFFSET 0x64
  444. static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  445. int pin_num, struct regmap **regmap,
  446. int *reg, u8 *bit)
  447. {
  448. struct rockchip_pinctrl *info = bank->drvdata;
  449. /* The first 12 pins of the first bank are located elsewhere */
  450. if (bank->bank_num == 0 && pin_num < 12) {
  451. *regmap = info->regmap_pmu ? info->regmap_pmu
  452. : bank->regmap_pull;
  453. *reg = info->regmap_pmu ? RK3188_PULL_PMU_OFFSET : 0;
  454. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  455. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  456. *bit *= RK3188_PULL_BITS_PER_PIN;
  457. } else {
  458. *regmap = info->regmap_pull ? info->regmap_pull
  459. : info->regmap_base;
  460. *reg = info->regmap_pull ? 0 : RK3188_PULL_OFFSET;
  461. /* correct the offset, as it is the 2nd pull register */
  462. *reg -= 4;
  463. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  464. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  465. /*
  466. * The bits in these registers have an inverse ordering
  467. * with the lowest pin being in bits 15:14 and the highest
  468. * pin in bits 1:0
  469. */
  470. *bit = 7 - (pin_num % RK3188_PULL_PINS_PER_REG);
  471. *bit *= RK3188_PULL_BITS_PER_PIN;
  472. }
  473. }
  474. #define RK3288_PULL_OFFSET 0x140
  475. static void rk3288_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  476. int pin_num, struct regmap **regmap,
  477. int *reg, u8 *bit)
  478. {
  479. struct rockchip_pinctrl *info = bank->drvdata;
  480. /* The first 24 pins of the first bank are located in PMU */
  481. if (bank->bank_num == 0) {
  482. *regmap = info->regmap_pmu;
  483. *reg = RK3188_PULL_PMU_OFFSET;
  484. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  485. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  486. *bit *= RK3188_PULL_BITS_PER_PIN;
  487. } else {
  488. *regmap = info->regmap_base;
  489. *reg = RK3288_PULL_OFFSET;
  490. /* correct the offset, as we're starting with the 2nd bank */
  491. *reg -= 0x10;
  492. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  493. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  494. *bit = (pin_num % RK3188_PULL_PINS_PER_REG);
  495. *bit *= RK3188_PULL_BITS_PER_PIN;
  496. }
  497. }
  498. #define RK3288_DRV_PMU_OFFSET 0x70
  499. #define RK3288_DRV_GRF_OFFSET 0x1c0
  500. #define RK3288_DRV_BITS_PER_PIN 2
  501. #define RK3288_DRV_PINS_PER_REG 8
  502. #define RK3288_DRV_BANK_STRIDE 16
  503. static int rk3288_drv_list[] = { 2, 4, 8, 12 };
  504. static void rk3288_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
  505. int pin_num, struct regmap **regmap,
  506. int *reg, u8 *bit)
  507. {
  508. struct rockchip_pinctrl *info = bank->drvdata;
  509. /* The first 24 pins of the first bank are located in PMU */
  510. if (bank->bank_num == 0) {
  511. *regmap = info->regmap_pmu;
  512. *reg = RK3288_DRV_PMU_OFFSET;
  513. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  514. *bit = pin_num % RK3288_DRV_PINS_PER_REG;
  515. *bit *= RK3288_DRV_BITS_PER_PIN;
  516. } else {
  517. *regmap = info->regmap_base;
  518. *reg = RK3288_DRV_GRF_OFFSET;
  519. /* correct the offset, as we're starting with the 2nd bank */
  520. *reg -= 0x10;
  521. *reg += bank->bank_num * RK3288_DRV_BANK_STRIDE;
  522. *reg += ((pin_num / RK3288_DRV_PINS_PER_REG) * 4);
  523. *bit = (pin_num % RK3288_DRV_PINS_PER_REG);
  524. *bit *= RK3288_DRV_BITS_PER_PIN;
  525. }
  526. }
  527. static int rk3288_get_drive(struct rockchip_pin_bank *bank, int pin_num)
  528. {
  529. struct regmap *regmap;
  530. int reg, ret;
  531. u32 data;
  532. u8 bit;
  533. rk3288_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
  534. ret = regmap_read(regmap, reg, &data);
  535. if (ret)
  536. return ret;
  537. data >>= bit;
  538. data &= (1 << RK3288_DRV_BITS_PER_PIN) - 1;
  539. return rk3288_drv_list[data];
  540. }
  541. static int rk3288_set_drive(struct rockchip_pin_bank *bank, int pin_num,
  542. int strength)
  543. {
  544. struct rockchip_pinctrl *info = bank->drvdata;
  545. struct regmap *regmap;
  546. unsigned long flags;
  547. int reg, ret, i;
  548. u32 data, rmask;
  549. u8 bit;
  550. rk3288_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
  551. ret = -EINVAL;
  552. for (i = 0; i < ARRAY_SIZE(rk3288_drv_list); i++) {
  553. if (rk3288_drv_list[i] == strength) {
  554. ret = i;
  555. break;
  556. }
  557. }
  558. if (ret < 0) {
  559. dev_err(info->dev, "unsupported driver strength %d\n",
  560. strength);
  561. return ret;
  562. }
  563. spin_lock_irqsave(&bank->slock, flags);
  564. /* enable the write to the equivalent lower bits */
  565. data = ((1 << RK3288_DRV_BITS_PER_PIN) - 1) << (bit + 16);
  566. rmask = data | (data >> 16);
  567. data |= (ret << bit);
  568. ret = regmap_update_bits(regmap, reg, rmask, data);
  569. spin_unlock_irqrestore(&bank->slock, flags);
  570. return ret;
  571. }
  572. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  573. {
  574. struct rockchip_pinctrl *info = bank->drvdata;
  575. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  576. struct regmap *regmap;
  577. int reg, ret;
  578. u8 bit;
  579. u32 data;
  580. /* rk3066b does support any pulls */
  581. if (ctrl->type == RK3066B)
  582. return PIN_CONFIG_BIAS_DISABLE;
  583. ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  584. ret = regmap_read(regmap, reg, &data);
  585. if (ret)
  586. return ret;
  587. switch (ctrl->type) {
  588. case RK2928:
  589. return !(data & BIT(bit))
  590. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  591. : PIN_CONFIG_BIAS_DISABLE;
  592. case RK3188:
  593. case RK3288:
  594. data >>= bit;
  595. data &= (1 << RK3188_PULL_BITS_PER_PIN) - 1;
  596. switch (data) {
  597. case 0:
  598. return PIN_CONFIG_BIAS_DISABLE;
  599. case 1:
  600. return PIN_CONFIG_BIAS_PULL_UP;
  601. case 2:
  602. return PIN_CONFIG_BIAS_PULL_DOWN;
  603. case 3:
  604. return PIN_CONFIG_BIAS_BUS_HOLD;
  605. }
  606. dev_err(info->dev, "unknown pull setting\n");
  607. return -EIO;
  608. default:
  609. dev_err(info->dev, "unsupported pinctrl type\n");
  610. return -EINVAL;
  611. };
  612. }
  613. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  614. int pin_num, int pull)
  615. {
  616. struct rockchip_pinctrl *info = bank->drvdata;
  617. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  618. struct regmap *regmap;
  619. int reg, ret;
  620. unsigned long flags;
  621. u8 bit;
  622. u32 data, rmask;
  623. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  624. bank->bank_num, pin_num, pull);
  625. /* rk3066b does support any pulls */
  626. if (ctrl->type == RK3066B)
  627. return pull ? -EINVAL : 0;
  628. ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
  629. switch (ctrl->type) {
  630. case RK2928:
  631. spin_lock_irqsave(&bank->slock, flags);
  632. data = BIT(bit + 16);
  633. if (pull == PIN_CONFIG_BIAS_DISABLE)
  634. data |= BIT(bit);
  635. ret = regmap_write(regmap, reg, data);
  636. spin_unlock_irqrestore(&bank->slock, flags);
  637. break;
  638. case RK3188:
  639. case RK3288:
  640. spin_lock_irqsave(&bank->slock, flags);
  641. /* enable the write to the equivalent lower bits */
  642. data = ((1 << RK3188_PULL_BITS_PER_PIN) - 1) << (bit + 16);
  643. rmask = data | (data >> 16);
  644. switch (pull) {
  645. case PIN_CONFIG_BIAS_DISABLE:
  646. break;
  647. case PIN_CONFIG_BIAS_PULL_UP:
  648. data |= (1 << bit);
  649. break;
  650. case PIN_CONFIG_BIAS_PULL_DOWN:
  651. data |= (2 << bit);
  652. break;
  653. case PIN_CONFIG_BIAS_BUS_HOLD:
  654. data |= (3 << bit);
  655. break;
  656. default:
  657. spin_unlock_irqrestore(&bank->slock, flags);
  658. dev_err(info->dev, "unsupported pull setting %d\n",
  659. pull);
  660. return -EINVAL;
  661. }
  662. ret = regmap_update_bits(regmap, reg, rmask, data);
  663. spin_unlock_irqrestore(&bank->slock, flags);
  664. break;
  665. default:
  666. dev_err(info->dev, "unsupported pinctrl type\n");
  667. return -EINVAL;
  668. }
  669. return ret;
  670. }
  671. /*
  672. * Pinmux_ops handling
  673. */
  674. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  675. {
  676. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  677. return info->nfunctions;
  678. }
  679. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  680. unsigned selector)
  681. {
  682. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  683. return info->functions[selector].name;
  684. }
  685. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  686. unsigned selector, const char * const **groups,
  687. unsigned * const num_groups)
  688. {
  689. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  690. *groups = info->functions[selector].groups;
  691. *num_groups = info->functions[selector].ngroups;
  692. return 0;
  693. }
  694. static int rockchip_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  695. unsigned group)
  696. {
  697. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  698. const unsigned int *pins = info->groups[group].pins;
  699. const struct rockchip_pin_config *data = info->groups[group].data;
  700. struct rockchip_pin_bank *bank;
  701. int cnt, ret = 0;
  702. dev_dbg(info->dev, "enable function %s group %s\n",
  703. info->functions[selector].name, info->groups[group].name);
  704. /*
  705. * for each pin in the pin group selected, program the correspoding pin
  706. * pin function number in the config register.
  707. */
  708. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  709. bank = pin_to_bank(info, pins[cnt]);
  710. ret = rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  711. data[cnt].func);
  712. if (ret)
  713. break;
  714. }
  715. if (ret) {
  716. /* revert the already done pin settings */
  717. for (cnt--; cnt >= 0; cnt--)
  718. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  719. return ret;
  720. }
  721. return 0;
  722. }
  723. /*
  724. * The calls to gpio_direction_output() and gpio_direction_input()
  725. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  726. * function called from the gpiolib interface).
  727. */
  728. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  729. struct pinctrl_gpio_range *range,
  730. unsigned offset, bool input)
  731. {
  732. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  733. struct rockchip_pin_bank *bank;
  734. struct gpio_chip *chip;
  735. int pin, ret;
  736. u32 data;
  737. chip = range->gc;
  738. bank = gc_to_pin_bank(chip);
  739. pin = offset - chip->base;
  740. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  741. offset, range->name, pin, input ? "input" : "output");
  742. ret = rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  743. if (ret < 0)
  744. return ret;
  745. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  746. /* set bit to 1 for output, 0 for input */
  747. if (!input)
  748. data |= BIT(pin);
  749. else
  750. data &= ~BIT(pin);
  751. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  752. return 0;
  753. }
  754. static const struct pinmux_ops rockchip_pmx_ops = {
  755. .get_functions_count = rockchip_pmx_get_funcs_count,
  756. .get_function_name = rockchip_pmx_get_func_name,
  757. .get_function_groups = rockchip_pmx_get_groups,
  758. .set_mux = rockchip_pmx_set,
  759. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  760. };
  761. /*
  762. * Pinconf_ops handling
  763. */
  764. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  765. enum pin_config_param pull)
  766. {
  767. switch (ctrl->type) {
  768. case RK2928:
  769. return (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT ||
  770. pull == PIN_CONFIG_BIAS_DISABLE);
  771. case RK3066B:
  772. return pull ? false : true;
  773. case RK3188:
  774. case RK3288:
  775. return (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT);
  776. }
  777. return false;
  778. }
  779. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  780. unsigned offset, int value);
  781. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset);
  782. /* set the pin config settings for a specified pin */
  783. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  784. unsigned long *configs, unsigned num_configs)
  785. {
  786. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  787. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  788. enum pin_config_param param;
  789. u16 arg;
  790. int i;
  791. int rc;
  792. for (i = 0; i < num_configs; i++) {
  793. param = pinconf_to_config_param(configs[i]);
  794. arg = pinconf_to_config_argument(configs[i]);
  795. switch (param) {
  796. case PIN_CONFIG_BIAS_DISABLE:
  797. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  798. param);
  799. if (rc)
  800. return rc;
  801. break;
  802. case PIN_CONFIG_BIAS_PULL_UP:
  803. case PIN_CONFIG_BIAS_PULL_DOWN:
  804. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  805. case PIN_CONFIG_BIAS_BUS_HOLD:
  806. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  807. return -ENOTSUPP;
  808. if (!arg)
  809. return -EINVAL;
  810. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  811. param);
  812. if (rc)
  813. return rc;
  814. break;
  815. case PIN_CONFIG_OUTPUT:
  816. rc = rockchip_gpio_direction_output(&bank->gpio_chip,
  817. pin - bank->pin_base,
  818. arg);
  819. if (rc)
  820. return rc;
  821. break;
  822. case PIN_CONFIG_DRIVE_STRENGTH:
  823. /* rk3288 is the first with per-pin drive-strength */
  824. if (info->ctrl->type != RK3288)
  825. return -ENOTSUPP;
  826. rc = rk3288_set_drive(bank, pin - bank->pin_base, arg);
  827. if (rc < 0)
  828. return rc;
  829. break;
  830. default:
  831. return -ENOTSUPP;
  832. break;
  833. }
  834. } /* for each config */
  835. return 0;
  836. }
  837. /* get the pin config settings for a specified pin */
  838. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  839. unsigned long *config)
  840. {
  841. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  842. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  843. enum pin_config_param param = pinconf_to_config_param(*config);
  844. u16 arg;
  845. int rc;
  846. switch (param) {
  847. case PIN_CONFIG_BIAS_DISABLE:
  848. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  849. return -EINVAL;
  850. arg = 0;
  851. break;
  852. case PIN_CONFIG_BIAS_PULL_UP:
  853. case PIN_CONFIG_BIAS_PULL_DOWN:
  854. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  855. case PIN_CONFIG_BIAS_BUS_HOLD:
  856. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  857. return -ENOTSUPP;
  858. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  859. return -EINVAL;
  860. arg = 1;
  861. break;
  862. case PIN_CONFIG_OUTPUT:
  863. rc = rockchip_get_mux(bank, pin - bank->pin_base);
  864. if (rc != RK_FUNC_GPIO)
  865. return -EINVAL;
  866. rc = rockchip_gpio_get(&bank->gpio_chip, pin - bank->pin_base);
  867. if (rc < 0)
  868. return rc;
  869. arg = rc ? 1 : 0;
  870. break;
  871. case PIN_CONFIG_DRIVE_STRENGTH:
  872. /* rk3288 is the first with per-pin drive-strength */
  873. if (info->ctrl->type != RK3288)
  874. return -ENOTSUPP;
  875. rc = rk3288_get_drive(bank, pin - bank->pin_base);
  876. if (rc < 0)
  877. return rc;
  878. arg = rc;
  879. break;
  880. default:
  881. return -ENOTSUPP;
  882. break;
  883. }
  884. *config = pinconf_to_config_packed(param, arg);
  885. return 0;
  886. }
  887. static const struct pinconf_ops rockchip_pinconf_ops = {
  888. .pin_config_get = rockchip_pinconf_get,
  889. .pin_config_set = rockchip_pinconf_set,
  890. .is_generic = true,
  891. };
  892. static const struct of_device_id rockchip_bank_match[] = {
  893. { .compatible = "rockchip,gpio-bank" },
  894. { .compatible = "rockchip,rk3188-gpio-bank0" },
  895. {},
  896. };
  897. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  898. struct device_node *np)
  899. {
  900. struct device_node *child;
  901. for_each_child_of_node(np, child) {
  902. if (of_match_node(rockchip_bank_match, child))
  903. continue;
  904. info->nfunctions++;
  905. info->ngroups += of_get_child_count(child);
  906. }
  907. }
  908. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  909. struct rockchip_pin_group *grp,
  910. struct rockchip_pinctrl *info,
  911. u32 index)
  912. {
  913. struct rockchip_pin_bank *bank;
  914. int size;
  915. const __be32 *list;
  916. int num;
  917. int i, j;
  918. int ret;
  919. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  920. /* Initialise group */
  921. grp->name = np->name;
  922. /*
  923. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  924. * do sanity check and calculate pins number
  925. */
  926. list = of_get_property(np, "rockchip,pins", &size);
  927. /* we do not check return since it's safe node passed down */
  928. size /= sizeof(*list);
  929. if (!size || size % 4) {
  930. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  931. return -EINVAL;
  932. }
  933. grp->npins = size / 4;
  934. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  935. GFP_KERNEL);
  936. grp->data = devm_kzalloc(info->dev, grp->npins *
  937. sizeof(struct rockchip_pin_config),
  938. GFP_KERNEL);
  939. if (!grp->pins || !grp->data)
  940. return -ENOMEM;
  941. for (i = 0, j = 0; i < size; i += 4, j++) {
  942. const __be32 *phandle;
  943. struct device_node *np_config;
  944. num = be32_to_cpu(*list++);
  945. bank = bank_num_to_bank(info, num);
  946. if (IS_ERR(bank))
  947. return PTR_ERR(bank);
  948. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  949. grp->data[j].func = be32_to_cpu(*list++);
  950. phandle = list++;
  951. if (!phandle)
  952. return -EINVAL;
  953. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  954. ret = pinconf_generic_parse_dt_config(np_config,
  955. &grp->data[j].configs, &grp->data[j].nconfigs);
  956. if (ret)
  957. return ret;
  958. }
  959. return 0;
  960. }
  961. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  962. struct rockchip_pinctrl *info,
  963. u32 index)
  964. {
  965. struct device_node *child;
  966. struct rockchip_pmx_func *func;
  967. struct rockchip_pin_group *grp;
  968. int ret;
  969. static u32 grp_index;
  970. u32 i = 0;
  971. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  972. func = &info->functions[index];
  973. /* Initialise function */
  974. func->name = np->name;
  975. func->ngroups = of_get_child_count(np);
  976. if (func->ngroups <= 0)
  977. return 0;
  978. func->groups = devm_kzalloc(info->dev,
  979. func->ngroups * sizeof(char *), GFP_KERNEL);
  980. if (!func->groups)
  981. return -ENOMEM;
  982. for_each_child_of_node(np, child) {
  983. func->groups[i] = child->name;
  984. grp = &info->groups[grp_index++];
  985. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  986. if (ret)
  987. return ret;
  988. }
  989. return 0;
  990. }
  991. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  992. struct rockchip_pinctrl *info)
  993. {
  994. struct device *dev = &pdev->dev;
  995. struct device_node *np = dev->of_node;
  996. struct device_node *child;
  997. int ret;
  998. int i;
  999. rockchip_pinctrl_child_count(info, np);
  1000. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  1001. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  1002. info->functions = devm_kzalloc(dev, info->nfunctions *
  1003. sizeof(struct rockchip_pmx_func),
  1004. GFP_KERNEL);
  1005. if (!info->functions) {
  1006. dev_err(dev, "failed to allocate memory for function list\n");
  1007. return -EINVAL;
  1008. }
  1009. info->groups = devm_kzalloc(dev, info->ngroups *
  1010. sizeof(struct rockchip_pin_group),
  1011. GFP_KERNEL);
  1012. if (!info->groups) {
  1013. dev_err(dev, "failed allocate memory for ping group list\n");
  1014. return -EINVAL;
  1015. }
  1016. i = 0;
  1017. for_each_child_of_node(np, child) {
  1018. if (of_match_node(rockchip_bank_match, child))
  1019. continue;
  1020. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  1021. if (ret) {
  1022. dev_err(&pdev->dev, "failed to parse function\n");
  1023. return ret;
  1024. }
  1025. }
  1026. return 0;
  1027. }
  1028. static int rockchip_pinctrl_register(struct platform_device *pdev,
  1029. struct rockchip_pinctrl *info)
  1030. {
  1031. struct pinctrl_desc *ctrldesc = &info->pctl;
  1032. struct pinctrl_pin_desc *pindesc, *pdesc;
  1033. struct rockchip_pin_bank *pin_bank;
  1034. int pin, bank, ret;
  1035. int k;
  1036. ctrldesc->name = "rockchip-pinctrl";
  1037. ctrldesc->owner = THIS_MODULE;
  1038. ctrldesc->pctlops = &rockchip_pctrl_ops;
  1039. ctrldesc->pmxops = &rockchip_pmx_ops;
  1040. ctrldesc->confops = &rockchip_pinconf_ops;
  1041. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  1042. info->ctrl->nr_pins, GFP_KERNEL);
  1043. if (!pindesc) {
  1044. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  1045. return -ENOMEM;
  1046. }
  1047. ctrldesc->pins = pindesc;
  1048. ctrldesc->npins = info->ctrl->nr_pins;
  1049. pdesc = pindesc;
  1050. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  1051. pin_bank = &info->ctrl->pin_banks[bank];
  1052. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  1053. pdesc->number = k;
  1054. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  1055. pin_bank->name, pin);
  1056. pdesc++;
  1057. }
  1058. }
  1059. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  1060. if (!info->pctl_dev) {
  1061. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  1062. return -EINVAL;
  1063. }
  1064. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  1065. pin_bank = &info->ctrl->pin_banks[bank];
  1066. pin_bank->grange.name = pin_bank->name;
  1067. pin_bank->grange.id = bank;
  1068. pin_bank->grange.pin_base = pin_bank->pin_base;
  1069. pin_bank->grange.base = pin_bank->gpio_chip.base;
  1070. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  1071. pin_bank->grange.gc = &pin_bank->gpio_chip;
  1072. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  1073. }
  1074. ret = rockchip_pinctrl_parse_dt(pdev, info);
  1075. if (ret) {
  1076. pinctrl_unregister(info->pctl_dev);
  1077. return ret;
  1078. }
  1079. return 0;
  1080. }
  1081. /*
  1082. * GPIO handling
  1083. */
  1084. static int rockchip_gpio_request(struct gpio_chip *chip, unsigned offset)
  1085. {
  1086. return pinctrl_request_gpio(chip->base + offset);
  1087. }
  1088. static void rockchip_gpio_free(struct gpio_chip *chip, unsigned offset)
  1089. {
  1090. pinctrl_free_gpio(chip->base + offset);
  1091. }
  1092. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  1093. {
  1094. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  1095. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  1096. unsigned long flags;
  1097. u32 data;
  1098. spin_lock_irqsave(&bank->slock, flags);
  1099. data = readl(reg);
  1100. data &= ~BIT(offset);
  1101. if (value)
  1102. data |= BIT(offset);
  1103. writel(data, reg);
  1104. spin_unlock_irqrestore(&bank->slock, flags);
  1105. }
  1106. /*
  1107. * Returns the level of the pin for input direction and setting of the DR
  1108. * register for output gpios.
  1109. */
  1110. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  1111. {
  1112. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  1113. u32 data;
  1114. data = readl(bank->reg_base + GPIO_EXT_PORT);
  1115. data >>= offset;
  1116. data &= 1;
  1117. return data;
  1118. }
  1119. /*
  1120. * gpiolib gpio_direction_input callback function. The setting of the pin
  1121. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  1122. * interface.
  1123. */
  1124. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  1125. {
  1126. return pinctrl_gpio_direction_input(gc->base + offset);
  1127. }
  1128. /*
  1129. * gpiolib gpio_direction_output callback function. The setting of the pin
  1130. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  1131. * interface.
  1132. */
  1133. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  1134. unsigned offset, int value)
  1135. {
  1136. rockchip_gpio_set(gc, offset, value);
  1137. return pinctrl_gpio_direction_output(gc->base + offset);
  1138. }
  1139. /*
  1140. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  1141. * and a virtual IRQ, if not already present.
  1142. */
  1143. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  1144. {
  1145. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  1146. unsigned int virq;
  1147. if (!bank->domain)
  1148. return -ENXIO;
  1149. virq = irq_create_mapping(bank->domain, offset);
  1150. return (virq) ? : -ENXIO;
  1151. }
  1152. static const struct gpio_chip rockchip_gpiolib_chip = {
  1153. .request = rockchip_gpio_request,
  1154. .free = rockchip_gpio_free,
  1155. .set = rockchip_gpio_set,
  1156. .get = rockchip_gpio_get,
  1157. .direction_input = rockchip_gpio_direction_input,
  1158. .direction_output = rockchip_gpio_direction_output,
  1159. .to_irq = rockchip_gpio_to_irq,
  1160. .owner = THIS_MODULE,
  1161. };
  1162. /*
  1163. * Interrupt handling
  1164. */
  1165. static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
  1166. {
  1167. struct irq_chip *chip = irq_get_chip(irq);
  1168. struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
  1169. u32 polarity = 0, data = 0;
  1170. u32 pend;
  1171. bool edge_changed = false;
  1172. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  1173. chained_irq_enter(chip, desc);
  1174. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  1175. if (bank->toggle_edge_mode) {
  1176. polarity = readl_relaxed(bank->reg_base +
  1177. GPIO_INT_POLARITY);
  1178. data = readl_relaxed(bank->reg_base + GPIO_EXT_PORT);
  1179. }
  1180. while (pend) {
  1181. unsigned int virq;
  1182. irq = __ffs(pend);
  1183. pend &= ~BIT(irq);
  1184. virq = irq_linear_revmap(bank->domain, irq);
  1185. if (!virq) {
  1186. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  1187. continue;
  1188. }
  1189. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  1190. /*
  1191. * Triggering IRQ on both rising and falling edge
  1192. * needs manual intervention.
  1193. */
  1194. if (bank->toggle_edge_mode & BIT(irq)) {
  1195. if (data & BIT(irq))
  1196. polarity &= ~BIT(irq);
  1197. else
  1198. polarity |= BIT(irq);
  1199. edge_changed = true;
  1200. }
  1201. generic_handle_irq(virq);
  1202. }
  1203. if (bank->toggle_edge_mode && edge_changed) {
  1204. /* Interrupt params should only be set with ints disabled */
  1205. data = readl_relaxed(bank->reg_base + GPIO_INTEN);
  1206. writel_relaxed(0, bank->reg_base + GPIO_INTEN);
  1207. writel(polarity, bank->reg_base + GPIO_INT_POLARITY);
  1208. writel(data, bank->reg_base + GPIO_INTEN);
  1209. }
  1210. chained_irq_exit(chip, desc);
  1211. }
  1212. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  1213. {
  1214. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  1215. struct rockchip_pin_bank *bank = gc->private;
  1216. u32 mask = BIT(d->hwirq);
  1217. u32 polarity;
  1218. u32 level;
  1219. u32 data;
  1220. int ret;
  1221. /* make sure the pin is configured as gpio input */
  1222. ret = rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  1223. if (ret < 0)
  1224. return ret;
  1225. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  1226. data &= ~mask;
  1227. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  1228. if (type & IRQ_TYPE_EDGE_BOTH)
  1229. __irq_set_handler_locked(d->irq, handle_edge_irq);
  1230. else
  1231. __irq_set_handler_locked(d->irq, handle_level_irq);
  1232. irq_gc_lock(gc);
  1233. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  1234. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  1235. switch (type) {
  1236. case IRQ_TYPE_EDGE_BOTH:
  1237. bank->toggle_edge_mode |= mask;
  1238. level |= mask;
  1239. /*
  1240. * Determine gpio state. If 1 next interrupt should be falling
  1241. * otherwise rising.
  1242. */
  1243. data = readl(bank->reg_base + GPIO_EXT_PORT);
  1244. if (data & mask)
  1245. polarity &= ~mask;
  1246. else
  1247. polarity |= mask;
  1248. break;
  1249. case IRQ_TYPE_EDGE_RISING:
  1250. bank->toggle_edge_mode &= ~mask;
  1251. level |= mask;
  1252. polarity |= mask;
  1253. break;
  1254. case IRQ_TYPE_EDGE_FALLING:
  1255. bank->toggle_edge_mode &= ~mask;
  1256. level |= mask;
  1257. polarity &= ~mask;
  1258. break;
  1259. case IRQ_TYPE_LEVEL_HIGH:
  1260. bank->toggle_edge_mode &= ~mask;
  1261. level &= ~mask;
  1262. polarity |= mask;
  1263. break;
  1264. case IRQ_TYPE_LEVEL_LOW:
  1265. bank->toggle_edge_mode &= ~mask;
  1266. level &= ~mask;
  1267. polarity &= ~mask;
  1268. break;
  1269. default:
  1270. irq_gc_unlock(gc);
  1271. return -EINVAL;
  1272. }
  1273. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  1274. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  1275. irq_gc_unlock(gc);
  1276. return 0;
  1277. }
  1278. static int rockchip_interrupts_register(struct platform_device *pdev,
  1279. struct rockchip_pinctrl *info)
  1280. {
  1281. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1282. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1283. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  1284. struct irq_chip_generic *gc;
  1285. int ret;
  1286. int i;
  1287. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1288. if (!bank->valid) {
  1289. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1290. bank->name);
  1291. continue;
  1292. }
  1293. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  1294. &irq_generic_chip_ops, NULL);
  1295. if (!bank->domain) {
  1296. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  1297. bank->name);
  1298. continue;
  1299. }
  1300. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  1301. "rockchip_gpio_irq", handle_level_irq,
  1302. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  1303. if (ret) {
  1304. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  1305. bank->name);
  1306. irq_domain_remove(bank->domain);
  1307. continue;
  1308. }
  1309. gc = irq_get_domain_generic_chip(bank->domain, 0);
  1310. gc->reg_base = bank->reg_base;
  1311. gc->private = bank;
  1312. gc->chip_types[0].regs.mask = GPIO_INTEN;
  1313. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  1314. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  1315. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  1316. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  1317. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  1318. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  1319. irq_set_handler_data(bank->irq, bank);
  1320. irq_set_chained_handler(bank->irq, rockchip_irq_demux);
  1321. }
  1322. return 0;
  1323. }
  1324. static int rockchip_gpiolib_register(struct platform_device *pdev,
  1325. struct rockchip_pinctrl *info)
  1326. {
  1327. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1328. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1329. struct gpio_chip *gc;
  1330. int ret;
  1331. int i;
  1332. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1333. if (!bank->valid) {
  1334. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1335. bank->name);
  1336. continue;
  1337. }
  1338. bank->gpio_chip = rockchip_gpiolib_chip;
  1339. gc = &bank->gpio_chip;
  1340. gc->base = bank->pin_base;
  1341. gc->ngpio = bank->nr_pins;
  1342. gc->dev = &pdev->dev;
  1343. gc->of_node = bank->of_node;
  1344. gc->label = bank->name;
  1345. ret = gpiochip_add(gc);
  1346. if (ret) {
  1347. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  1348. gc->label, ret);
  1349. goto fail;
  1350. }
  1351. }
  1352. rockchip_interrupts_register(pdev, info);
  1353. return 0;
  1354. fail:
  1355. for (--i, --bank; i >= 0; --i, --bank) {
  1356. if (!bank->valid)
  1357. continue;
  1358. gpiochip_remove(&bank->gpio_chip);
  1359. }
  1360. return ret;
  1361. }
  1362. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  1363. struct rockchip_pinctrl *info)
  1364. {
  1365. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1366. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1367. int i;
  1368. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1369. if (!bank->valid)
  1370. continue;
  1371. gpiochip_remove(&bank->gpio_chip);
  1372. }
  1373. return 0;
  1374. }
  1375. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  1376. struct rockchip_pinctrl *info)
  1377. {
  1378. struct resource res;
  1379. void __iomem *base;
  1380. if (of_address_to_resource(bank->of_node, 0, &res)) {
  1381. dev_err(info->dev, "cannot find IO resource for bank\n");
  1382. return -ENOENT;
  1383. }
  1384. bank->reg_base = devm_ioremap_resource(info->dev, &res);
  1385. if (IS_ERR(bank->reg_base))
  1386. return PTR_ERR(bank->reg_base);
  1387. /*
  1388. * special case, where parts of the pull setting-registers are
  1389. * part of the PMU register space
  1390. */
  1391. if (of_device_is_compatible(bank->of_node,
  1392. "rockchip,rk3188-gpio-bank0")) {
  1393. struct device_node *node;
  1394. node = of_parse_phandle(bank->of_node->parent,
  1395. "rockchip,pmu", 0);
  1396. if (!node) {
  1397. if (of_address_to_resource(bank->of_node, 1, &res)) {
  1398. dev_err(info->dev, "cannot find IO resource for bank\n");
  1399. return -ENOENT;
  1400. }
  1401. base = devm_ioremap_resource(info->dev, &res);
  1402. if (IS_ERR(base))
  1403. return PTR_ERR(base);
  1404. rockchip_regmap_config.max_register =
  1405. resource_size(&res) - 4;
  1406. rockchip_regmap_config.name =
  1407. "rockchip,rk3188-gpio-bank0-pull";
  1408. bank->regmap_pull = devm_regmap_init_mmio(info->dev,
  1409. base,
  1410. &rockchip_regmap_config);
  1411. }
  1412. }
  1413. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  1414. bank->clk = of_clk_get(bank->of_node, 0);
  1415. if (IS_ERR(bank->clk))
  1416. return PTR_ERR(bank->clk);
  1417. return clk_prepare_enable(bank->clk);
  1418. }
  1419. static const struct of_device_id rockchip_pinctrl_dt_match[];
  1420. /* retrieve the soc specific data */
  1421. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  1422. struct rockchip_pinctrl *d,
  1423. struct platform_device *pdev)
  1424. {
  1425. const struct of_device_id *match;
  1426. struct device_node *node = pdev->dev.of_node;
  1427. struct device_node *np;
  1428. struct rockchip_pin_ctrl *ctrl;
  1429. struct rockchip_pin_bank *bank;
  1430. int grf_offs, pmu_offs, i, j;
  1431. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1432. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1433. for_each_child_of_node(node, np) {
  1434. if (!of_find_property(np, "gpio-controller", NULL))
  1435. continue;
  1436. bank = ctrl->pin_banks;
  1437. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1438. if (!strcmp(bank->name, np->name)) {
  1439. bank->of_node = np;
  1440. if (!rockchip_get_bank_data(bank, d))
  1441. bank->valid = true;
  1442. break;
  1443. }
  1444. }
  1445. }
  1446. grf_offs = ctrl->grf_mux_offset;
  1447. pmu_offs = ctrl->pmu_mux_offset;
  1448. bank = ctrl->pin_banks;
  1449. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1450. int bank_pins = 0;
  1451. spin_lock_init(&bank->slock);
  1452. bank->drvdata = d;
  1453. bank->pin_base = ctrl->nr_pins;
  1454. ctrl->nr_pins += bank->nr_pins;
  1455. /* calculate iomux offsets */
  1456. for (j = 0; j < 4; j++) {
  1457. struct rockchip_iomux *iom = &bank->iomux[j];
  1458. int inc;
  1459. if (bank_pins >= bank->nr_pins)
  1460. break;
  1461. /* preset offset value, set new start value */
  1462. if (iom->offset >= 0) {
  1463. if (iom->type & IOMUX_SOURCE_PMU)
  1464. pmu_offs = iom->offset;
  1465. else
  1466. grf_offs = iom->offset;
  1467. } else { /* set current offset */
  1468. iom->offset = (iom->type & IOMUX_SOURCE_PMU) ?
  1469. pmu_offs : grf_offs;
  1470. }
  1471. dev_dbg(d->dev, "bank %d, iomux %d has offset 0x%x\n",
  1472. i, j, iom->offset);
  1473. /*
  1474. * Increase offset according to iomux width.
  1475. * 4bit iomux'es are spread over two registers.
  1476. */
  1477. inc = (iom->type & IOMUX_WIDTH_4BIT) ? 8 : 4;
  1478. if (iom->type & IOMUX_SOURCE_PMU)
  1479. pmu_offs += inc;
  1480. else
  1481. grf_offs += inc;
  1482. bank_pins += 8;
  1483. }
  1484. }
  1485. return ctrl;
  1486. }
  1487. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1488. {
  1489. struct rockchip_pinctrl *info;
  1490. struct device *dev = &pdev->dev;
  1491. struct rockchip_pin_ctrl *ctrl;
  1492. struct device_node *np = pdev->dev.of_node, *node;
  1493. struct resource *res;
  1494. void __iomem *base;
  1495. int ret;
  1496. if (!dev->of_node) {
  1497. dev_err(dev, "device tree node not found\n");
  1498. return -ENODEV;
  1499. }
  1500. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1501. if (!info)
  1502. return -ENOMEM;
  1503. info->dev = dev;
  1504. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1505. if (!ctrl) {
  1506. dev_err(dev, "driver data not available\n");
  1507. return -EINVAL;
  1508. }
  1509. info->ctrl = ctrl;
  1510. node = of_parse_phandle(np, "rockchip,grf", 0);
  1511. if (node) {
  1512. info->regmap_base = syscon_node_to_regmap(node);
  1513. if (IS_ERR(info->regmap_base))
  1514. return PTR_ERR(info->regmap_base);
  1515. } else {
  1516. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1517. base = devm_ioremap_resource(&pdev->dev, res);
  1518. if (IS_ERR(base))
  1519. return PTR_ERR(base);
  1520. rockchip_regmap_config.max_register = resource_size(res) - 4;
  1521. rockchip_regmap_config.name = "rockchip,pinctrl";
  1522. info->regmap_base = devm_regmap_init_mmio(&pdev->dev, base,
  1523. &rockchip_regmap_config);
  1524. /* to check for the old dt-bindings */
  1525. info->reg_size = resource_size(res);
  1526. /* Honor the old binding, with pull registers as 2nd resource */
  1527. if (ctrl->type == RK3188 && info->reg_size < 0x200) {
  1528. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1529. base = devm_ioremap_resource(&pdev->dev, res);
  1530. if (IS_ERR(base))
  1531. return PTR_ERR(base);
  1532. rockchip_regmap_config.max_register =
  1533. resource_size(res) - 4;
  1534. rockchip_regmap_config.name = "rockchip,pinctrl-pull";
  1535. info->regmap_pull = devm_regmap_init_mmio(&pdev->dev,
  1536. base,
  1537. &rockchip_regmap_config);
  1538. }
  1539. }
  1540. /* try to find the optional reference to the pmu syscon */
  1541. node = of_parse_phandle(np, "rockchip,pmu", 0);
  1542. if (node) {
  1543. info->regmap_pmu = syscon_node_to_regmap(node);
  1544. if (IS_ERR(info->regmap_pmu))
  1545. return PTR_ERR(info->regmap_pmu);
  1546. }
  1547. ret = rockchip_gpiolib_register(pdev, info);
  1548. if (ret)
  1549. return ret;
  1550. ret = rockchip_pinctrl_register(pdev, info);
  1551. if (ret) {
  1552. rockchip_gpiolib_unregister(pdev, info);
  1553. return ret;
  1554. }
  1555. platform_set_drvdata(pdev, info);
  1556. return 0;
  1557. }
  1558. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  1559. PIN_BANK(0, 32, "gpio0"),
  1560. PIN_BANK(1, 32, "gpio1"),
  1561. PIN_BANK(2, 32, "gpio2"),
  1562. PIN_BANK(3, 32, "gpio3"),
  1563. };
  1564. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  1565. .pin_banks = rk2928_pin_banks,
  1566. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  1567. .label = "RK2928-GPIO",
  1568. .type = RK2928,
  1569. .grf_mux_offset = 0xa8,
  1570. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1571. };
  1572. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  1573. PIN_BANK(0, 32, "gpio0"),
  1574. PIN_BANK(1, 32, "gpio1"),
  1575. PIN_BANK(2, 32, "gpio2"),
  1576. PIN_BANK(3, 32, "gpio3"),
  1577. PIN_BANK(4, 32, "gpio4"),
  1578. PIN_BANK(6, 16, "gpio6"),
  1579. };
  1580. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  1581. .pin_banks = rk3066a_pin_banks,
  1582. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  1583. .label = "RK3066a-GPIO",
  1584. .type = RK2928,
  1585. .grf_mux_offset = 0xa8,
  1586. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1587. };
  1588. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  1589. PIN_BANK(0, 32, "gpio0"),
  1590. PIN_BANK(1, 32, "gpio1"),
  1591. PIN_BANK(2, 32, "gpio2"),
  1592. PIN_BANK(3, 32, "gpio3"),
  1593. };
  1594. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  1595. .pin_banks = rk3066b_pin_banks,
  1596. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  1597. .label = "RK3066b-GPIO",
  1598. .type = RK3066B,
  1599. .grf_mux_offset = 0x60,
  1600. };
  1601. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  1602. PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_GPIO_ONLY, 0, 0, 0),
  1603. PIN_BANK(1, 32, "gpio1"),
  1604. PIN_BANK(2, 32, "gpio2"),
  1605. PIN_BANK(3, 32, "gpio3"),
  1606. };
  1607. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  1608. .pin_banks = rk3188_pin_banks,
  1609. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  1610. .label = "RK3188-GPIO",
  1611. .type = RK3188,
  1612. .grf_mux_offset = 0x60,
  1613. .pull_calc_reg = rk3188_calc_pull_reg_and_bit,
  1614. };
  1615. static struct rockchip_pin_bank rk3288_pin_banks[] = {
  1616. PIN_BANK_IOMUX_FLAGS(0, 24, "gpio0", IOMUX_SOURCE_PMU,
  1617. IOMUX_SOURCE_PMU,
  1618. IOMUX_SOURCE_PMU,
  1619. IOMUX_UNROUTED
  1620. ),
  1621. PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", IOMUX_UNROUTED,
  1622. IOMUX_UNROUTED,
  1623. IOMUX_UNROUTED,
  1624. 0
  1625. ),
  1626. PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, IOMUX_UNROUTED),
  1627. PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, IOMUX_WIDTH_4BIT),
  1628. PIN_BANK_IOMUX_FLAGS(4, 32, "gpio4", IOMUX_WIDTH_4BIT,
  1629. IOMUX_WIDTH_4BIT,
  1630. 0,
  1631. 0
  1632. ),
  1633. PIN_BANK_IOMUX_FLAGS(5, 32, "gpio5", IOMUX_UNROUTED,
  1634. 0,
  1635. 0,
  1636. IOMUX_UNROUTED
  1637. ),
  1638. PIN_BANK_IOMUX_FLAGS(6, 32, "gpio6", 0, 0, 0, IOMUX_UNROUTED),
  1639. PIN_BANK_IOMUX_FLAGS(7, 32, "gpio7", 0,
  1640. 0,
  1641. IOMUX_WIDTH_4BIT,
  1642. IOMUX_UNROUTED
  1643. ),
  1644. PIN_BANK(8, 16, "gpio8"),
  1645. };
  1646. static struct rockchip_pin_ctrl rk3288_pin_ctrl = {
  1647. .pin_banks = rk3288_pin_banks,
  1648. .nr_banks = ARRAY_SIZE(rk3288_pin_banks),
  1649. .label = "RK3288-GPIO",
  1650. .type = RK3288,
  1651. .grf_mux_offset = 0x0,
  1652. .pmu_mux_offset = 0x84,
  1653. .pull_calc_reg = rk3288_calc_pull_reg_and_bit,
  1654. };
  1655. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  1656. { .compatible = "rockchip,rk2928-pinctrl",
  1657. .data = (void *)&rk2928_pin_ctrl },
  1658. { .compatible = "rockchip,rk3066a-pinctrl",
  1659. .data = (void *)&rk3066a_pin_ctrl },
  1660. { .compatible = "rockchip,rk3066b-pinctrl",
  1661. .data = (void *)&rk3066b_pin_ctrl },
  1662. { .compatible = "rockchip,rk3188-pinctrl",
  1663. .data = (void *)&rk3188_pin_ctrl },
  1664. { .compatible = "rockchip,rk3288-pinctrl",
  1665. .data = (void *)&rk3288_pin_ctrl },
  1666. {},
  1667. };
  1668. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  1669. static struct platform_driver rockchip_pinctrl_driver = {
  1670. .probe = rockchip_pinctrl_probe,
  1671. .driver = {
  1672. .name = "rockchip-pinctrl",
  1673. .owner = THIS_MODULE,
  1674. .of_match_table = rockchip_pinctrl_dt_match,
  1675. },
  1676. };
  1677. static int __init rockchip_pinctrl_drv_register(void)
  1678. {
  1679. return platform_driver_register(&rockchip_pinctrl_driver);
  1680. }
  1681. postcore_initcall(rockchip_pinctrl_drv_register);
  1682. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  1683. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  1684. MODULE_LICENSE("GPL v2");