hw.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "phy.h"
  28. #include "btcoex.h"
  29. #include "dynack.h"
  30. #include "../regd.h"
  31. #define ATHEROS_VENDOR_ID 0x168c
  32. #define AR5416_DEVID_PCI 0x0023
  33. #define AR5416_DEVID_PCIE 0x0024
  34. #define AR9160_DEVID_PCI 0x0027
  35. #define AR9280_DEVID_PCI 0x0029
  36. #define AR9280_DEVID_PCIE 0x002a
  37. #define AR9285_DEVID_PCIE 0x002b
  38. #define AR2427_DEVID_PCIE 0x002c
  39. #define AR9287_DEVID_PCI 0x002d
  40. #define AR9287_DEVID_PCIE 0x002e
  41. #define AR9300_DEVID_PCIE 0x0030
  42. #define AR9300_DEVID_AR9340 0x0031
  43. #define AR9300_DEVID_AR9485_PCIE 0x0032
  44. #define AR9300_DEVID_AR9580 0x0033
  45. #define AR9300_DEVID_AR9462 0x0034
  46. #define AR9300_DEVID_AR9330 0x0035
  47. #define AR9300_DEVID_QCA955X 0x0038
  48. #define AR9485_DEVID_AR1111 0x0037
  49. #define AR9300_DEVID_AR9565 0x0036
  50. #define AR9300_DEVID_AR953X 0x003d
  51. #define AR5416_AR9100_DEVID 0x000b
  52. #define AR_SUBVENDOR_ID_NOG 0x0e11
  53. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  54. #define AR5416_MAGIC 0x19641014
  55. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  56. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  57. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  58. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  59. #define ATH_DEFAULT_NOISE_FLOOR -95
  60. #define ATH9K_RSSI_BAD -128
  61. #define ATH9K_NUM_CHANNELS 38
  62. /* Register read/write primitives */
  63. #define REG_WRITE(_ah, _reg, _val) \
  64. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  65. #define REG_READ(_ah, _reg) \
  66. (_ah)->reg_ops.read((_ah), (_reg))
  67. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  68. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  69. #define REG_RMW(_ah, _reg, _set, _clr) \
  70. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  71. #define ENABLE_REGWRITE_BUFFER(_ah) \
  72. do { \
  73. if ((_ah)->reg_ops.enable_write_buffer) \
  74. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  75. } while (0)
  76. #define REGWRITE_BUFFER_FLUSH(_ah) \
  77. do { \
  78. if ((_ah)->reg_ops.write_flush) \
  79. (_ah)->reg_ops.write_flush((_ah)); \
  80. } while (0)
  81. #define PR_EEP(_s, _val) \
  82. do { \
  83. len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
  84. _s, (_val)); \
  85. } while (0)
  86. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  87. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  88. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  89. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  90. #define REG_READ_FIELD(_a, _r, _f) \
  91. (((REG_READ(_a, _r) & _f) >> _f##_S))
  92. #define REG_SET_BIT(_a, _r, _f) \
  93. REG_RMW(_a, _r, (_f), 0)
  94. #define REG_CLR_BIT(_a, _r, _f) \
  95. REG_RMW(_a, _r, 0, (_f))
  96. #define DO_DELAY(x) do { \
  97. if (((++(x) % 64) == 0) && \
  98. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  99. != ATH_USB)) \
  100. udelay(1); \
  101. } while (0)
  102. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  103. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  104. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  105. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  106. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  107. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  108. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  109. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  110. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  111. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  112. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  113. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  114. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  115. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  116. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  117. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  118. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  119. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  120. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  121. #define AR_GPIOD_MASK 0x00001FFF
  122. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  123. #define BASE_ACTIVATE_DELAY 100
  124. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  125. #define COEF_SCALE_S 24
  126. #define HT40_CHANNEL_CENTER_SHIFT 10
  127. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  128. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  129. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  130. #define ATH9K_NUM_QUEUES 10
  131. #define MAX_RATE_POWER 63
  132. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  133. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  134. #define AH_TIME_QUANTUM 10
  135. #define AR_KEYTABLE_SIZE 128
  136. #define POWER_UP_TIME 10000
  137. #define SPUR_RSSI_THRESH 40
  138. #define UPPER_5G_SUB_BAND_START 5700
  139. #define MID_5G_SUB_BAND_START 5400
  140. #define CAB_TIMEOUT_VAL 10
  141. #define BEACON_TIMEOUT_VAL 10
  142. #define MIN_BEACON_TIMEOUT_VAL 1
  143. #define SLEEP_SLOP TU_TO_USEC(3)
  144. #define INIT_CONFIG_STATUS 0x00000000
  145. #define INIT_RSSI_THR 0x00000700
  146. #define INIT_BCON_CNTRL_REG 0x00000000
  147. #define TU_TO_USEC(_tu) ((_tu) << 10)
  148. #define ATH9K_HW_RX_HP_QDEPTH 16
  149. #define ATH9K_HW_RX_LP_QDEPTH 128
  150. #define PAPRD_GAIN_TABLE_ENTRIES 32
  151. #define PAPRD_TABLE_SZ 24
  152. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  153. /*
  154. * Wake on Wireless
  155. */
  156. /* Keep Alive Frame */
  157. #define KAL_FRAME_LEN 28
  158. #define KAL_FRAME_TYPE 0x2 /* data frame */
  159. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  160. #define KAL_DURATION_ID 0x3d
  161. #define KAL_NUM_DATA_WORDS 6
  162. #define KAL_NUM_DESC_WORDS 12
  163. #define KAL_ANTENNA_MODE 1
  164. #define KAL_TO_DS 1
  165. #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
  166. #define KAL_TIMEOUT 900
  167. #define MAX_PATTERN_SIZE 256
  168. #define MAX_PATTERN_MASK_SIZE 32
  169. #define MAX_NUM_PATTERN 8
  170. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  171. deauthenticate packets */
  172. /*
  173. * WoW trigger mapping to hardware code
  174. */
  175. #define AH_WOW_USER_PATTERN_EN BIT(0)
  176. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  177. #define AH_WOW_LINK_CHANGE BIT(2)
  178. #define AH_WOW_BEACON_MISS BIT(3)
  179. enum ath_hw_txq_subtype {
  180. ATH_TXQ_AC_BE = 0,
  181. ATH_TXQ_AC_BK = 1,
  182. ATH_TXQ_AC_VI = 2,
  183. ATH_TXQ_AC_VO = 3,
  184. };
  185. enum ath_ini_subsys {
  186. ATH_INI_PRE = 0,
  187. ATH_INI_CORE,
  188. ATH_INI_POST,
  189. ATH_INI_NUM_SPLIT,
  190. };
  191. enum ath9k_hw_caps {
  192. ATH9K_HW_CAP_HT = BIT(0),
  193. ATH9K_HW_CAP_RFSILENT = BIT(1),
  194. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  195. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  196. ATH9K_HW_CAP_EDMA = BIT(4),
  197. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  198. ATH9K_HW_CAP_LDPC = BIT(6),
  199. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  200. ATH9K_HW_CAP_SGI_20 = BIT(8),
  201. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  202. ATH9K_HW_CAP_2GHZ = BIT(11),
  203. ATH9K_HW_CAP_5GHZ = BIT(12),
  204. ATH9K_HW_CAP_APM = BIT(13),
  205. #ifdef CONFIG_ATH9K_PCOEM
  206. ATH9K_HW_CAP_RTT = BIT(14),
  207. ATH9K_HW_CAP_MCI = BIT(15),
  208. ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(16),
  209. ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
  210. #else
  211. ATH9K_HW_CAP_RTT = 0,
  212. ATH9K_HW_CAP_MCI = 0,
  213. ATH9K_HW_WOW_DEVICE_CAPABLE = 0,
  214. ATH9K_HW_CAP_BT_ANT_DIV = 0,
  215. #endif
  216. ATH9K_HW_CAP_DFS = BIT(18),
  217. ATH9K_HW_CAP_PAPRD = BIT(19),
  218. ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
  219. };
  220. /*
  221. * WoW device capabilities
  222. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  223. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  224. * an exact user defined pattern or de-authentication/disassoc pattern.
  225. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  226. * bytes of the pattern for user defined pattern, de-authentication and
  227. * disassociation patterns for all types of possible frames recieved
  228. * of those types.
  229. */
  230. struct ath9k_hw_capabilities {
  231. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  232. u16 rts_aggr_limit;
  233. u8 tx_chainmask;
  234. u8 rx_chainmask;
  235. u8 max_txchains;
  236. u8 max_rxchains;
  237. u8 num_gpio_pins;
  238. u8 rx_hp_qdepth;
  239. u8 rx_lp_qdepth;
  240. u8 rx_status_len;
  241. u8 tx_desc_len;
  242. u8 txs_len;
  243. };
  244. #define AR_NO_SPUR 0x8000
  245. #define AR_BASE_FREQ_2GHZ 2300
  246. #define AR_BASE_FREQ_5GHZ 4900
  247. #define AR_SPUR_FEEQ_BOUND_HT40 19
  248. #define AR_SPUR_FEEQ_BOUND_HT20 10
  249. enum ath9k_hw_hang_checks {
  250. HW_BB_WATCHDOG = BIT(0),
  251. HW_PHYRESTART_CLC_WAR = BIT(1),
  252. HW_BB_RIFS_HANG = BIT(2),
  253. HW_BB_DFS_HANG = BIT(3),
  254. HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
  255. HW_MAC_HANG = BIT(5),
  256. };
  257. struct ath9k_ops_config {
  258. int dma_beacon_response_time;
  259. int sw_beacon_response_time;
  260. u32 cwm_ignore_extcca;
  261. u32 pcie_waen;
  262. u8 analog_shiftreg;
  263. u32 ofdm_trig_low;
  264. u32 ofdm_trig_high;
  265. u32 cck_trig_high;
  266. u32 cck_trig_low;
  267. u32 enable_paprd;
  268. int serialize_regmode;
  269. bool rx_intr_mitigation;
  270. bool tx_intr_mitigation;
  271. u8 max_txtrig_level;
  272. u16 ani_poll_interval; /* ANI poll interval in ms */
  273. u16 hw_hang_checks;
  274. u16 rimt_first;
  275. u16 rimt_last;
  276. /* Platform specific config */
  277. u32 aspm_l1_fix;
  278. u32 xlna_gpio;
  279. u32 ant_ctrl_comm2g_switch_enable;
  280. bool xatten_margin_cfg;
  281. bool alt_mingainidx;
  282. bool no_pll_pwrsave;
  283. bool tx_gain_buffalo;
  284. };
  285. enum ath9k_int {
  286. ATH9K_INT_RX = 0x00000001,
  287. ATH9K_INT_RXDESC = 0x00000002,
  288. ATH9K_INT_RXHP = 0x00000001,
  289. ATH9K_INT_RXLP = 0x00000002,
  290. ATH9K_INT_RXNOFRM = 0x00000008,
  291. ATH9K_INT_RXEOL = 0x00000010,
  292. ATH9K_INT_RXORN = 0x00000020,
  293. ATH9K_INT_TX = 0x00000040,
  294. ATH9K_INT_TXDESC = 0x00000080,
  295. ATH9K_INT_TIM_TIMER = 0x00000100,
  296. ATH9K_INT_MCI = 0x00000200,
  297. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  298. ATH9K_INT_TXURN = 0x00000800,
  299. ATH9K_INT_MIB = 0x00001000,
  300. ATH9K_INT_RXPHY = 0x00004000,
  301. ATH9K_INT_RXKCM = 0x00008000,
  302. ATH9K_INT_SWBA = 0x00010000,
  303. ATH9K_INT_BMISS = 0x00040000,
  304. ATH9K_INT_BNR = 0x00100000,
  305. ATH9K_INT_TIM = 0x00200000,
  306. ATH9K_INT_DTIM = 0x00400000,
  307. ATH9K_INT_DTIMSYNC = 0x00800000,
  308. ATH9K_INT_GPIO = 0x01000000,
  309. ATH9K_INT_CABEND = 0x02000000,
  310. ATH9K_INT_TSFOOR = 0x04000000,
  311. ATH9K_INT_GENTIMER = 0x08000000,
  312. ATH9K_INT_CST = 0x10000000,
  313. ATH9K_INT_GTT = 0x20000000,
  314. ATH9K_INT_FATAL = 0x40000000,
  315. ATH9K_INT_GLOBAL = 0x80000000,
  316. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  317. ATH9K_INT_DTIM |
  318. ATH9K_INT_DTIMSYNC |
  319. ATH9K_INT_TSFOOR |
  320. ATH9K_INT_CABEND,
  321. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  322. ATH9K_INT_RXDESC |
  323. ATH9K_INT_RXEOL |
  324. ATH9K_INT_RXORN |
  325. ATH9K_INT_TXURN |
  326. ATH9K_INT_TXDESC |
  327. ATH9K_INT_MIB |
  328. ATH9K_INT_RXPHY |
  329. ATH9K_INT_RXKCM |
  330. ATH9K_INT_SWBA |
  331. ATH9K_INT_BMISS |
  332. ATH9K_INT_GPIO,
  333. ATH9K_INT_NOCARD = 0xffffffff
  334. };
  335. #define MAX_RTT_TABLE_ENTRY 6
  336. #define MAX_IQCAL_MEASUREMENT 8
  337. #define MAX_CL_TAB_ENTRY 16
  338. #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
  339. enum ath9k_cal_flags {
  340. RTT_DONE,
  341. PAPRD_PACKET_SENT,
  342. PAPRD_DONE,
  343. NFCAL_PENDING,
  344. NFCAL_INTF,
  345. TXIQCAL_DONE,
  346. TXCLCAL_DONE,
  347. SW_PKDET_DONE,
  348. };
  349. struct ath9k_hw_cal_data {
  350. u16 channel;
  351. u16 channelFlags;
  352. unsigned long cal_flags;
  353. int32_t CalValid;
  354. int8_t iCoff;
  355. int8_t qCoff;
  356. u8 caldac[2];
  357. u16 small_signal_gain[AR9300_MAX_CHAINS];
  358. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  359. u32 num_measures[AR9300_MAX_CHAINS];
  360. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  361. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  362. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  363. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  364. };
  365. struct ath9k_channel {
  366. struct ieee80211_channel *chan;
  367. u16 channel;
  368. u16 channelFlags;
  369. s16 noisefloor;
  370. };
  371. #define CHANNEL_5GHZ BIT(0)
  372. #define CHANNEL_HALF BIT(1)
  373. #define CHANNEL_QUARTER BIT(2)
  374. #define CHANNEL_HT BIT(3)
  375. #define CHANNEL_HT40PLUS BIT(4)
  376. #define CHANNEL_HT40MINUS BIT(5)
  377. #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
  378. #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
  379. #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
  380. #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
  381. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  382. (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  383. #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
  384. #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
  385. #define IS_CHAN_HT40(_c) \
  386. (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
  387. #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
  388. #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
  389. enum ath9k_power_mode {
  390. ATH9K_PM_AWAKE = 0,
  391. ATH9K_PM_FULL_SLEEP,
  392. ATH9K_PM_NETWORK_SLEEP,
  393. ATH9K_PM_UNDEFINED
  394. };
  395. enum ser_reg_mode {
  396. SER_REG_MODE_OFF = 0,
  397. SER_REG_MODE_ON = 1,
  398. SER_REG_MODE_AUTO = 2,
  399. };
  400. enum ath9k_rx_qtype {
  401. ATH9K_RX_QUEUE_HP,
  402. ATH9K_RX_QUEUE_LP,
  403. ATH9K_RX_QUEUE_MAX,
  404. };
  405. struct ath9k_beacon_state {
  406. u32 bs_nexttbtt;
  407. u32 bs_nextdtim;
  408. u32 bs_intval;
  409. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  410. u32 bs_dtimperiod;
  411. u16 bs_bmissthreshold;
  412. u32 bs_sleepduration;
  413. u32 bs_tsfoor_threshold;
  414. };
  415. struct chan_centers {
  416. u16 synth_center;
  417. u16 ctl_center;
  418. u16 ext_center;
  419. };
  420. enum {
  421. ATH9K_RESET_POWER_ON,
  422. ATH9K_RESET_WARM,
  423. ATH9K_RESET_COLD,
  424. };
  425. struct ath9k_hw_version {
  426. u32 magic;
  427. u16 devid;
  428. u16 subvendorid;
  429. u32 macVersion;
  430. u16 macRev;
  431. u16 phyRev;
  432. u16 analog5GhzRev;
  433. u16 analog2GhzRev;
  434. enum ath_usb_dev usbdev;
  435. };
  436. /* Generic TSF timer definitions */
  437. #define ATH_MAX_GEN_TIMER 16
  438. #define AR_GENTMR_BIT(_index) (1 << (_index))
  439. struct ath_gen_timer_configuration {
  440. u32 next_addr;
  441. u32 period_addr;
  442. u32 mode_addr;
  443. u32 mode_mask;
  444. };
  445. struct ath_gen_timer {
  446. void (*trigger)(void *arg);
  447. void (*overflow)(void *arg);
  448. void *arg;
  449. u8 index;
  450. };
  451. struct ath_gen_timer_table {
  452. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  453. u16 timer_mask;
  454. };
  455. struct ath_hw_antcomb_conf {
  456. u8 main_lna_conf;
  457. u8 alt_lna_conf;
  458. u8 fast_div_bias;
  459. u8 main_gaintb;
  460. u8 alt_gaintb;
  461. int lna1_lna2_delta;
  462. int lna1_lna2_switch_delta;
  463. u8 div_group;
  464. };
  465. /**
  466. * struct ath_hw_radar_conf - radar detection initialization parameters
  467. *
  468. * @pulse_inband: threshold for checking the ratio of in-band power
  469. * to total power for short radar pulses (half dB steps)
  470. * @pulse_inband_step: threshold for checking an in-band power to total
  471. * power ratio increase for short radar pulses (half dB steps)
  472. * @pulse_height: threshold for detecting the beginning of a short
  473. * radar pulse (dB step)
  474. * @pulse_rssi: threshold for detecting if a short radar pulse is
  475. * gone (dB step)
  476. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  477. *
  478. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  479. * @radar_inband: threshold for checking the ratio of in-band power
  480. * to total power for long radar pulses (half dB steps)
  481. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  482. *
  483. * @ext_channel: enable extension channel radar detection
  484. */
  485. struct ath_hw_radar_conf {
  486. unsigned int pulse_inband;
  487. unsigned int pulse_inband_step;
  488. unsigned int pulse_height;
  489. unsigned int pulse_rssi;
  490. unsigned int pulse_maxlen;
  491. unsigned int radar_rssi;
  492. unsigned int radar_inband;
  493. int fir_power;
  494. bool ext_channel;
  495. };
  496. /**
  497. * struct ath_hw_private_ops - callbacks used internally by hardware code
  498. *
  499. * This structure contains private callbacks designed to only be used internally
  500. * by the hardware core.
  501. *
  502. * @init_cal_settings: setup types of calibrations supported
  503. * @init_cal: starts actual calibration
  504. *
  505. * @init_mode_gain_regs: Initialize TX/RX gain registers
  506. *
  507. * @rf_set_freq: change frequency
  508. * @spur_mitigate_freq: spur mitigation
  509. * @set_rf_regs:
  510. * @compute_pll_control: compute the PLL control value to use for
  511. * AR_RTC_PLL_CONTROL for a given channel
  512. * @setup_calibration: set up calibration
  513. * @iscal_supported: used to query if a type of calibration is supported
  514. *
  515. * @ani_cache_ini_regs: cache the values for ANI from the initial
  516. * register settings through the register initialization.
  517. */
  518. struct ath_hw_private_ops {
  519. void (*init_hang_checks)(struct ath_hw *ah);
  520. bool (*detect_mac_hang)(struct ath_hw *ah);
  521. bool (*detect_bb_hang)(struct ath_hw *ah);
  522. /* Calibration ops */
  523. void (*init_cal_settings)(struct ath_hw *ah);
  524. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  525. void (*init_mode_gain_regs)(struct ath_hw *ah);
  526. void (*setup_calibration)(struct ath_hw *ah,
  527. struct ath9k_cal_list *currCal);
  528. /* PHY ops */
  529. int (*rf_set_freq)(struct ath_hw *ah,
  530. struct ath9k_channel *chan);
  531. void (*spur_mitigate_freq)(struct ath_hw *ah,
  532. struct ath9k_channel *chan);
  533. bool (*set_rf_regs)(struct ath_hw *ah,
  534. struct ath9k_channel *chan,
  535. u16 modesIndex);
  536. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  537. void (*init_bb)(struct ath_hw *ah,
  538. struct ath9k_channel *chan);
  539. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  540. void (*olc_init)(struct ath_hw *ah);
  541. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  542. void (*mark_phy_inactive)(struct ath_hw *ah);
  543. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  544. bool (*rfbus_req)(struct ath_hw *ah);
  545. void (*rfbus_done)(struct ath_hw *ah);
  546. void (*restore_chainmask)(struct ath_hw *ah);
  547. u32 (*compute_pll_control)(struct ath_hw *ah,
  548. struct ath9k_channel *chan);
  549. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  550. int param);
  551. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  552. void (*set_radar_params)(struct ath_hw *ah,
  553. struct ath_hw_radar_conf *conf);
  554. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  555. u8 *ini_reloaded);
  556. /* ANI */
  557. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  558. };
  559. /**
  560. * struct ath_spec_scan - parameters for Atheros spectral scan
  561. *
  562. * @enabled: enable/disable spectral scan
  563. * @short_repeat: controls whether the chip is in spectral scan mode
  564. * for 4 usec (enabled) or 204 usec (disabled)
  565. * @count: number of scan results requested. There are special meanings
  566. * in some chip revisions:
  567. * AR92xx: highest bit set (>=128) for endless mode
  568. * (spectral scan won't stopped until explicitly disabled)
  569. * AR9300 and newer: 0 for endless mode
  570. * @endless: true if endless mode is intended. Otherwise, count value is
  571. * corrected to the next possible value.
  572. * @period: time duration between successive spectral scan entry points
  573. * (period*256*Tclk). Tclk = ath_common->clockrate
  574. * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
  575. *
  576. * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
  577. * Typically it's 44MHz in 2/5GHz on later chips, but there's
  578. * a "fast clock" check for this in 5GHz.
  579. *
  580. */
  581. struct ath_spec_scan {
  582. bool enabled;
  583. bool short_repeat;
  584. bool endless;
  585. u8 count;
  586. u8 period;
  587. u8 fft_period;
  588. };
  589. /**
  590. * struct ath_hw_ops - callbacks used by hardware code and driver code
  591. *
  592. * This structure contains callbacks designed to to be used internally by
  593. * hardware code and also by the lower level driver.
  594. *
  595. * @config_pci_powersave:
  596. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  597. *
  598. * @spectral_scan_config: set parameters for spectral scan and enable/disable it
  599. * @spectral_scan_trigger: trigger a spectral scan run
  600. * @spectral_scan_wait: wait for a spectral scan run to finish
  601. */
  602. struct ath_hw_ops {
  603. void (*config_pci_powersave)(struct ath_hw *ah,
  604. bool power_off);
  605. void (*rx_enable)(struct ath_hw *ah);
  606. void (*set_desc_link)(void *ds, u32 link);
  607. int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
  608. u8 rxchainmask, bool longcal);
  609. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
  610. u32 *sync_cause_p);
  611. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  612. struct ath_tx_info *i);
  613. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  614. struct ath_tx_status *ts);
  615. int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
  616. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  617. struct ath_hw_antcomb_conf *antconf);
  618. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  619. struct ath_hw_antcomb_conf *antconf);
  620. void (*spectral_scan_config)(struct ath_hw *ah,
  621. struct ath_spec_scan *param);
  622. void (*spectral_scan_trigger)(struct ath_hw *ah);
  623. void (*spectral_scan_wait)(struct ath_hw *ah);
  624. void (*tx99_start)(struct ath_hw *ah, u32 qnum);
  625. void (*tx99_stop)(struct ath_hw *ah);
  626. void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
  627. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  628. void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
  629. #endif
  630. };
  631. struct ath_nf_limits {
  632. s16 max;
  633. s16 min;
  634. s16 nominal;
  635. };
  636. enum ath_cal_list {
  637. TX_IQ_CAL = BIT(0),
  638. TX_IQ_ON_AGC_CAL = BIT(1),
  639. TX_CL_CAL = BIT(2),
  640. };
  641. /* ah_flags */
  642. #define AH_USE_EEPROM 0x1
  643. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  644. #define AH_FASTCC 0x4
  645. #define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
  646. struct ath_hw {
  647. struct ath_ops reg_ops;
  648. struct device *dev;
  649. struct ieee80211_hw *hw;
  650. struct ath_common common;
  651. struct ath9k_hw_version hw_version;
  652. struct ath9k_ops_config config;
  653. struct ath9k_hw_capabilities caps;
  654. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  655. struct ath9k_channel *curchan;
  656. union {
  657. struct ar5416_eeprom_def def;
  658. struct ar5416_eeprom_4k map4k;
  659. struct ar9287_eeprom map9287;
  660. struct ar9300_eeprom ar9300_eep;
  661. } eeprom;
  662. const struct eeprom_ops *eep_ops;
  663. bool sw_mgmt_crypto;
  664. bool is_pciexpress;
  665. bool aspm_enabled;
  666. bool is_monitoring;
  667. bool need_an_top2_fixup;
  668. u16 tx_trig_level;
  669. u32 nf_regs[6];
  670. struct ath_nf_limits nf_2g;
  671. struct ath_nf_limits nf_5g;
  672. u16 rfsilent;
  673. u32 rfkill_gpio;
  674. u32 rfkill_polarity;
  675. u32 ah_flags;
  676. bool reset_power_on;
  677. bool htc_reset_init;
  678. enum nl80211_iftype opmode;
  679. enum ath9k_power_mode power_mode;
  680. s8 noise;
  681. struct ath9k_hw_cal_data *caldata;
  682. struct ath9k_pacal_info pacal_info;
  683. struct ar5416Stats stats;
  684. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  685. enum ath9k_int imask;
  686. u32 imrs2_reg;
  687. u32 txok_interrupt_mask;
  688. u32 txerr_interrupt_mask;
  689. u32 txdesc_interrupt_mask;
  690. u32 txeol_interrupt_mask;
  691. u32 txurn_interrupt_mask;
  692. atomic_t intr_ref_cnt;
  693. bool chip_fullsleep;
  694. u32 modes_index;
  695. /* Calibration */
  696. u32 supp_cals;
  697. struct ath9k_cal_list iq_caldata;
  698. struct ath9k_cal_list adcgain_caldata;
  699. struct ath9k_cal_list adcdc_caldata;
  700. struct ath9k_cal_list *cal_list;
  701. struct ath9k_cal_list *cal_list_last;
  702. struct ath9k_cal_list *cal_list_curr;
  703. #define totalPowerMeasI meas0.unsign
  704. #define totalPowerMeasQ meas1.unsign
  705. #define totalIqCorrMeas meas2.sign
  706. #define totalAdcIOddPhase meas0.unsign
  707. #define totalAdcIEvenPhase meas1.unsign
  708. #define totalAdcQOddPhase meas2.unsign
  709. #define totalAdcQEvenPhase meas3.unsign
  710. #define totalAdcDcOffsetIOddPhase meas0.sign
  711. #define totalAdcDcOffsetIEvenPhase meas1.sign
  712. #define totalAdcDcOffsetQOddPhase meas2.sign
  713. #define totalAdcDcOffsetQEvenPhase meas3.sign
  714. union {
  715. u32 unsign[AR5416_MAX_CHAINS];
  716. int32_t sign[AR5416_MAX_CHAINS];
  717. } meas0;
  718. union {
  719. u32 unsign[AR5416_MAX_CHAINS];
  720. int32_t sign[AR5416_MAX_CHAINS];
  721. } meas1;
  722. union {
  723. u32 unsign[AR5416_MAX_CHAINS];
  724. int32_t sign[AR5416_MAX_CHAINS];
  725. } meas2;
  726. union {
  727. u32 unsign[AR5416_MAX_CHAINS];
  728. int32_t sign[AR5416_MAX_CHAINS];
  729. } meas3;
  730. u16 cal_samples;
  731. u8 enabled_cals;
  732. u32 sta_id1_defaults;
  733. u32 misc_mode;
  734. /* Private to hardware code */
  735. struct ath_hw_private_ops private_ops;
  736. /* Accessed by the lower level driver */
  737. struct ath_hw_ops ops;
  738. /* Used to program the radio on non single-chip devices */
  739. u32 *analogBank6Data;
  740. int coverage_class;
  741. u32 slottime;
  742. u32 globaltxtimeout;
  743. /* ANI */
  744. u32 aniperiod;
  745. enum ath9k_ani_cmd ani_function;
  746. u32 ani_skip_count;
  747. struct ar5416AniState ani;
  748. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  749. struct ath_btcoex_hw btcoex_hw;
  750. #endif
  751. u32 intr_txqs;
  752. u8 txchainmask;
  753. u8 rxchainmask;
  754. struct ath_hw_radar_conf radar_conf;
  755. u32 originalGain[22];
  756. int initPDADC;
  757. int PDADCdelta;
  758. int led_pin;
  759. u32 gpio_mask;
  760. u32 gpio_val;
  761. struct ar5416IniArray ini_dfs;
  762. struct ar5416IniArray iniModes;
  763. struct ar5416IniArray iniCommon;
  764. struct ar5416IniArray iniBB_RfGain;
  765. struct ar5416IniArray iniBank6;
  766. struct ar5416IniArray iniAddac;
  767. struct ar5416IniArray iniPcieSerdes;
  768. struct ar5416IniArray iniPcieSerdesLowPower;
  769. struct ar5416IniArray iniModesFastClock;
  770. struct ar5416IniArray iniAdditional;
  771. struct ar5416IniArray iniModesRxGain;
  772. struct ar5416IniArray ini_modes_rx_gain_bounds;
  773. struct ar5416IniArray iniModesTxGain;
  774. struct ar5416IniArray iniCckfirNormal;
  775. struct ar5416IniArray iniCckfirJapan2484;
  776. struct ar5416IniArray iniModes_9271_ANI_reg;
  777. struct ar5416IniArray ini_radio_post_sys2ant;
  778. struct ar5416IniArray ini_modes_rxgain_5g_xlna;
  779. struct ar5416IniArray ini_modes_rxgain_bb_core;
  780. struct ar5416IniArray ini_modes_rxgain_bb_postamble;
  781. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  782. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  783. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  784. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  785. u32 intr_gen_timer_trigger;
  786. u32 intr_gen_timer_thresh;
  787. struct ath_gen_timer_table hw_gen_timers;
  788. struct ar9003_txs *ts_ring;
  789. u32 ts_paddr_start;
  790. u32 ts_paddr_end;
  791. u16 ts_tail;
  792. u16 ts_size;
  793. u32 bb_watchdog_last_status;
  794. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  795. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  796. unsigned int paprd_target_power;
  797. unsigned int paprd_training_power;
  798. unsigned int paprd_ratemask;
  799. unsigned int paprd_ratemask_ht40;
  800. bool paprd_table_write_done;
  801. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  802. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  803. /*
  804. * Store the permanent value of Reg 0x4004in WARegVal
  805. * so we dont have to R/M/W. We should not be reading
  806. * this register when in sleep states.
  807. */
  808. u32 WARegVal;
  809. /* Enterprise mode cap */
  810. u32 ent_mode;
  811. #ifdef CONFIG_ATH9K_WOW
  812. u32 wow_event_mask;
  813. #endif
  814. bool is_clk_25mhz;
  815. int (*get_mac_revision)(void);
  816. int (*external_reset)(void);
  817. bool disable_2ghz;
  818. bool disable_5ghz;
  819. const struct firmware *eeprom_blob;
  820. struct ath_dynack dynack;
  821. };
  822. struct ath_bus_ops {
  823. enum ath_bus_type ath_bus_type;
  824. void (*read_cachesize)(struct ath_common *common, int *csz);
  825. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  826. void (*bt_coex_prep)(struct ath_common *common);
  827. void (*aspm_init)(struct ath_common *common);
  828. };
  829. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  830. {
  831. return &ah->common;
  832. }
  833. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  834. {
  835. return &(ath9k_hw_common(ah)->regulatory);
  836. }
  837. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  838. {
  839. return &ah->private_ops;
  840. }
  841. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  842. {
  843. return &ah->ops;
  844. }
  845. static inline u8 get_streams(int mask)
  846. {
  847. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  848. }
  849. /* Initialization, Detach, Reset */
  850. void ath9k_hw_deinit(struct ath_hw *ah);
  851. int ath9k_hw_init(struct ath_hw *ah);
  852. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  853. struct ath9k_hw_cal_data *caldata, bool fastcc);
  854. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  855. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  856. /* GPIO / RFKILL / Antennae */
  857. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  858. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  859. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  860. u32 ah_signal_type);
  861. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  862. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  863. /* General Operation */
  864. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  865. int hw_delay);
  866. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  867. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  868. int column, unsigned int *writecnt);
  869. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  870. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  871. u8 phy, int kbps,
  872. u32 frameLen, u16 rateix, bool shortPreamble);
  873. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  874. struct ath9k_channel *chan,
  875. struct chan_centers *centers);
  876. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  877. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  878. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  879. bool ath9k_hw_disable(struct ath_hw *ah);
  880. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  881. void ath9k_hw_setopmode(struct ath_hw *ah);
  882. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  883. void ath9k_hw_write_associd(struct ath_hw *ah);
  884. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  885. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  886. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  887. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  888. u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
  889. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  890. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  891. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  892. void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
  893. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  894. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  895. const struct ath9k_beacon_state *bs);
  896. void ath9k_hw_check_nav(struct ath_hw *ah);
  897. bool ath9k_hw_check_alive(struct ath_hw *ah);
  898. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  899. /* Generic hw timer primitives */
  900. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  901. void (*trigger)(void *),
  902. void (*overflow)(void *),
  903. void *arg,
  904. u8 timer_index);
  905. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  906. struct ath_gen_timer *timer,
  907. u32 timer_next,
  908. u32 timer_period);
  909. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  910. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  911. void ath_gen_timer_isr(struct ath_hw *hw);
  912. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  913. /* PHY */
  914. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  915. u32 *coef_mantissa, u32 *coef_exponent);
  916. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  917. bool test);
  918. /*
  919. * Code Specific to AR5008, AR9001 or AR9002,
  920. * we stuff these here to avoid callbacks for AR9003.
  921. */
  922. int ar9002_hw_rf_claim(struct ath_hw *ah);
  923. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  924. /*
  925. * Code specific to AR9003, we stuff these here to avoid callbacks
  926. * for older families
  927. */
  928. bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
  929. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  930. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  931. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  932. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  933. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  934. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  935. struct ath9k_hw_cal_data *caldata,
  936. int chain);
  937. int ar9003_paprd_create_curve(struct ath_hw *ah,
  938. struct ath9k_hw_cal_data *caldata, int chain);
  939. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  940. int ar9003_paprd_init_table(struct ath_hw *ah);
  941. bool ar9003_paprd_is_done(struct ath_hw *ah);
  942. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  943. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  944. /* Hardware family op attach helpers */
  945. int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  946. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  947. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  948. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  949. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  950. int ar9002_hw_attach_ops(struct ath_hw *ah);
  951. void ar9003_hw_attach_ops(struct ath_hw *ah);
  952. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  953. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  954. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  955. void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
  956. void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
  957. void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  958. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  959. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  960. {
  961. return ah->btcoex_hw.enabled;
  962. }
  963. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  964. {
  965. return ah->common.btcoex_enabled &&
  966. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  967. }
  968. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  969. static inline enum ath_btcoex_scheme
  970. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  971. {
  972. return ah->btcoex_hw.scheme;
  973. }
  974. #else
  975. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  976. {
  977. return false;
  978. }
  979. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  980. {
  981. return false;
  982. }
  983. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  984. {
  985. }
  986. static inline enum ath_btcoex_scheme
  987. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  988. {
  989. return ATH_BTCOEX_CFG_NONE;
  990. }
  991. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  992. #ifdef CONFIG_ATH9K_WOW
  993. const char *ath9k_hw_wow_event_to_string(u32 wow_event);
  994. void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  995. u8 *user_mask, int pattern_count,
  996. int pattern_len);
  997. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  998. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  999. #else
  1000. static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
  1001. {
  1002. return NULL;
  1003. }
  1004. static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1005. u8 *user_pattern,
  1006. u8 *user_mask,
  1007. int pattern_count,
  1008. int pattern_len)
  1009. {
  1010. }
  1011. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1012. {
  1013. return 0;
  1014. }
  1015. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1016. {
  1017. }
  1018. #endif
  1019. #define ATH9K_CLOCK_RATE_CCK 22
  1020. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1021. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1022. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1023. #endif