bcm7xxx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Broadcom BCM7xxx internal transceivers support.
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/phy.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/brcmphy.h>
  16. #include <linux/mdio.h>
  17. /* Broadcom BCM7xxx internal PHY registers */
  18. #define MII_BCM7XXX_CHANNEL_WIDTH 0x2000
  19. /* 40nm only register definitions */
  20. #define MII_BCM7XXX_100TX_AUX_CTL 0x10
  21. #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
  22. #define MII_BCM7XXX_100TX_DISC 0x14
  23. #define MII_BCM7XXX_AUX_MODE 0x1d
  24. #define MII_BCM7XX_64CLK_MDIO BIT(12)
  25. #define MII_BCM7XXX_CORE_BASE1E 0x1e
  26. #define MII_BCM7XXX_TEST 0x1f
  27. #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
  28. /* 28nm only register definitions */
  29. #define MISC_ADDR(base, channel) base, channel
  30. #define DSP_TAP10 MISC_ADDR(0x0a, 0)
  31. #define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
  32. #define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
  33. #define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
  34. #define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
  35. #define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
  36. #define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
  37. #define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
  38. #define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
  39. #define CORE_EXPB0 0xb0
  40. static int bcm7445_config_init(struct phy_device *phydev)
  41. {
  42. int ret;
  43. const struct bcm7445_regs {
  44. int reg;
  45. u16 value;
  46. } bcm7445_regs_cfg[] = {
  47. /* increases ADC latency by 24ns */
  48. { MII_BCM54XX_EXP_SEL, 0x0038 },
  49. { MII_BCM54XX_EXP_DATA, 0xAB95 },
  50. /* increases internal 1V LDO voltage by 5% */
  51. { MII_BCM54XX_EXP_SEL, 0x2038 },
  52. { MII_BCM54XX_EXP_DATA, 0xBB22 },
  53. /* reduce RX low pass filter corner frequency */
  54. { MII_BCM54XX_EXP_SEL, 0x6038 },
  55. { MII_BCM54XX_EXP_DATA, 0xFFC5 },
  56. /* reduce RX high pass filter corner frequency */
  57. { MII_BCM54XX_EXP_SEL, 0x003a },
  58. { MII_BCM54XX_EXP_DATA, 0x2002 },
  59. };
  60. unsigned int i;
  61. for (i = 0; i < ARRAY_SIZE(bcm7445_regs_cfg); i++) {
  62. ret = phy_write(phydev,
  63. bcm7445_regs_cfg[i].reg,
  64. bcm7445_regs_cfg[i].value);
  65. if (ret)
  66. return ret;
  67. }
  68. return 0;
  69. }
  70. static void phy_write_exp(struct phy_device *phydev,
  71. u16 reg, u16 value)
  72. {
  73. phy_write(phydev, MII_BCM54XX_EXP_SEL, MII_BCM54XX_EXP_SEL_ER | reg);
  74. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  75. }
  76. static void phy_write_misc(struct phy_device *phydev,
  77. u16 reg, u16 chl, u16 value)
  78. {
  79. int tmp;
  80. phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  81. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  82. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  83. phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  84. tmp = (chl * MII_BCM7XXX_CHANNEL_WIDTH) | reg;
  85. phy_write(phydev, MII_BCM54XX_EXP_SEL, tmp);
  86. phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
  87. }
  88. static int bcm7xxx_28nm_afe_config_init(struct phy_device *phydev)
  89. {
  90. /* Increase VCO range to prevent unlocking problem of PLL at low
  91. * temp
  92. */
  93. phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
  94. /* Change Ki to 011 */
  95. phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
  96. /* Disable loading of TVCO buffer to bandgap, set bandgap trim
  97. * to 111
  98. */
  99. phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
  100. /* Adjust bias current trim by -3 */
  101. phy_write_misc(phydev, DSP_TAP10, 0x690b);
  102. /* Switch to CORE_BASE1E */
  103. phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0xd);
  104. /* Reset R_CAL/RC_CAL Engine */
  105. phy_write_exp(phydev, CORE_EXPB0, 0x0010);
  106. /* Disable Reset R_CAL/RC_CAL Engine */
  107. phy_write_exp(phydev, CORE_EXPB0, 0x0000);
  108. /* write AFE_RXCONFIG_0 */
  109. phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
  110. /* write AFE_RXCONFIG_1 */
  111. phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
  112. /* write AFE_RX_LP_COUNTER */
  113. phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  114. /* write AFE_HPF_TRIM_OTHERS */
  115. phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
  116. /* write AFTE_TX_CONFIG */
  117. phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
  118. return 0;
  119. }
  120. static int bcm7xxx_apd_enable(struct phy_device *phydev)
  121. {
  122. int val;
  123. /* Enable powering down of the DLL during auto-power down */
  124. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  125. if (val < 0)
  126. return val;
  127. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  128. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  129. /* Enable auto-power down */
  130. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
  131. if (val < 0)
  132. return val;
  133. val |= BCM54XX_SHD_APD_EN;
  134. return bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
  135. }
  136. static int bcm7xxx_eee_enable(struct phy_device *phydev)
  137. {
  138. int val;
  139. val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  140. MDIO_MMD_AN, phydev->addr);
  141. if (val < 0)
  142. return val;
  143. /* Enable general EEE feature at the PHY level */
  144. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  145. phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  146. MDIO_MMD_AN, phydev->addr, val);
  147. /* Advertise supported modes */
  148. val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  149. MDIO_MMD_AN, phydev->addr);
  150. val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  151. phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
  152. MDIO_MMD_AN, phydev->addr, val);
  153. return 0;
  154. }
  155. static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
  156. {
  157. u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
  158. u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
  159. int ret = 0;
  160. dev_info(&phydev->dev, "PHY revision: 0x%02x, patch: %d\n", rev, patch);
  161. switch (rev) {
  162. case 0xa0:
  163. case 0xb0:
  164. ret = bcm7445_config_init(phydev);
  165. break;
  166. default:
  167. ret = bcm7xxx_28nm_afe_config_init(phydev);
  168. break;
  169. }
  170. if (ret)
  171. return ret;
  172. ret = bcm7xxx_eee_enable(phydev);
  173. if (ret)
  174. return ret;
  175. return bcm7xxx_apd_enable(phydev);
  176. }
  177. static int bcm7xxx_28nm_resume(struct phy_device *phydev)
  178. {
  179. int ret;
  180. /* Re-apply workarounds coming out suspend/resume */
  181. ret = bcm7xxx_28nm_config_init(phydev);
  182. if (ret)
  183. return ret;
  184. /* 28nm Gigabit PHYs come out of reset without any half-duplex
  185. * or "hub" compliant advertised mode, fix that. This does not
  186. * cause any problems with the PHY library since genphy_config_aneg()
  187. * gracefully handles auto-negotiated and forced modes.
  188. */
  189. return genphy_config_aneg(phydev);
  190. }
  191. static int phy_set_clr_bits(struct phy_device *dev, int location,
  192. int set_mask, int clr_mask)
  193. {
  194. int v, ret;
  195. v = phy_read(dev, location);
  196. if (v < 0)
  197. return v;
  198. v &= ~clr_mask;
  199. v |= set_mask;
  200. ret = phy_write(dev, location, v);
  201. if (ret < 0)
  202. return ret;
  203. return v;
  204. }
  205. static int bcm7xxx_config_init(struct phy_device *phydev)
  206. {
  207. int ret;
  208. /* Enable 64 clock MDIO */
  209. phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
  210. phy_read(phydev, MII_BCM7XXX_AUX_MODE);
  211. /* Workaround only required for 100Mbits/sec capable PHYs */
  212. if (phydev->supported & PHY_GBIT_FEATURES)
  213. return 0;
  214. /* set shadow mode 2 */
  215. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  216. MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
  217. if (ret < 0)
  218. return ret;
  219. /* set iddq_clkbias */
  220. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
  221. udelay(10);
  222. /* reset iddq_clkbias */
  223. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
  224. phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
  225. /* reset shadow mode 2 */
  226. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
  227. if (ret < 0)
  228. return ret;
  229. return 0;
  230. }
  231. /* Workaround for putting the PHY in IDDQ mode, required
  232. * for all BCM7XXX 40nm and 65nm PHYs
  233. */
  234. static int bcm7xxx_suspend(struct phy_device *phydev)
  235. {
  236. int ret;
  237. const struct bcm7xxx_regs {
  238. int reg;
  239. u16 value;
  240. } bcm7xxx_suspend_cfg[] = {
  241. { MII_BCM7XXX_TEST, 0x008b },
  242. { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
  243. { MII_BCM7XXX_100TX_DISC, 0x7000 },
  244. { MII_BCM7XXX_TEST, 0x000f },
  245. { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
  246. { MII_BCM7XXX_TEST, 0x000b },
  247. };
  248. unsigned int i;
  249. for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
  250. ret = phy_write(phydev,
  251. bcm7xxx_suspend_cfg[i].reg,
  252. bcm7xxx_suspend_cfg[i].value);
  253. if (ret)
  254. return ret;
  255. }
  256. return 0;
  257. }
  258. static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
  259. {
  260. return 0;
  261. }
  262. #define BCM7XXX_28NM_GPHY(_oui, _name) \
  263. { \
  264. .phy_id = (_oui), \
  265. .phy_id_mask = 0xfffffff0, \
  266. .name = _name, \
  267. .features = PHY_GBIT_FEATURES | \
  268. SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
  269. .flags = PHY_IS_INTERNAL, \
  270. .config_init = bcm7xxx_28nm_afe_config_init, \
  271. .config_aneg = genphy_config_aneg, \
  272. .read_status = genphy_read_status, \
  273. .resume = bcm7xxx_28nm_resume, \
  274. .driver = { .owner = THIS_MODULE }, \
  275. }
  276. static struct phy_driver bcm7xxx_driver[] = {
  277. BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
  278. BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
  279. BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
  280. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
  281. BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
  282. {
  283. .phy_id = PHY_ID_BCM7425,
  284. .phy_id_mask = 0xfffffff0,
  285. .name = "Broadcom BCM7425",
  286. .features = PHY_GBIT_FEATURES |
  287. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  288. .flags = 0,
  289. .config_init = bcm7xxx_config_init,
  290. .config_aneg = genphy_config_aneg,
  291. .read_status = genphy_read_status,
  292. .suspend = bcm7xxx_suspend,
  293. .resume = bcm7xxx_config_init,
  294. .driver = { .owner = THIS_MODULE },
  295. }, {
  296. .phy_id = PHY_ID_BCM7429,
  297. .phy_id_mask = 0xfffffff0,
  298. .name = "Broadcom BCM7429",
  299. .features = PHY_GBIT_FEATURES |
  300. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  301. .flags = PHY_IS_INTERNAL,
  302. .config_init = bcm7xxx_config_init,
  303. .config_aneg = genphy_config_aneg,
  304. .read_status = genphy_read_status,
  305. .suspend = bcm7xxx_suspend,
  306. .resume = bcm7xxx_config_init,
  307. .driver = { .owner = THIS_MODULE },
  308. }, {
  309. .phy_id = PHY_BCM_OUI_4,
  310. .phy_id_mask = 0xffff0000,
  311. .name = "Broadcom BCM7XXX 40nm",
  312. .features = PHY_GBIT_FEATURES |
  313. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  314. .flags = PHY_IS_INTERNAL,
  315. .config_init = bcm7xxx_config_init,
  316. .config_aneg = genphy_config_aneg,
  317. .read_status = genphy_read_status,
  318. .suspend = bcm7xxx_suspend,
  319. .resume = bcm7xxx_config_init,
  320. .driver = { .owner = THIS_MODULE },
  321. }, {
  322. .phy_id = PHY_BCM_OUI_5,
  323. .phy_id_mask = 0xffffff00,
  324. .name = "Broadcom BCM7XXX 65nm",
  325. .features = PHY_BASIC_FEATURES |
  326. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  327. .flags = PHY_IS_INTERNAL,
  328. .config_init = bcm7xxx_dummy_config_init,
  329. .config_aneg = genphy_config_aneg,
  330. .read_status = genphy_read_status,
  331. .suspend = bcm7xxx_suspend,
  332. .resume = bcm7xxx_config_init,
  333. .driver = { .owner = THIS_MODULE },
  334. } };
  335. static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
  336. { PHY_ID_BCM7250, 0xfffffff0, },
  337. { PHY_ID_BCM7364, 0xfffffff0, },
  338. { PHY_ID_BCM7366, 0xfffffff0, },
  339. { PHY_ID_BCM7425, 0xfffffff0, },
  340. { PHY_ID_BCM7429, 0xfffffff0, },
  341. { PHY_ID_BCM7439, 0xfffffff0, },
  342. { PHY_ID_BCM7445, 0xfffffff0, },
  343. { PHY_BCM_OUI_4, 0xffff0000 },
  344. { PHY_BCM_OUI_5, 0xffffff00 },
  345. { }
  346. };
  347. static int __init bcm7xxx_phy_init(void)
  348. {
  349. return phy_drivers_register(bcm7xxx_driver,
  350. ARRAY_SIZE(bcm7xxx_driver));
  351. }
  352. static void __exit bcm7xxx_phy_exit(void)
  353. {
  354. phy_drivers_unregister(bcm7xxx_driver,
  355. ARRAY_SIZE(bcm7xxx_driver));
  356. }
  357. module_init(bcm7xxx_phy_init);
  358. module_exit(bcm7xxx_phy_exit);
  359. MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
  360. MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
  361. MODULE_LICENSE("GPL");
  362. MODULE_AUTHOR("Broadcom Corporation");