enic_main.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655
  1. /*
  2. * Copyright 2008-2010 Cisco Systems, Inc. All rights reserved.
  3. * Copyright 2007 Nuova Systems, Inc. All rights reserved.
  4. *
  5. * This program is free software; you may redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; version 2 of the License.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  10. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  11. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  12. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  13. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  14. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  15. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  16. * SOFTWARE.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/string.h>
  22. #include <linux/errno.h>
  23. #include <linux/types.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/if.h>
  31. #include <linux/if_ether.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/rtnetlink.h>
  38. #include <linux/prefetch.h>
  39. #include <net/ip6_checksum.h>
  40. #include <linux/ktime.h>
  41. #ifdef CONFIG_RFS_ACCEL
  42. #include <linux/cpu_rmap.h>
  43. #endif
  44. #ifdef CONFIG_NET_RX_BUSY_POLL
  45. #include <net/busy_poll.h>
  46. #endif
  47. #include "cq_enet_desc.h"
  48. #include "vnic_dev.h"
  49. #include "vnic_intr.h"
  50. #include "vnic_stats.h"
  51. #include "vnic_vic.h"
  52. #include "enic_res.h"
  53. #include "enic.h"
  54. #include "enic_dev.h"
  55. #include "enic_pp.h"
  56. #include "enic_clsf.h"
  57. #define ENIC_NOTIFY_TIMER_PERIOD (2 * HZ)
  58. #define WQ_ENET_MAX_DESC_LEN (1 << WQ_ENET_LEN_BITS)
  59. #define MAX_TSO (1 << 16)
  60. #define ENIC_DESC_MAX_SPLITS (MAX_TSO / WQ_ENET_MAX_DESC_LEN + 1)
  61. #define PCI_DEVICE_ID_CISCO_VIC_ENET 0x0043 /* ethernet vnic */
  62. #define PCI_DEVICE_ID_CISCO_VIC_ENET_DYN 0x0044 /* enet dynamic vnic */
  63. #define PCI_DEVICE_ID_CISCO_VIC_ENET_VF 0x0071 /* enet SRIOV VF */
  64. #define RX_COPYBREAK_DEFAULT 256
  65. /* Supported devices */
  66. static const struct pci_device_id enic_id_table[] = {
  67. { PCI_VDEVICE(CISCO, PCI_DEVICE_ID_CISCO_VIC_ENET) },
  68. { PCI_VDEVICE(CISCO, PCI_DEVICE_ID_CISCO_VIC_ENET_DYN) },
  69. { PCI_VDEVICE(CISCO, PCI_DEVICE_ID_CISCO_VIC_ENET_VF) },
  70. { 0, } /* end of table */
  71. };
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_AUTHOR("Scott Feldman <scofeldm@cisco.com>");
  74. MODULE_LICENSE("GPL");
  75. MODULE_VERSION(DRV_VERSION);
  76. MODULE_DEVICE_TABLE(pci, enic_id_table);
  77. #define ENIC_LARGE_PKT_THRESHOLD 1000
  78. #define ENIC_MAX_COALESCE_TIMERS 10
  79. /* Interrupt moderation table, which will be used to decide the
  80. * coalescing timer values
  81. * {rx_rate in Mbps, mapping percentage of the range}
  82. */
  83. struct enic_intr_mod_table mod_table[ENIC_MAX_COALESCE_TIMERS + 1] = {
  84. {4000, 0},
  85. {4400, 10},
  86. {5060, 20},
  87. {5230, 30},
  88. {5540, 40},
  89. {5820, 50},
  90. {6120, 60},
  91. {6435, 70},
  92. {6745, 80},
  93. {7000, 90},
  94. {0xFFFFFFFF, 100}
  95. };
  96. /* This table helps the driver to pick different ranges for rx coalescing
  97. * timer depending on the link speed.
  98. */
  99. struct enic_intr_mod_range mod_range[ENIC_MAX_LINK_SPEEDS] = {
  100. {0, 0}, /* 0 - 4 Gbps */
  101. {0, 3}, /* 4 - 10 Gbps */
  102. {3, 6}, /* 10 - 40 Gbps */
  103. };
  104. int enic_is_dynamic(struct enic *enic)
  105. {
  106. return enic->pdev->device == PCI_DEVICE_ID_CISCO_VIC_ENET_DYN;
  107. }
  108. int enic_sriov_enabled(struct enic *enic)
  109. {
  110. return (enic->priv_flags & ENIC_SRIOV_ENABLED) ? 1 : 0;
  111. }
  112. static int enic_is_sriov_vf(struct enic *enic)
  113. {
  114. return enic->pdev->device == PCI_DEVICE_ID_CISCO_VIC_ENET_VF;
  115. }
  116. int enic_is_valid_vf(struct enic *enic, int vf)
  117. {
  118. #ifdef CONFIG_PCI_IOV
  119. return vf >= 0 && vf < enic->num_vfs;
  120. #else
  121. return 0;
  122. #endif
  123. }
  124. static void enic_free_wq_buf(struct vnic_wq *wq, struct vnic_wq_buf *buf)
  125. {
  126. struct enic *enic = vnic_dev_priv(wq->vdev);
  127. if (buf->sop)
  128. pci_unmap_single(enic->pdev, buf->dma_addr,
  129. buf->len, PCI_DMA_TODEVICE);
  130. else
  131. pci_unmap_page(enic->pdev, buf->dma_addr,
  132. buf->len, PCI_DMA_TODEVICE);
  133. if (buf->os_buf)
  134. dev_kfree_skb_any(buf->os_buf);
  135. }
  136. static void enic_wq_free_buf(struct vnic_wq *wq,
  137. struct cq_desc *cq_desc, struct vnic_wq_buf *buf, void *opaque)
  138. {
  139. enic_free_wq_buf(wq, buf);
  140. }
  141. static int enic_wq_service(struct vnic_dev *vdev, struct cq_desc *cq_desc,
  142. u8 type, u16 q_number, u16 completed_index, void *opaque)
  143. {
  144. struct enic *enic = vnic_dev_priv(vdev);
  145. spin_lock(&enic->wq_lock[q_number]);
  146. vnic_wq_service(&enic->wq[q_number], cq_desc,
  147. completed_index, enic_wq_free_buf,
  148. opaque);
  149. if (netif_tx_queue_stopped(netdev_get_tx_queue(enic->netdev, q_number)) &&
  150. vnic_wq_desc_avail(&enic->wq[q_number]) >=
  151. (MAX_SKB_FRAGS + ENIC_DESC_MAX_SPLITS))
  152. netif_wake_subqueue(enic->netdev, q_number);
  153. spin_unlock(&enic->wq_lock[q_number]);
  154. return 0;
  155. }
  156. static void enic_log_q_error(struct enic *enic)
  157. {
  158. unsigned int i;
  159. u32 error_status;
  160. for (i = 0; i < enic->wq_count; i++) {
  161. error_status = vnic_wq_error_status(&enic->wq[i]);
  162. if (error_status)
  163. netdev_err(enic->netdev, "WQ[%d] error_status %d\n",
  164. i, error_status);
  165. }
  166. for (i = 0; i < enic->rq_count; i++) {
  167. error_status = vnic_rq_error_status(&enic->rq[i]);
  168. if (error_status)
  169. netdev_err(enic->netdev, "RQ[%d] error_status %d\n",
  170. i, error_status);
  171. }
  172. }
  173. static void enic_msglvl_check(struct enic *enic)
  174. {
  175. u32 msg_enable = vnic_dev_msg_lvl(enic->vdev);
  176. if (msg_enable != enic->msg_enable) {
  177. netdev_info(enic->netdev, "msg lvl changed from 0x%x to 0x%x\n",
  178. enic->msg_enable, msg_enable);
  179. enic->msg_enable = msg_enable;
  180. }
  181. }
  182. static void enic_mtu_check(struct enic *enic)
  183. {
  184. u32 mtu = vnic_dev_mtu(enic->vdev);
  185. struct net_device *netdev = enic->netdev;
  186. if (mtu && mtu != enic->port_mtu) {
  187. enic->port_mtu = mtu;
  188. if (enic_is_dynamic(enic) || enic_is_sriov_vf(enic)) {
  189. mtu = max_t(int, ENIC_MIN_MTU,
  190. min_t(int, ENIC_MAX_MTU, mtu));
  191. if (mtu != netdev->mtu)
  192. schedule_work(&enic->change_mtu_work);
  193. } else {
  194. if (mtu < netdev->mtu)
  195. netdev_warn(netdev,
  196. "interface MTU (%d) set higher "
  197. "than switch port MTU (%d)\n",
  198. netdev->mtu, mtu);
  199. }
  200. }
  201. }
  202. static void enic_link_check(struct enic *enic)
  203. {
  204. int link_status = vnic_dev_link_status(enic->vdev);
  205. int carrier_ok = netif_carrier_ok(enic->netdev);
  206. if (link_status && !carrier_ok) {
  207. netdev_info(enic->netdev, "Link UP\n");
  208. netif_carrier_on(enic->netdev);
  209. } else if (!link_status && carrier_ok) {
  210. netdev_info(enic->netdev, "Link DOWN\n");
  211. netif_carrier_off(enic->netdev);
  212. }
  213. }
  214. static void enic_notify_check(struct enic *enic)
  215. {
  216. enic_msglvl_check(enic);
  217. enic_mtu_check(enic);
  218. enic_link_check(enic);
  219. }
  220. #define ENIC_TEST_INTR(pba, i) (pba & (1 << i))
  221. static irqreturn_t enic_isr_legacy(int irq, void *data)
  222. {
  223. struct net_device *netdev = data;
  224. struct enic *enic = netdev_priv(netdev);
  225. unsigned int io_intr = enic_legacy_io_intr();
  226. unsigned int err_intr = enic_legacy_err_intr();
  227. unsigned int notify_intr = enic_legacy_notify_intr();
  228. u32 pba;
  229. vnic_intr_mask(&enic->intr[io_intr]);
  230. pba = vnic_intr_legacy_pba(enic->legacy_pba);
  231. if (!pba) {
  232. vnic_intr_unmask(&enic->intr[io_intr]);
  233. return IRQ_NONE; /* not our interrupt */
  234. }
  235. if (ENIC_TEST_INTR(pba, notify_intr)) {
  236. vnic_intr_return_all_credits(&enic->intr[notify_intr]);
  237. enic_notify_check(enic);
  238. }
  239. if (ENIC_TEST_INTR(pba, err_intr)) {
  240. vnic_intr_return_all_credits(&enic->intr[err_intr]);
  241. enic_log_q_error(enic);
  242. /* schedule recovery from WQ/RQ error */
  243. schedule_work(&enic->reset);
  244. return IRQ_HANDLED;
  245. }
  246. if (ENIC_TEST_INTR(pba, io_intr)) {
  247. if (napi_schedule_prep(&enic->napi[0]))
  248. __napi_schedule(&enic->napi[0]);
  249. } else {
  250. vnic_intr_unmask(&enic->intr[io_intr]);
  251. }
  252. return IRQ_HANDLED;
  253. }
  254. static irqreturn_t enic_isr_msi(int irq, void *data)
  255. {
  256. struct enic *enic = data;
  257. /* With MSI, there is no sharing of interrupts, so this is
  258. * our interrupt and there is no need to ack it. The device
  259. * is not providing per-vector masking, so the OS will not
  260. * write to PCI config space to mask/unmask the interrupt.
  261. * We're using mask_on_assertion for MSI, so the device
  262. * automatically masks the interrupt when the interrupt is
  263. * generated. Later, when exiting polling, the interrupt
  264. * will be unmasked (see enic_poll).
  265. *
  266. * Also, the device uses the same PCIe Traffic Class (TC)
  267. * for Memory Write data and MSI, so there are no ordering
  268. * issues; the MSI will always arrive at the Root Complex
  269. * _after_ corresponding Memory Writes (i.e. descriptor
  270. * writes).
  271. */
  272. napi_schedule(&enic->napi[0]);
  273. return IRQ_HANDLED;
  274. }
  275. static irqreturn_t enic_isr_msix(int irq, void *data)
  276. {
  277. struct napi_struct *napi = data;
  278. napi_schedule(napi);
  279. return IRQ_HANDLED;
  280. }
  281. static irqreturn_t enic_isr_msix_err(int irq, void *data)
  282. {
  283. struct enic *enic = data;
  284. unsigned int intr = enic_msix_err_intr(enic);
  285. vnic_intr_return_all_credits(&enic->intr[intr]);
  286. enic_log_q_error(enic);
  287. /* schedule recovery from WQ/RQ error */
  288. schedule_work(&enic->reset);
  289. return IRQ_HANDLED;
  290. }
  291. static irqreturn_t enic_isr_msix_notify(int irq, void *data)
  292. {
  293. struct enic *enic = data;
  294. unsigned int intr = enic_msix_notify_intr(enic);
  295. vnic_intr_return_all_credits(&enic->intr[intr]);
  296. enic_notify_check(enic);
  297. return IRQ_HANDLED;
  298. }
  299. static inline void enic_queue_wq_skb_cont(struct enic *enic,
  300. struct vnic_wq *wq, struct sk_buff *skb,
  301. unsigned int len_left, int loopback)
  302. {
  303. const skb_frag_t *frag;
  304. /* Queue additional data fragments */
  305. for (frag = skb_shinfo(skb)->frags; len_left; frag++) {
  306. len_left -= skb_frag_size(frag);
  307. enic_queue_wq_desc_cont(wq, skb,
  308. skb_frag_dma_map(&enic->pdev->dev,
  309. frag, 0, skb_frag_size(frag),
  310. DMA_TO_DEVICE),
  311. skb_frag_size(frag),
  312. (len_left == 0), /* EOP? */
  313. loopback);
  314. }
  315. }
  316. static inline void enic_queue_wq_skb_vlan(struct enic *enic,
  317. struct vnic_wq *wq, struct sk_buff *skb,
  318. int vlan_tag_insert, unsigned int vlan_tag, int loopback)
  319. {
  320. unsigned int head_len = skb_headlen(skb);
  321. unsigned int len_left = skb->len - head_len;
  322. int eop = (len_left == 0);
  323. /* Queue the main skb fragment. The fragments are no larger
  324. * than max MTU(9000)+ETH_HDR_LEN(14) bytes, which is less
  325. * than WQ_ENET_MAX_DESC_LEN length. So only one descriptor
  326. * per fragment is queued.
  327. */
  328. enic_queue_wq_desc(wq, skb,
  329. pci_map_single(enic->pdev, skb->data,
  330. head_len, PCI_DMA_TODEVICE),
  331. head_len,
  332. vlan_tag_insert, vlan_tag,
  333. eop, loopback);
  334. if (!eop)
  335. enic_queue_wq_skb_cont(enic, wq, skb, len_left, loopback);
  336. }
  337. static inline void enic_queue_wq_skb_csum_l4(struct enic *enic,
  338. struct vnic_wq *wq, struct sk_buff *skb,
  339. int vlan_tag_insert, unsigned int vlan_tag, int loopback)
  340. {
  341. unsigned int head_len = skb_headlen(skb);
  342. unsigned int len_left = skb->len - head_len;
  343. unsigned int hdr_len = skb_checksum_start_offset(skb);
  344. unsigned int csum_offset = hdr_len + skb->csum_offset;
  345. int eop = (len_left == 0);
  346. /* Queue the main skb fragment. The fragments are no larger
  347. * than max MTU(9000)+ETH_HDR_LEN(14) bytes, which is less
  348. * than WQ_ENET_MAX_DESC_LEN length. So only one descriptor
  349. * per fragment is queued.
  350. */
  351. enic_queue_wq_desc_csum_l4(wq, skb,
  352. pci_map_single(enic->pdev, skb->data,
  353. head_len, PCI_DMA_TODEVICE),
  354. head_len,
  355. csum_offset,
  356. hdr_len,
  357. vlan_tag_insert, vlan_tag,
  358. eop, loopback);
  359. if (!eop)
  360. enic_queue_wq_skb_cont(enic, wq, skb, len_left, loopback);
  361. }
  362. static inline void enic_queue_wq_skb_tso(struct enic *enic,
  363. struct vnic_wq *wq, struct sk_buff *skb, unsigned int mss,
  364. int vlan_tag_insert, unsigned int vlan_tag, int loopback)
  365. {
  366. unsigned int frag_len_left = skb_headlen(skb);
  367. unsigned int len_left = skb->len - frag_len_left;
  368. unsigned int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  369. int eop = (len_left == 0);
  370. unsigned int len;
  371. dma_addr_t dma_addr;
  372. unsigned int offset = 0;
  373. skb_frag_t *frag;
  374. /* Preload TCP csum field with IP pseudo hdr calculated
  375. * with IP length set to zero. HW will later add in length
  376. * to each TCP segment resulting from the TSO.
  377. */
  378. if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
  379. ip_hdr(skb)->check = 0;
  380. tcp_hdr(skb)->check = ~csum_tcpudp_magic(ip_hdr(skb)->saddr,
  381. ip_hdr(skb)->daddr, 0, IPPROTO_TCP, 0);
  382. } else if (skb->protocol == cpu_to_be16(ETH_P_IPV6)) {
  383. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  384. &ipv6_hdr(skb)->daddr, 0, IPPROTO_TCP, 0);
  385. }
  386. /* Queue WQ_ENET_MAX_DESC_LEN length descriptors
  387. * for the main skb fragment
  388. */
  389. while (frag_len_left) {
  390. len = min(frag_len_left, (unsigned int)WQ_ENET_MAX_DESC_LEN);
  391. dma_addr = pci_map_single(enic->pdev, skb->data + offset,
  392. len, PCI_DMA_TODEVICE);
  393. enic_queue_wq_desc_tso(wq, skb,
  394. dma_addr,
  395. len,
  396. mss, hdr_len,
  397. vlan_tag_insert, vlan_tag,
  398. eop && (len == frag_len_left), loopback);
  399. frag_len_left -= len;
  400. offset += len;
  401. }
  402. if (eop)
  403. return;
  404. /* Queue WQ_ENET_MAX_DESC_LEN length descriptors
  405. * for additional data fragments
  406. */
  407. for (frag = skb_shinfo(skb)->frags; len_left; frag++) {
  408. len_left -= skb_frag_size(frag);
  409. frag_len_left = skb_frag_size(frag);
  410. offset = 0;
  411. while (frag_len_left) {
  412. len = min(frag_len_left,
  413. (unsigned int)WQ_ENET_MAX_DESC_LEN);
  414. dma_addr = skb_frag_dma_map(&enic->pdev->dev, frag,
  415. offset, len,
  416. DMA_TO_DEVICE);
  417. enic_queue_wq_desc_cont(wq, skb,
  418. dma_addr,
  419. len,
  420. (len_left == 0) &&
  421. (len == frag_len_left), /* EOP? */
  422. loopback);
  423. frag_len_left -= len;
  424. offset += len;
  425. }
  426. }
  427. }
  428. static inline void enic_queue_wq_skb(struct enic *enic,
  429. struct vnic_wq *wq, struct sk_buff *skb)
  430. {
  431. unsigned int mss = skb_shinfo(skb)->gso_size;
  432. unsigned int vlan_tag = 0;
  433. int vlan_tag_insert = 0;
  434. int loopback = 0;
  435. if (vlan_tx_tag_present(skb)) {
  436. /* VLAN tag from trunking driver */
  437. vlan_tag_insert = 1;
  438. vlan_tag = vlan_tx_tag_get(skb);
  439. } else if (enic->loop_enable) {
  440. vlan_tag = enic->loop_tag;
  441. loopback = 1;
  442. }
  443. if (mss)
  444. enic_queue_wq_skb_tso(enic, wq, skb, mss,
  445. vlan_tag_insert, vlan_tag, loopback);
  446. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  447. enic_queue_wq_skb_csum_l4(enic, wq, skb,
  448. vlan_tag_insert, vlan_tag, loopback);
  449. else
  450. enic_queue_wq_skb_vlan(enic, wq, skb,
  451. vlan_tag_insert, vlan_tag, loopback);
  452. }
  453. /* netif_tx_lock held, process context with BHs disabled, or BH */
  454. static netdev_tx_t enic_hard_start_xmit(struct sk_buff *skb,
  455. struct net_device *netdev)
  456. {
  457. struct enic *enic = netdev_priv(netdev);
  458. struct vnic_wq *wq;
  459. unsigned long flags;
  460. unsigned int txq_map;
  461. if (skb->len <= 0) {
  462. dev_kfree_skb_any(skb);
  463. return NETDEV_TX_OK;
  464. }
  465. txq_map = skb_get_queue_mapping(skb) % enic->wq_count;
  466. wq = &enic->wq[txq_map];
  467. /* Non-TSO sends must fit within ENIC_NON_TSO_MAX_DESC descs,
  468. * which is very likely. In the off chance it's going to take
  469. * more than * ENIC_NON_TSO_MAX_DESC, linearize the skb.
  470. */
  471. if (skb_shinfo(skb)->gso_size == 0 &&
  472. skb_shinfo(skb)->nr_frags + 1 > ENIC_NON_TSO_MAX_DESC &&
  473. skb_linearize(skb)) {
  474. dev_kfree_skb_any(skb);
  475. return NETDEV_TX_OK;
  476. }
  477. spin_lock_irqsave(&enic->wq_lock[txq_map], flags);
  478. if (vnic_wq_desc_avail(wq) <
  479. skb_shinfo(skb)->nr_frags + ENIC_DESC_MAX_SPLITS) {
  480. netif_tx_stop_queue(netdev_get_tx_queue(netdev, txq_map));
  481. /* This is a hard error, log it */
  482. netdev_err(netdev, "BUG! Tx ring full when queue awake!\n");
  483. spin_unlock_irqrestore(&enic->wq_lock[txq_map], flags);
  484. return NETDEV_TX_BUSY;
  485. }
  486. enic_queue_wq_skb(enic, wq, skb);
  487. if (vnic_wq_desc_avail(wq) < MAX_SKB_FRAGS + ENIC_DESC_MAX_SPLITS)
  488. netif_tx_stop_queue(netdev_get_tx_queue(netdev, txq_map));
  489. spin_unlock_irqrestore(&enic->wq_lock[txq_map], flags);
  490. return NETDEV_TX_OK;
  491. }
  492. /* dev_base_lock rwlock held, nominally process context */
  493. static struct rtnl_link_stats64 *enic_get_stats(struct net_device *netdev,
  494. struct rtnl_link_stats64 *net_stats)
  495. {
  496. struct enic *enic = netdev_priv(netdev);
  497. struct vnic_stats *stats;
  498. enic_dev_stats_dump(enic, &stats);
  499. net_stats->tx_packets = stats->tx.tx_frames_ok;
  500. net_stats->tx_bytes = stats->tx.tx_bytes_ok;
  501. net_stats->tx_errors = stats->tx.tx_errors;
  502. net_stats->tx_dropped = stats->tx.tx_drops;
  503. net_stats->rx_packets = stats->rx.rx_frames_ok;
  504. net_stats->rx_bytes = stats->rx.rx_bytes_ok;
  505. net_stats->rx_errors = stats->rx.rx_errors;
  506. net_stats->multicast = stats->rx.rx_multicast_frames_ok;
  507. net_stats->rx_over_errors = enic->rq_truncated_pkts;
  508. net_stats->rx_crc_errors = enic->rq_bad_fcs;
  509. net_stats->rx_dropped = stats->rx.rx_no_bufs + stats->rx.rx_drop;
  510. return net_stats;
  511. }
  512. static int enic_mc_sync(struct net_device *netdev, const u8 *mc_addr)
  513. {
  514. struct enic *enic = netdev_priv(netdev);
  515. if (enic->mc_count == ENIC_MULTICAST_PERFECT_FILTERS) {
  516. unsigned int mc_count = netdev_mc_count(netdev);
  517. netdev_warn(netdev, "Registering only %d out of %d multicast addresses\n",
  518. ENIC_MULTICAST_PERFECT_FILTERS, mc_count);
  519. return -ENOSPC;
  520. }
  521. enic_dev_add_addr(enic, mc_addr);
  522. enic->mc_count++;
  523. return 0;
  524. }
  525. static int enic_mc_unsync(struct net_device *netdev, const u8 *mc_addr)
  526. {
  527. struct enic *enic = netdev_priv(netdev);
  528. enic_dev_del_addr(enic, mc_addr);
  529. enic->mc_count--;
  530. return 0;
  531. }
  532. static int enic_uc_sync(struct net_device *netdev, const u8 *uc_addr)
  533. {
  534. struct enic *enic = netdev_priv(netdev);
  535. if (enic->uc_count == ENIC_UNICAST_PERFECT_FILTERS) {
  536. unsigned int uc_count = netdev_uc_count(netdev);
  537. netdev_warn(netdev, "Registering only %d out of %d unicast addresses\n",
  538. ENIC_UNICAST_PERFECT_FILTERS, uc_count);
  539. return -ENOSPC;
  540. }
  541. enic_dev_add_addr(enic, uc_addr);
  542. enic->uc_count++;
  543. return 0;
  544. }
  545. static int enic_uc_unsync(struct net_device *netdev, const u8 *uc_addr)
  546. {
  547. struct enic *enic = netdev_priv(netdev);
  548. enic_dev_del_addr(enic, uc_addr);
  549. enic->uc_count--;
  550. return 0;
  551. }
  552. void enic_reset_addr_lists(struct enic *enic)
  553. {
  554. struct net_device *netdev = enic->netdev;
  555. __dev_uc_unsync(netdev, NULL);
  556. __dev_mc_unsync(netdev, NULL);
  557. enic->mc_count = 0;
  558. enic->uc_count = 0;
  559. enic->flags = 0;
  560. }
  561. static int enic_set_mac_addr(struct net_device *netdev, char *addr)
  562. {
  563. struct enic *enic = netdev_priv(netdev);
  564. if (enic_is_dynamic(enic) || enic_is_sriov_vf(enic)) {
  565. if (!is_valid_ether_addr(addr) && !is_zero_ether_addr(addr))
  566. return -EADDRNOTAVAIL;
  567. } else {
  568. if (!is_valid_ether_addr(addr))
  569. return -EADDRNOTAVAIL;
  570. }
  571. memcpy(netdev->dev_addr, addr, netdev->addr_len);
  572. return 0;
  573. }
  574. static int enic_set_mac_address_dynamic(struct net_device *netdev, void *p)
  575. {
  576. struct enic *enic = netdev_priv(netdev);
  577. struct sockaddr *saddr = p;
  578. char *addr = saddr->sa_data;
  579. int err;
  580. if (netif_running(enic->netdev)) {
  581. err = enic_dev_del_station_addr(enic);
  582. if (err)
  583. return err;
  584. }
  585. err = enic_set_mac_addr(netdev, addr);
  586. if (err)
  587. return err;
  588. if (netif_running(enic->netdev)) {
  589. err = enic_dev_add_station_addr(enic);
  590. if (err)
  591. return err;
  592. }
  593. return err;
  594. }
  595. static int enic_set_mac_address(struct net_device *netdev, void *p)
  596. {
  597. struct sockaddr *saddr = p;
  598. char *addr = saddr->sa_data;
  599. struct enic *enic = netdev_priv(netdev);
  600. int err;
  601. err = enic_dev_del_station_addr(enic);
  602. if (err)
  603. return err;
  604. err = enic_set_mac_addr(netdev, addr);
  605. if (err)
  606. return err;
  607. return enic_dev_add_station_addr(enic);
  608. }
  609. /* netif_tx_lock held, BHs disabled */
  610. static void enic_set_rx_mode(struct net_device *netdev)
  611. {
  612. struct enic *enic = netdev_priv(netdev);
  613. int directed = 1;
  614. int multicast = (netdev->flags & IFF_MULTICAST) ? 1 : 0;
  615. int broadcast = (netdev->flags & IFF_BROADCAST) ? 1 : 0;
  616. int promisc = (netdev->flags & IFF_PROMISC) ||
  617. netdev_uc_count(netdev) > ENIC_UNICAST_PERFECT_FILTERS;
  618. int allmulti = (netdev->flags & IFF_ALLMULTI) ||
  619. netdev_mc_count(netdev) > ENIC_MULTICAST_PERFECT_FILTERS;
  620. unsigned int flags = netdev->flags |
  621. (allmulti ? IFF_ALLMULTI : 0) |
  622. (promisc ? IFF_PROMISC : 0);
  623. if (enic->flags != flags) {
  624. enic->flags = flags;
  625. enic_dev_packet_filter(enic, directed,
  626. multicast, broadcast, promisc, allmulti);
  627. }
  628. if (!promisc) {
  629. __dev_uc_sync(netdev, enic_uc_sync, enic_uc_unsync);
  630. if (!allmulti)
  631. __dev_mc_sync(netdev, enic_mc_sync, enic_mc_unsync);
  632. }
  633. }
  634. /* netif_tx_lock held, BHs disabled */
  635. static void enic_tx_timeout(struct net_device *netdev)
  636. {
  637. struct enic *enic = netdev_priv(netdev);
  638. schedule_work(&enic->reset);
  639. }
  640. static int enic_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
  641. {
  642. struct enic *enic = netdev_priv(netdev);
  643. struct enic_port_profile *pp;
  644. int err;
  645. ENIC_PP_BY_INDEX(enic, vf, pp, &err);
  646. if (err)
  647. return err;
  648. if (is_valid_ether_addr(mac) || is_zero_ether_addr(mac)) {
  649. if (vf == PORT_SELF_VF) {
  650. memcpy(pp->vf_mac, mac, ETH_ALEN);
  651. return 0;
  652. } else {
  653. /*
  654. * For sriov vf's set the mac in hw
  655. */
  656. ENIC_DEVCMD_PROXY_BY_INDEX(vf, err, enic,
  657. vnic_dev_set_mac_addr, mac);
  658. return enic_dev_status_to_errno(err);
  659. }
  660. } else
  661. return -EINVAL;
  662. }
  663. static int enic_set_vf_port(struct net_device *netdev, int vf,
  664. struct nlattr *port[])
  665. {
  666. struct enic *enic = netdev_priv(netdev);
  667. struct enic_port_profile prev_pp;
  668. struct enic_port_profile *pp;
  669. int err = 0, restore_pp = 1;
  670. ENIC_PP_BY_INDEX(enic, vf, pp, &err);
  671. if (err)
  672. return err;
  673. if (!port[IFLA_PORT_REQUEST])
  674. return -EOPNOTSUPP;
  675. memcpy(&prev_pp, pp, sizeof(*enic->pp));
  676. memset(pp, 0, sizeof(*enic->pp));
  677. pp->set |= ENIC_SET_REQUEST;
  678. pp->request = nla_get_u8(port[IFLA_PORT_REQUEST]);
  679. if (port[IFLA_PORT_PROFILE]) {
  680. pp->set |= ENIC_SET_NAME;
  681. memcpy(pp->name, nla_data(port[IFLA_PORT_PROFILE]),
  682. PORT_PROFILE_MAX);
  683. }
  684. if (port[IFLA_PORT_INSTANCE_UUID]) {
  685. pp->set |= ENIC_SET_INSTANCE;
  686. memcpy(pp->instance_uuid,
  687. nla_data(port[IFLA_PORT_INSTANCE_UUID]), PORT_UUID_MAX);
  688. }
  689. if (port[IFLA_PORT_HOST_UUID]) {
  690. pp->set |= ENIC_SET_HOST;
  691. memcpy(pp->host_uuid,
  692. nla_data(port[IFLA_PORT_HOST_UUID]), PORT_UUID_MAX);
  693. }
  694. if (vf == PORT_SELF_VF) {
  695. /* Special case handling: mac came from IFLA_VF_MAC */
  696. if (!is_zero_ether_addr(prev_pp.vf_mac))
  697. memcpy(pp->mac_addr, prev_pp.vf_mac, ETH_ALEN);
  698. if (is_zero_ether_addr(netdev->dev_addr))
  699. eth_hw_addr_random(netdev);
  700. } else {
  701. /* SR-IOV VF: get mac from adapter */
  702. ENIC_DEVCMD_PROXY_BY_INDEX(vf, err, enic,
  703. vnic_dev_get_mac_addr, pp->mac_addr);
  704. if (err) {
  705. netdev_err(netdev, "Error getting mac for vf %d\n", vf);
  706. memcpy(pp, &prev_pp, sizeof(*pp));
  707. return enic_dev_status_to_errno(err);
  708. }
  709. }
  710. err = enic_process_set_pp_request(enic, vf, &prev_pp, &restore_pp);
  711. if (err) {
  712. if (restore_pp) {
  713. /* Things are still the way they were: Implicit
  714. * DISASSOCIATE failed
  715. */
  716. memcpy(pp, &prev_pp, sizeof(*pp));
  717. } else {
  718. memset(pp, 0, sizeof(*pp));
  719. if (vf == PORT_SELF_VF)
  720. memset(netdev->dev_addr, 0, ETH_ALEN);
  721. }
  722. } else {
  723. /* Set flag to indicate that the port assoc/disassoc
  724. * request has been sent out to fw
  725. */
  726. pp->set |= ENIC_PORT_REQUEST_APPLIED;
  727. /* If DISASSOCIATE, clean up all assigned/saved macaddresses */
  728. if (pp->request == PORT_REQUEST_DISASSOCIATE) {
  729. memset(pp->mac_addr, 0, ETH_ALEN);
  730. if (vf == PORT_SELF_VF)
  731. memset(netdev->dev_addr, 0, ETH_ALEN);
  732. }
  733. }
  734. if (vf == PORT_SELF_VF)
  735. memset(pp->vf_mac, 0, ETH_ALEN);
  736. return err;
  737. }
  738. static int enic_get_vf_port(struct net_device *netdev, int vf,
  739. struct sk_buff *skb)
  740. {
  741. struct enic *enic = netdev_priv(netdev);
  742. u16 response = PORT_PROFILE_RESPONSE_SUCCESS;
  743. struct enic_port_profile *pp;
  744. int err;
  745. ENIC_PP_BY_INDEX(enic, vf, pp, &err);
  746. if (err)
  747. return err;
  748. if (!(pp->set & ENIC_PORT_REQUEST_APPLIED))
  749. return -ENODATA;
  750. err = enic_process_get_pp_request(enic, vf, pp->request, &response);
  751. if (err)
  752. return err;
  753. if (nla_put_u16(skb, IFLA_PORT_REQUEST, pp->request) ||
  754. nla_put_u16(skb, IFLA_PORT_RESPONSE, response) ||
  755. ((pp->set & ENIC_SET_NAME) &&
  756. nla_put(skb, IFLA_PORT_PROFILE, PORT_PROFILE_MAX, pp->name)) ||
  757. ((pp->set & ENIC_SET_INSTANCE) &&
  758. nla_put(skb, IFLA_PORT_INSTANCE_UUID, PORT_UUID_MAX,
  759. pp->instance_uuid)) ||
  760. ((pp->set & ENIC_SET_HOST) &&
  761. nla_put(skb, IFLA_PORT_HOST_UUID, PORT_UUID_MAX, pp->host_uuid)))
  762. goto nla_put_failure;
  763. return 0;
  764. nla_put_failure:
  765. return -EMSGSIZE;
  766. }
  767. static void enic_free_rq_buf(struct vnic_rq *rq, struct vnic_rq_buf *buf)
  768. {
  769. struct enic *enic = vnic_dev_priv(rq->vdev);
  770. if (!buf->os_buf)
  771. return;
  772. pci_unmap_single(enic->pdev, buf->dma_addr,
  773. buf->len, PCI_DMA_FROMDEVICE);
  774. dev_kfree_skb_any(buf->os_buf);
  775. buf->os_buf = NULL;
  776. }
  777. static int enic_rq_alloc_buf(struct vnic_rq *rq)
  778. {
  779. struct enic *enic = vnic_dev_priv(rq->vdev);
  780. struct net_device *netdev = enic->netdev;
  781. struct sk_buff *skb;
  782. unsigned int len = netdev->mtu + VLAN_ETH_HLEN;
  783. unsigned int os_buf_index = 0;
  784. dma_addr_t dma_addr;
  785. struct vnic_rq_buf *buf = rq->to_use;
  786. if (buf->os_buf) {
  787. buf = buf->next;
  788. rq->to_use = buf;
  789. rq->ring.desc_avail--;
  790. if ((buf->index & VNIC_RQ_RETURN_RATE) == 0) {
  791. /* Adding write memory barrier prevents compiler and/or
  792. * CPU reordering, thus avoiding descriptor posting
  793. * before descriptor is initialized. Otherwise, hardware
  794. * can read stale descriptor fields.
  795. */
  796. wmb();
  797. iowrite32(buf->index, &rq->ctrl->posted_index);
  798. }
  799. return 0;
  800. }
  801. skb = netdev_alloc_skb_ip_align(netdev, len);
  802. if (!skb)
  803. return -ENOMEM;
  804. dma_addr = pci_map_single(enic->pdev, skb->data,
  805. len, PCI_DMA_FROMDEVICE);
  806. enic_queue_rq_desc(rq, skb, os_buf_index,
  807. dma_addr, len);
  808. return 0;
  809. }
  810. static void enic_intr_update_pkt_size(struct vnic_rx_bytes_counter *pkt_size,
  811. u32 pkt_len)
  812. {
  813. if (ENIC_LARGE_PKT_THRESHOLD <= pkt_len)
  814. pkt_size->large_pkt_bytes_cnt += pkt_len;
  815. else
  816. pkt_size->small_pkt_bytes_cnt += pkt_len;
  817. }
  818. static bool enic_rxcopybreak(struct net_device *netdev, struct sk_buff **skb,
  819. struct vnic_rq_buf *buf, u16 len)
  820. {
  821. struct enic *enic = netdev_priv(netdev);
  822. struct sk_buff *new_skb;
  823. if (len > enic->rx_copybreak)
  824. return false;
  825. new_skb = netdev_alloc_skb_ip_align(netdev, len);
  826. if (!new_skb)
  827. return false;
  828. pci_dma_sync_single_for_cpu(enic->pdev, buf->dma_addr, len,
  829. DMA_FROM_DEVICE);
  830. memcpy(new_skb->data, (*skb)->data, len);
  831. *skb = new_skb;
  832. return true;
  833. }
  834. static void enic_rq_indicate_buf(struct vnic_rq *rq,
  835. struct cq_desc *cq_desc, struct vnic_rq_buf *buf,
  836. int skipped, void *opaque)
  837. {
  838. struct enic *enic = vnic_dev_priv(rq->vdev);
  839. struct net_device *netdev = enic->netdev;
  840. struct sk_buff *skb;
  841. struct vnic_cq *cq = &enic->cq[enic_cq_rq(enic, rq->index)];
  842. u8 type, color, eop, sop, ingress_port, vlan_stripped;
  843. u8 fcoe, fcoe_sof, fcoe_fc_crc_ok, fcoe_enc_error, fcoe_eof;
  844. u8 tcp_udp_csum_ok, udp, tcp, ipv4_csum_ok;
  845. u8 ipv6, ipv4, ipv4_fragment, fcs_ok, rss_type, csum_not_calc;
  846. u8 packet_error;
  847. u16 q_number, completed_index, bytes_written, vlan_tci, checksum;
  848. u32 rss_hash;
  849. if (skipped)
  850. return;
  851. skb = buf->os_buf;
  852. cq_enet_rq_desc_dec((struct cq_enet_rq_desc *)cq_desc,
  853. &type, &color, &q_number, &completed_index,
  854. &ingress_port, &fcoe, &eop, &sop, &rss_type,
  855. &csum_not_calc, &rss_hash, &bytes_written,
  856. &packet_error, &vlan_stripped, &vlan_tci, &checksum,
  857. &fcoe_sof, &fcoe_fc_crc_ok, &fcoe_enc_error,
  858. &fcoe_eof, &tcp_udp_csum_ok, &udp, &tcp,
  859. &ipv4_csum_ok, &ipv6, &ipv4, &ipv4_fragment,
  860. &fcs_ok);
  861. if (packet_error) {
  862. if (!fcs_ok) {
  863. if (bytes_written > 0)
  864. enic->rq_bad_fcs++;
  865. else if (bytes_written == 0)
  866. enic->rq_truncated_pkts++;
  867. }
  868. dev_kfree_skb_any(skb);
  869. return;
  870. }
  871. if (eop && bytes_written > 0) {
  872. /* Good receive
  873. */
  874. if (!enic_rxcopybreak(netdev, &skb, buf, bytes_written)) {
  875. buf->os_buf = NULL;
  876. pci_unmap_single(enic->pdev, buf->dma_addr, buf->len,
  877. PCI_DMA_FROMDEVICE);
  878. }
  879. prefetch(skb->data - NET_IP_ALIGN);
  880. skb_put(skb, bytes_written);
  881. skb->protocol = eth_type_trans(skb, netdev);
  882. skb_record_rx_queue(skb, q_number);
  883. if (netdev->features & NETIF_F_RXHASH) {
  884. skb_set_hash(skb, rss_hash,
  885. (rss_type &
  886. (NIC_CFG_RSS_HASH_TYPE_TCP_IPV6_EX |
  887. NIC_CFG_RSS_HASH_TYPE_TCP_IPV6 |
  888. NIC_CFG_RSS_HASH_TYPE_TCP_IPV4)) ?
  889. PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
  890. }
  891. if ((netdev->features & NETIF_F_RXCSUM) && !csum_not_calc) {
  892. skb->csum = htons(checksum);
  893. skb->ip_summed = CHECKSUM_COMPLETE;
  894. }
  895. if (vlan_stripped)
  896. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tci);
  897. skb_mark_napi_id(skb, &enic->napi[rq->index]);
  898. if (enic_poll_busy_polling(rq) ||
  899. !(netdev->features & NETIF_F_GRO))
  900. netif_receive_skb(skb);
  901. else
  902. napi_gro_receive(&enic->napi[q_number], skb);
  903. if (enic->rx_coalesce_setting.use_adaptive_rx_coalesce)
  904. enic_intr_update_pkt_size(&cq->pkt_size_counter,
  905. bytes_written);
  906. } else {
  907. /* Buffer overflow
  908. */
  909. dev_kfree_skb_any(skb);
  910. }
  911. }
  912. static int enic_rq_service(struct vnic_dev *vdev, struct cq_desc *cq_desc,
  913. u8 type, u16 q_number, u16 completed_index, void *opaque)
  914. {
  915. struct enic *enic = vnic_dev_priv(vdev);
  916. vnic_rq_service(&enic->rq[q_number], cq_desc,
  917. completed_index, VNIC_RQ_RETURN_DESC,
  918. enic_rq_indicate_buf, opaque);
  919. return 0;
  920. }
  921. static int enic_poll(struct napi_struct *napi, int budget)
  922. {
  923. struct net_device *netdev = napi->dev;
  924. struct enic *enic = netdev_priv(netdev);
  925. unsigned int cq_rq = enic_cq_rq(enic, 0);
  926. unsigned int cq_wq = enic_cq_wq(enic, 0);
  927. unsigned int intr = enic_legacy_io_intr();
  928. unsigned int rq_work_to_do = budget;
  929. unsigned int wq_work_to_do = -1; /* no limit */
  930. unsigned int work_done, rq_work_done = 0, wq_work_done;
  931. int err;
  932. wq_work_done = vnic_cq_service(&enic->cq[cq_wq], wq_work_to_do,
  933. enic_wq_service, NULL);
  934. if (!enic_poll_lock_napi(&enic->rq[cq_rq])) {
  935. if (wq_work_done > 0)
  936. vnic_intr_return_credits(&enic->intr[intr],
  937. wq_work_done,
  938. 0 /* dont unmask intr */,
  939. 0 /* dont reset intr timer */);
  940. return rq_work_done;
  941. }
  942. if (budget > 0)
  943. rq_work_done = vnic_cq_service(&enic->cq[cq_rq],
  944. rq_work_to_do, enic_rq_service, NULL);
  945. /* Accumulate intr event credits for this polling
  946. * cycle. An intr event is the completion of a
  947. * a WQ or RQ packet.
  948. */
  949. work_done = rq_work_done + wq_work_done;
  950. if (work_done > 0)
  951. vnic_intr_return_credits(&enic->intr[intr],
  952. work_done,
  953. 0 /* don't unmask intr */,
  954. 0 /* don't reset intr timer */);
  955. err = vnic_rq_fill(&enic->rq[0], enic_rq_alloc_buf);
  956. /* Buffer allocation failed. Stay in polling
  957. * mode so we can try to fill the ring again.
  958. */
  959. if (err)
  960. rq_work_done = rq_work_to_do;
  961. if (rq_work_done < rq_work_to_do) {
  962. /* Some work done, but not enough to stay in polling,
  963. * exit polling
  964. */
  965. napi_complete(napi);
  966. vnic_intr_unmask(&enic->intr[intr]);
  967. }
  968. enic_poll_unlock_napi(&enic->rq[cq_rq]);
  969. return rq_work_done;
  970. }
  971. static void enic_set_int_moderation(struct enic *enic, struct vnic_rq *rq)
  972. {
  973. unsigned int intr = enic_msix_rq_intr(enic, rq->index);
  974. struct vnic_cq *cq = &enic->cq[enic_cq_rq(enic, rq->index)];
  975. u32 timer = cq->tobe_rx_coal_timeval;
  976. if (cq->tobe_rx_coal_timeval != cq->cur_rx_coal_timeval) {
  977. vnic_intr_coalescing_timer_set(&enic->intr[intr], timer);
  978. cq->cur_rx_coal_timeval = cq->tobe_rx_coal_timeval;
  979. }
  980. }
  981. static void enic_calc_int_moderation(struct enic *enic, struct vnic_rq *rq)
  982. {
  983. struct enic_rx_coal *rx_coal = &enic->rx_coalesce_setting;
  984. struct vnic_cq *cq = &enic->cq[enic_cq_rq(enic, rq->index)];
  985. struct vnic_rx_bytes_counter *pkt_size_counter = &cq->pkt_size_counter;
  986. int index;
  987. u32 timer;
  988. u32 range_start;
  989. u32 traffic;
  990. u64 delta;
  991. ktime_t now = ktime_get();
  992. delta = ktime_us_delta(now, cq->prev_ts);
  993. if (delta < ENIC_AIC_TS_BREAK)
  994. return;
  995. cq->prev_ts = now;
  996. traffic = pkt_size_counter->large_pkt_bytes_cnt +
  997. pkt_size_counter->small_pkt_bytes_cnt;
  998. /* The table takes Mbps
  999. * traffic *= 8 => bits
  1000. * traffic *= (10^6 / delta) => bps
  1001. * traffic /= 10^6 => Mbps
  1002. *
  1003. * Combining, traffic *= (8 / delta)
  1004. */
  1005. traffic <<= 3;
  1006. traffic = delta > UINT_MAX ? 0 : traffic / (u32)delta;
  1007. for (index = 0; index < ENIC_MAX_COALESCE_TIMERS; index++)
  1008. if (traffic < mod_table[index].rx_rate)
  1009. break;
  1010. range_start = (pkt_size_counter->small_pkt_bytes_cnt >
  1011. pkt_size_counter->large_pkt_bytes_cnt << 1) ?
  1012. rx_coal->small_pkt_range_start :
  1013. rx_coal->large_pkt_range_start;
  1014. timer = range_start + ((rx_coal->range_end - range_start) *
  1015. mod_table[index].range_percent / 100);
  1016. /* Damping */
  1017. cq->tobe_rx_coal_timeval = (timer + cq->tobe_rx_coal_timeval) >> 1;
  1018. pkt_size_counter->large_pkt_bytes_cnt = 0;
  1019. pkt_size_counter->small_pkt_bytes_cnt = 0;
  1020. }
  1021. #ifdef CONFIG_RFS_ACCEL
  1022. static void enic_free_rx_cpu_rmap(struct enic *enic)
  1023. {
  1024. free_irq_cpu_rmap(enic->netdev->rx_cpu_rmap);
  1025. enic->netdev->rx_cpu_rmap = NULL;
  1026. }
  1027. static void enic_set_rx_cpu_rmap(struct enic *enic)
  1028. {
  1029. int i, res;
  1030. if (vnic_dev_get_intr_mode(enic->vdev) == VNIC_DEV_INTR_MODE_MSIX) {
  1031. enic->netdev->rx_cpu_rmap = alloc_irq_cpu_rmap(enic->rq_count);
  1032. if (unlikely(!enic->netdev->rx_cpu_rmap))
  1033. return;
  1034. for (i = 0; i < enic->rq_count; i++) {
  1035. res = irq_cpu_rmap_add(enic->netdev->rx_cpu_rmap,
  1036. enic->msix_entry[i].vector);
  1037. if (unlikely(res)) {
  1038. enic_free_rx_cpu_rmap(enic);
  1039. return;
  1040. }
  1041. }
  1042. }
  1043. }
  1044. #else
  1045. static void enic_free_rx_cpu_rmap(struct enic *enic)
  1046. {
  1047. }
  1048. static void enic_set_rx_cpu_rmap(struct enic *enic)
  1049. {
  1050. }
  1051. #endif /* CONFIG_RFS_ACCEL */
  1052. #ifdef CONFIG_NET_RX_BUSY_POLL
  1053. int enic_busy_poll(struct napi_struct *napi)
  1054. {
  1055. struct net_device *netdev = napi->dev;
  1056. struct enic *enic = netdev_priv(netdev);
  1057. unsigned int rq = (napi - &enic->napi[0]);
  1058. unsigned int cq = enic_cq_rq(enic, rq);
  1059. unsigned int intr = enic_msix_rq_intr(enic, rq);
  1060. unsigned int work_to_do = -1; /* clean all pkts possible */
  1061. unsigned int work_done;
  1062. if (!enic_poll_lock_poll(&enic->rq[rq]))
  1063. return LL_FLUSH_BUSY;
  1064. work_done = vnic_cq_service(&enic->cq[cq], work_to_do,
  1065. enic_rq_service, NULL);
  1066. if (work_done > 0)
  1067. vnic_intr_return_credits(&enic->intr[intr],
  1068. work_done, 0, 0);
  1069. vnic_rq_fill(&enic->rq[rq], enic_rq_alloc_buf);
  1070. if (enic->rx_coalesce_setting.use_adaptive_rx_coalesce)
  1071. enic_calc_int_moderation(enic, &enic->rq[rq]);
  1072. enic_poll_unlock_poll(&enic->rq[rq]);
  1073. return work_done;
  1074. }
  1075. #endif /* CONFIG_NET_RX_BUSY_POLL */
  1076. static int enic_poll_msix_wq(struct napi_struct *napi, int budget)
  1077. {
  1078. struct net_device *netdev = napi->dev;
  1079. struct enic *enic = netdev_priv(netdev);
  1080. unsigned int wq_index = (napi - &enic->napi[0]) - enic->rq_count;
  1081. struct vnic_wq *wq = &enic->wq[wq_index];
  1082. unsigned int cq;
  1083. unsigned int intr;
  1084. unsigned int wq_work_to_do = -1; /* clean all desc possible */
  1085. unsigned int wq_work_done;
  1086. unsigned int wq_irq;
  1087. wq_irq = wq->index;
  1088. cq = enic_cq_wq(enic, wq_irq);
  1089. intr = enic_msix_wq_intr(enic, wq_irq);
  1090. wq_work_done = vnic_cq_service(&enic->cq[cq], wq_work_to_do,
  1091. enic_wq_service, NULL);
  1092. vnic_intr_return_credits(&enic->intr[intr], wq_work_done,
  1093. 0 /* don't unmask intr */,
  1094. 1 /* reset intr timer */);
  1095. if (!wq_work_done) {
  1096. napi_complete(napi);
  1097. vnic_intr_unmask(&enic->intr[intr]);
  1098. }
  1099. return 0;
  1100. }
  1101. static int enic_poll_msix_rq(struct napi_struct *napi, int budget)
  1102. {
  1103. struct net_device *netdev = napi->dev;
  1104. struct enic *enic = netdev_priv(netdev);
  1105. unsigned int rq = (napi - &enic->napi[0]);
  1106. unsigned int cq = enic_cq_rq(enic, rq);
  1107. unsigned int intr = enic_msix_rq_intr(enic, rq);
  1108. unsigned int work_to_do = budget;
  1109. unsigned int work_done = 0;
  1110. int err;
  1111. if (!enic_poll_lock_napi(&enic->rq[rq]))
  1112. return work_done;
  1113. /* Service RQ
  1114. */
  1115. if (budget > 0)
  1116. work_done = vnic_cq_service(&enic->cq[cq],
  1117. work_to_do, enic_rq_service, NULL);
  1118. /* Return intr event credits for this polling
  1119. * cycle. An intr event is the completion of a
  1120. * RQ packet.
  1121. */
  1122. if (work_done > 0)
  1123. vnic_intr_return_credits(&enic->intr[intr],
  1124. work_done,
  1125. 0 /* don't unmask intr */,
  1126. 0 /* don't reset intr timer */);
  1127. err = vnic_rq_fill(&enic->rq[rq], enic_rq_alloc_buf);
  1128. /* Buffer allocation failed. Stay in polling mode
  1129. * so we can try to fill the ring again.
  1130. */
  1131. if (err)
  1132. work_done = work_to_do;
  1133. if (enic->rx_coalesce_setting.use_adaptive_rx_coalesce)
  1134. /* Call the function which refreshes
  1135. * the intr coalescing timer value based on
  1136. * the traffic. This is supported only in
  1137. * the case of MSI-x mode
  1138. */
  1139. enic_calc_int_moderation(enic, &enic->rq[rq]);
  1140. if (work_done < work_to_do) {
  1141. /* Some work done, but not enough to stay in polling,
  1142. * exit polling
  1143. */
  1144. napi_complete(napi);
  1145. if (enic->rx_coalesce_setting.use_adaptive_rx_coalesce)
  1146. enic_set_int_moderation(enic, &enic->rq[rq]);
  1147. vnic_intr_unmask(&enic->intr[intr]);
  1148. }
  1149. enic_poll_unlock_napi(&enic->rq[rq]);
  1150. return work_done;
  1151. }
  1152. static void enic_notify_timer(unsigned long data)
  1153. {
  1154. struct enic *enic = (struct enic *)data;
  1155. enic_notify_check(enic);
  1156. mod_timer(&enic->notify_timer,
  1157. round_jiffies(jiffies + ENIC_NOTIFY_TIMER_PERIOD));
  1158. }
  1159. static void enic_free_intr(struct enic *enic)
  1160. {
  1161. struct net_device *netdev = enic->netdev;
  1162. unsigned int i;
  1163. enic_free_rx_cpu_rmap(enic);
  1164. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1165. case VNIC_DEV_INTR_MODE_INTX:
  1166. free_irq(enic->pdev->irq, netdev);
  1167. break;
  1168. case VNIC_DEV_INTR_MODE_MSI:
  1169. free_irq(enic->pdev->irq, enic);
  1170. break;
  1171. case VNIC_DEV_INTR_MODE_MSIX:
  1172. for (i = 0; i < ARRAY_SIZE(enic->msix); i++)
  1173. if (enic->msix[i].requested)
  1174. free_irq(enic->msix_entry[i].vector,
  1175. enic->msix[i].devid);
  1176. break;
  1177. default:
  1178. break;
  1179. }
  1180. }
  1181. static int enic_request_intr(struct enic *enic)
  1182. {
  1183. struct net_device *netdev = enic->netdev;
  1184. unsigned int i, intr;
  1185. int err = 0;
  1186. enic_set_rx_cpu_rmap(enic);
  1187. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1188. case VNIC_DEV_INTR_MODE_INTX:
  1189. err = request_irq(enic->pdev->irq, enic_isr_legacy,
  1190. IRQF_SHARED, netdev->name, netdev);
  1191. break;
  1192. case VNIC_DEV_INTR_MODE_MSI:
  1193. err = request_irq(enic->pdev->irq, enic_isr_msi,
  1194. 0, netdev->name, enic);
  1195. break;
  1196. case VNIC_DEV_INTR_MODE_MSIX:
  1197. for (i = 0; i < enic->rq_count; i++) {
  1198. intr = enic_msix_rq_intr(enic, i);
  1199. snprintf(enic->msix[intr].devname,
  1200. sizeof(enic->msix[intr].devname),
  1201. "%.11s-rx-%d", netdev->name, i);
  1202. enic->msix[intr].isr = enic_isr_msix;
  1203. enic->msix[intr].devid = &enic->napi[i];
  1204. }
  1205. for (i = 0; i < enic->wq_count; i++) {
  1206. int wq = enic_cq_wq(enic, i);
  1207. intr = enic_msix_wq_intr(enic, i);
  1208. snprintf(enic->msix[intr].devname,
  1209. sizeof(enic->msix[intr].devname),
  1210. "%.11s-tx-%d", netdev->name, i);
  1211. enic->msix[intr].isr = enic_isr_msix;
  1212. enic->msix[intr].devid = &enic->napi[wq];
  1213. }
  1214. intr = enic_msix_err_intr(enic);
  1215. snprintf(enic->msix[intr].devname,
  1216. sizeof(enic->msix[intr].devname),
  1217. "%.11s-err", netdev->name);
  1218. enic->msix[intr].isr = enic_isr_msix_err;
  1219. enic->msix[intr].devid = enic;
  1220. intr = enic_msix_notify_intr(enic);
  1221. snprintf(enic->msix[intr].devname,
  1222. sizeof(enic->msix[intr].devname),
  1223. "%.11s-notify", netdev->name);
  1224. enic->msix[intr].isr = enic_isr_msix_notify;
  1225. enic->msix[intr].devid = enic;
  1226. for (i = 0; i < ARRAY_SIZE(enic->msix); i++)
  1227. enic->msix[i].requested = 0;
  1228. for (i = 0; i < enic->intr_count; i++) {
  1229. err = request_irq(enic->msix_entry[i].vector,
  1230. enic->msix[i].isr, 0,
  1231. enic->msix[i].devname,
  1232. enic->msix[i].devid);
  1233. if (err) {
  1234. enic_free_intr(enic);
  1235. break;
  1236. }
  1237. enic->msix[i].requested = 1;
  1238. }
  1239. break;
  1240. default:
  1241. break;
  1242. }
  1243. return err;
  1244. }
  1245. static void enic_synchronize_irqs(struct enic *enic)
  1246. {
  1247. unsigned int i;
  1248. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1249. case VNIC_DEV_INTR_MODE_INTX:
  1250. case VNIC_DEV_INTR_MODE_MSI:
  1251. synchronize_irq(enic->pdev->irq);
  1252. break;
  1253. case VNIC_DEV_INTR_MODE_MSIX:
  1254. for (i = 0; i < enic->intr_count; i++)
  1255. synchronize_irq(enic->msix_entry[i].vector);
  1256. break;
  1257. default:
  1258. break;
  1259. }
  1260. }
  1261. static void enic_set_rx_coal_setting(struct enic *enic)
  1262. {
  1263. unsigned int speed;
  1264. int index = -1;
  1265. struct enic_rx_coal *rx_coal = &enic->rx_coalesce_setting;
  1266. /* If intr mode is not MSIX, do not do adaptive coalescing */
  1267. if (VNIC_DEV_INTR_MODE_MSIX != vnic_dev_get_intr_mode(enic->vdev)) {
  1268. netdev_info(enic->netdev, "INTR mode is not MSIX, Not initializing adaptive coalescing");
  1269. return;
  1270. }
  1271. /* 1. Read the link speed from fw
  1272. * 2. Pick the default range for the speed
  1273. * 3. Update it in enic->rx_coalesce_setting
  1274. */
  1275. speed = vnic_dev_port_speed(enic->vdev);
  1276. if (ENIC_LINK_SPEED_10G < speed)
  1277. index = ENIC_LINK_40G_INDEX;
  1278. else if (ENIC_LINK_SPEED_4G < speed)
  1279. index = ENIC_LINK_10G_INDEX;
  1280. else
  1281. index = ENIC_LINK_4G_INDEX;
  1282. rx_coal->small_pkt_range_start = mod_range[index].small_pkt_range_start;
  1283. rx_coal->large_pkt_range_start = mod_range[index].large_pkt_range_start;
  1284. rx_coal->range_end = ENIC_RX_COALESCE_RANGE_END;
  1285. /* Start with the value provided by UCSM */
  1286. for (index = 0; index < enic->rq_count; index++)
  1287. enic->cq[index].cur_rx_coal_timeval =
  1288. enic->config.intr_timer_usec;
  1289. rx_coal->use_adaptive_rx_coalesce = 1;
  1290. }
  1291. static int enic_dev_notify_set(struct enic *enic)
  1292. {
  1293. int err;
  1294. spin_lock_bh(&enic->devcmd_lock);
  1295. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1296. case VNIC_DEV_INTR_MODE_INTX:
  1297. err = vnic_dev_notify_set(enic->vdev,
  1298. enic_legacy_notify_intr());
  1299. break;
  1300. case VNIC_DEV_INTR_MODE_MSIX:
  1301. err = vnic_dev_notify_set(enic->vdev,
  1302. enic_msix_notify_intr(enic));
  1303. break;
  1304. default:
  1305. err = vnic_dev_notify_set(enic->vdev, -1 /* no intr */);
  1306. break;
  1307. }
  1308. spin_unlock_bh(&enic->devcmd_lock);
  1309. return err;
  1310. }
  1311. static void enic_notify_timer_start(struct enic *enic)
  1312. {
  1313. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1314. case VNIC_DEV_INTR_MODE_MSI:
  1315. mod_timer(&enic->notify_timer, jiffies);
  1316. break;
  1317. default:
  1318. /* Using intr for notification for INTx/MSI-X */
  1319. break;
  1320. }
  1321. }
  1322. /* rtnl lock is held, process context */
  1323. static int enic_open(struct net_device *netdev)
  1324. {
  1325. struct enic *enic = netdev_priv(netdev);
  1326. unsigned int i;
  1327. int err;
  1328. err = enic_request_intr(enic);
  1329. if (err) {
  1330. netdev_err(netdev, "Unable to request irq.\n");
  1331. return err;
  1332. }
  1333. err = enic_dev_notify_set(enic);
  1334. if (err) {
  1335. netdev_err(netdev,
  1336. "Failed to alloc notify buffer, aborting.\n");
  1337. goto err_out_free_intr;
  1338. }
  1339. for (i = 0; i < enic->rq_count; i++) {
  1340. vnic_rq_fill(&enic->rq[i], enic_rq_alloc_buf);
  1341. /* Need at least one buffer on ring to get going */
  1342. if (vnic_rq_desc_used(&enic->rq[i]) == 0) {
  1343. netdev_err(netdev, "Unable to alloc receive buffers\n");
  1344. err = -ENOMEM;
  1345. goto err_out_notify_unset;
  1346. }
  1347. }
  1348. for (i = 0; i < enic->wq_count; i++)
  1349. vnic_wq_enable(&enic->wq[i]);
  1350. for (i = 0; i < enic->rq_count; i++)
  1351. vnic_rq_enable(&enic->rq[i]);
  1352. if (!enic_is_dynamic(enic) && !enic_is_sriov_vf(enic))
  1353. enic_dev_add_station_addr(enic);
  1354. enic_set_rx_mode(netdev);
  1355. netif_tx_wake_all_queues(netdev);
  1356. for (i = 0; i < enic->rq_count; i++) {
  1357. enic_busy_poll_init_lock(&enic->rq[i]);
  1358. napi_enable(&enic->napi[i]);
  1359. }
  1360. if (vnic_dev_get_intr_mode(enic->vdev) == VNIC_DEV_INTR_MODE_MSIX)
  1361. for (i = 0; i < enic->wq_count; i++)
  1362. napi_enable(&enic->napi[enic_cq_wq(enic, i)]);
  1363. enic_dev_enable(enic);
  1364. for (i = 0; i < enic->intr_count; i++)
  1365. vnic_intr_unmask(&enic->intr[i]);
  1366. enic_notify_timer_start(enic);
  1367. enic_rfs_flw_tbl_init(enic);
  1368. return 0;
  1369. err_out_notify_unset:
  1370. enic_dev_notify_unset(enic);
  1371. err_out_free_intr:
  1372. enic_free_intr(enic);
  1373. return err;
  1374. }
  1375. /* rtnl lock is held, process context */
  1376. static int enic_stop(struct net_device *netdev)
  1377. {
  1378. struct enic *enic = netdev_priv(netdev);
  1379. unsigned int i;
  1380. int err;
  1381. for (i = 0; i < enic->intr_count; i++) {
  1382. vnic_intr_mask(&enic->intr[i]);
  1383. (void)vnic_intr_masked(&enic->intr[i]); /* flush write */
  1384. }
  1385. enic_synchronize_irqs(enic);
  1386. del_timer_sync(&enic->notify_timer);
  1387. enic_rfs_flw_tbl_free(enic);
  1388. enic_dev_disable(enic);
  1389. local_bh_disable();
  1390. for (i = 0; i < enic->rq_count; i++) {
  1391. napi_disable(&enic->napi[i]);
  1392. while (!enic_poll_lock_napi(&enic->rq[i]))
  1393. mdelay(1);
  1394. }
  1395. local_bh_enable();
  1396. netif_carrier_off(netdev);
  1397. netif_tx_disable(netdev);
  1398. if (vnic_dev_get_intr_mode(enic->vdev) == VNIC_DEV_INTR_MODE_MSIX)
  1399. for (i = 0; i < enic->wq_count; i++)
  1400. napi_disable(&enic->napi[enic_cq_wq(enic, i)]);
  1401. if (!enic_is_dynamic(enic) && !enic_is_sriov_vf(enic))
  1402. enic_dev_del_station_addr(enic);
  1403. for (i = 0; i < enic->wq_count; i++) {
  1404. err = vnic_wq_disable(&enic->wq[i]);
  1405. if (err)
  1406. return err;
  1407. }
  1408. for (i = 0; i < enic->rq_count; i++) {
  1409. err = vnic_rq_disable(&enic->rq[i]);
  1410. if (err)
  1411. return err;
  1412. }
  1413. enic_dev_notify_unset(enic);
  1414. enic_free_intr(enic);
  1415. for (i = 0; i < enic->wq_count; i++)
  1416. vnic_wq_clean(&enic->wq[i], enic_free_wq_buf);
  1417. for (i = 0; i < enic->rq_count; i++)
  1418. vnic_rq_clean(&enic->rq[i], enic_free_rq_buf);
  1419. for (i = 0; i < enic->cq_count; i++)
  1420. vnic_cq_clean(&enic->cq[i]);
  1421. for (i = 0; i < enic->intr_count; i++)
  1422. vnic_intr_clean(&enic->intr[i]);
  1423. return 0;
  1424. }
  1425. static int enic_change_mtu(struct net_device *netdev, int new_mtu)
  1426. {
  1427. struct enic *enic = netdev_priv(netdev);
  1428. int running = netif_running(netdev);
  1429. if (new_mtu < ENIC_MIN_MTU || new_mtu > ENIC_MAX_MTU)
  1430. return -EINVAL;
  1431. if (enic_is_dynamic(enic) || enic_is_sriov_vf(enic))
  1432. return -EOPNOTSUPP;
  1433. if (running)
  1434. enic_stop(netdev);
  1435. netdev->mtu = new_mtu;
  1436. if (netdev->mtu > enic->port_mtu)
  1437. netdev_warn(netdev,
  1438. "interface MTU (%d) set higher than port MTU (%d)\n",
  1439. netdev->mtu, enic->port_mtu);
  1440. if (running)
  1441. enic_open(netdev);
  1442. return 0;
  1443. }
  1444. static void enic_change_mtu_work(struct work_struct *work)
  1445. {
  1446. struct enic *enic = container_of(work, struct enic, change_mtu_work);
  1447. struct net_device *netdev = enic->netdev;
  1448. int new_mtu = vnic_dev_mtu(enic->vdev);
  1449. int err;
  1450. unsigned int i;
  1451. new_mtu = max_t(int, ENIC_MIN_MTU, min_t(int, ENIC_MAX_MTU, new_mtu));
  1452. rtnl_lock();
  1453. /* Stop RQ */
  1454. del_timer_sync(&enic->notify_timer);
  1455. for (i = 0; i < enic->rq_count; i++)
  1456. napi_disable(&enic->napi[i]);
  1457. vnic_intr_mask(&enic->intr[0]);
  1458. enic_synchronize_irqs(enic);
  1459. err = vnic_rq_disable(&enic->rq[0]);
  1460. if (err) {
  1461. rtnl_unlock();
  1462. netdev_err(netdev, "Unable to disable RQ.\n");
  1463. return;
  1464. }
  1465. vnic_rq_clean(&enic->rq[0], enic_free_rq_buf);
  1466. vnic_cq_clean(&enic->cq[0]);
  1467. vnic_intr_clean(&enic->intr[0]);
  1468. /* Fill RQ with new_mtu-sized buffers */
  1469. netdev->mtu = new_mtu;
  1470. vnic_rq_fill(&enic->rq[0], enic_rq_alloc_buf);
  1471. /* Need at least one buffer on ring to get going */
  1472. if (vnic_rq_desc_used(&enic->rq[0]) == 0) {
  1473. rtnl_unlock();
  1474. netdev_err(netdev, "Unable to alloc receive buffers.\n");
  1475. return;
  1476. }
  1477. /* Start RQ */
  1478. vnic_rq_enable(&enic->rq[0]);
  1479. napi_enable(&enic->napi[0]);
  1480. vnic_intr_unmask(&enic->intr[0]);
  1481. enic_notify_timer_start(enic);
  1482. rtnl_unlock();
  1483. netdev_info(netdev, "interface MTU set as %d\n", netdev->mtu);
  1484. }
  1485. #ifdef CONFIG_NET_POLL_CONTROLLER
  1486. static void enic_poll_controller(struct net_device *netdev)
  1487. {
  1488. struct enic *enic = netdev_priv(netdev);
  1489. struct vnic_dev *vdev = enic->vdev;
  1490. unsigned int i, intr;
  1491. switch (vnic_dev_get_intr_mode(vdev)) {
  1492. case VNIC_DEV_INTR_MODE_MSIX:
  1493. for (i = 0; i < enic->rq_count; i++) {
  1494. intr = enic_msix_rq_intr(enic, i);
  1495. enic_isr_msix(enic->msix_entry[intr].vector,
  1496. &enic->napi[i]);
  1497. }
  1498. for (i = 0; i < enic->wq_count; i++) {
  1499. intr = enic_msix_wq_intr(enic, i);
  1500. enic_isr_msix(enic->msix_entry[intr].vector,
  1501. &enic->napi[enic_cq_wq(enic, i)]);
  1502. }
  1503. break;
  1504. case VNIC_DEV_INTR_MODE_MSI:
  1505. enic_isr_msi(enic->pdev->irq, enic);
  1506. break;
  1507. case VNIC_DEV_INTR_MODE_INTX:
  1508. enic_isr_legacy(enic->pdev->irq, netdev);
  1509. break;
  1510. default:
  1511. break;
  1512. }
  1513. }
  1514. #endif
  1515. static int enic_dev_wait(struct vnic_dev *vdev,
  1516. int (*start)(struct vnic_dev *, int),
  1517. int (*finished)(struct vnic_dev *, int *),
  1518. int arg)
  1519. {
  1520. unsigned long time;
  1521. int done;
  1522. int err;
  1523. BUG_ON(in_interrupt());
  1524. err = start(vdev, arg);
  1525. if (err)
  1526. return err;
  1527. /* Wait for func to complete...2 seconds max
  1528. */
  1529. time = jiffies + (HZ * 2);
  1530. do {
  1531. err = finished(vdev, &done);
  1532. if (err)
  1533. return err;
  1534. if (done)
  1535. return 0;
  1536. schedule_timeout_uninterruptible(HZ / 10);
  1537. } while (time_after(time, jiffies));
  1538. return -ETIMEDOUT;
  1539. }
  1540. static int enic_dev_open(struct enic *enic)
  1541. {
  1542. int err;
  1543. err = enic_dev_wait(enic->vdev, vnic_dev_open,
  1544. vnic_dev_open_done, 0);
  1545. if (err)
  1546. dev_err(enic_get_dev(enic), "vNIC device open failed, err %d\n",
  1547. err);
  1548. return err;
  1549. }
  1550. static int enic_dev_hang_reset(struct enic *enic)
  1551. {
  1552. int err;
  1553. err = enic_dev_wait(enic->vdev, vnic_dev_hang_reset,
  1554. vnic_dev_hang_reset_done, 0);
  1555. if (err)
  1556. netdev_err(enic->netdev, "vNIC hang reset failed, err %d\n",
  1557. err);
  1558. return err;
  1559. }
  1560. static int enic_set_rsskey(struct enic *enic)
  1561. {
  1562. dma_addr_t rss_key_buf_pa;
  1563. union vnic_rss_key *rss_key_buf_va = NULL;
  1564. union vnic_rss_key rss_key = {
  1565. .key[0].b = {85, 67, 83, 97, 119, 101, 115, 111, 109, 101},
  1566. .key[1].b = {80, 65, 76, 79, 117, 110, 105, 113, 117, 101},
  1567. .key[2].b = {76, 73, 78, 85, 88, 114, 111, 99, 107, 115},
  1568. .key[3].b = {69, 78, 73, 67, 105, 115, 99, 111, 111, 108},
  1569. };
  1570. int err;
  1571. rss_key_buf_va = pci_alloc_consistent(enic->pdev,
  1572. sizeof(union vnic_rss_key), &rss_key_buf_pa);
  1573. if (!rss_key_buf_va)
  1574. return -ENOMEM;
  1575. memcpy(rss_key_buf_va, &rss_key, sizeof(union vnic_rss_key));
  1576. spin_lock_bh(&enic->devcmd_lock);
  1577. err = enic_set_rss_key(enic,
  1578. rss_key_buf_pa,
  1579. sizeof(union vnic_rss_key));
  1580. spin_unlock_bh(&enic->devcmd_lock);
  1581. pci_free_consistent(enic->pdev, sizeof(union vnic_rss_key),
  1582. rss_key_buf_va, rss_key_buf_pa);
  1583. return err;
  1584. }
  1585. static int enic_set_rsscpu(struct enic *enic, u8 rss_hash_bits)
  1586. {
  1587. dma_addr_t rss_cpu_buf_pa;
  1588. union vnic_rss_cpu *rss_cpu_buf_va = NULL;
  1589. unsigned int i;
  1590. int err;
  1591. rss_cpu_buf_va = pci_alloc_consistent(enic->pdev,
  1592. sizeof(union vnic_rss_cpu), &rss_cpu_buf_pa);
  1593. if (!rss_cpu_buf_va)
  1594. return -ENOMEM;
  1595. for (i = 0; i < (1 << rss_hash_bits); i++)
  1596. (*rss_cpu_buf_va).cpu[i/4].b[i%4] = i % enic->rq_count;
  1597. spin_lock_bh(&enic->devcmd_lock);
  1598. err = enic_set_rss_cpu(enic,
  1599. rss_cpu_buf_pa,
  1600. sizeof(union vnic_rss_cpu));
  1601. spin_unlock_bh(&enic->devcmd_lock);
  1602. pci_free_consistent(enic->pdev, sizeof(union vnic_rss_cpu),
  1603. rss_cpu_buf_va, rss_cpu_buf_pa);
  1604. return err;
  1605. }
  1606. static int enic_set_niccfg(struct enic *enic, u8 rss_default_cpu,
  1607. u8 rss_hash_type, u8 rss_hash_bits, u8 rss_base_cpu, u8 rss_enable)
  1608. {
  1609. const u8 tso_ipid_split_en = 0;
  1610. const u8 ig_vlan_strip_en = 1;
  1611. int err;
  1612. /* Enable VLAN tag stripping.
  1613. */
  1614. spin_lock_bh(&enic->devcmd_lock);
  1615. err = enic_set_nic_cfg(enic,
  1616. rss_default_cpu, rss_hash_type,
  1617. rss_hash_bits, rss_base_cpu,
  1618. rss_enable, tso_ipid_split_en,
  1619. ig_vlan_strip_en);
  1620. spin_unlock_bh(&enic->devcmd_lock);
  1621. return err;
  1622. }
  1623. static int enic_set_rss_nic_cfg(struct enic *enic)
  1624. {
  1625. struct device *dev = enic_get_dev(enic);
  1626. const u8 rss_default_cpu = 0;
  1627. const u8 rss_hash_type = NIC_CFG_RSS_HASH_TYPE_IPV4 |
  1628. NIC_CFG_RSS_HASH_TYPE_TCP_IPV4 |
  1629. NIC_CFG_RSS_HASH_TYPE_IPV6 |
  1630. NIC_CFG_RSS_HASH_TYPE_TCP_IPV6;
  1631. const u8 rss_hash_bits = 7;
  1632. const u8 rss_base_cpu = 0;
  1633. u8 rss_enable = ENIC_SETTING(enic, RSS) && (enic->rq_count > 1);
  1634. if (rss_enable) {
  1635. if (!enic_set_rsskey(enic)) {
  1636. if (enic_set_rsscpu(enic, rss_hash_bits)) {
  1637. rss_enable = 0;
  1638. dev_warn(dev, "RSS disabled, "
  1639. "Failed to set RSS cpu indirection table.");
  1640. }
  1641. } else {
  1642. rss_enable = 0;
  1643. dev_warn(dev, "RSS disabled, Failed to set RSS key.\n");
  1644. }
  1645. }
  1646. return enic_set_niccfg(enic, rss_default_cpu, rss_hash_type,
  1647. rss_hash_bits, rss_base_cpu, rss_enable);
  1648. }
  1649. static void enic_reset(struct work_struct *work)
  1650. {
  1651. struct enic *enic = container_of(work, struct enic, reset);
  1652. if (!netif_running(enic->netdev))
  1653. return;
  1654. rtnl_lock();
  1655. spin_lock(&enic->enic_api_lock);
  1656. enic_dev_hang_notify(enic);
  1657. enic_stop(enic->netdev);
  1658. enic_dev_hang_reset(enic);
  1659. enic_reset_addr_lists(enic);
  1660. enic_init_vnic_resources(enic);
  1661. enic_set_rss_nic_cfg(enic);
  1662. enic_dev_set_ig_vlan_rewrite_mode(enic);
  1663. enic_open(enic->netdev);
  1664. spin_unlock(&enic->enic_api_lock);
  1665. call_netdevice_notifiers(NETDEV_REBOOT, enic->netdev);
  1666. rtnl_unlock();
  1667. }
  1668. static int enic_set_intr_mode(struct enic *enic)
  1669. {
  1670. unsigned int n = min_t(unsigned int, enic->rq_count, ENIC_RQ_MAX);
  1671. unsigned int m = min_t(unsigned int, enic->wq_count, ENIC_WQ_MAX);
  1672. unsigned int i;
  1673. /* Set interrupt mode (INTx, MSI, MSI-X) depending
  1674. * on system capabilities.
  1675. *
  1676. * Try MSI-X first
  1677. *
  1678. * We need n RQs, m WQs, n+m CQs, and n+m+2 INTRs
  1679. * (the second to last INTR is used for WQ/RQ errors)
  1680. * (the last INTR is used for notifications)
  1681. */
  1682. BUG_ON(ARRAY_SIZE(enic->msix_entry) < n + m + 2);
  1683. for (i = 0; i < n + m + 2; i++)
  1684. enic->msix_entry[i].entry = i;
  1685. /* Use multiple RQs if RSS is enabled
  1686. */
  1687. if (ENIC_SETTING(enic, RSS) &&
  1688. enic->config.intr_mode < 1 &&
  1689. enic->rq_count >= n &&
  1690. enic->wq_count >= m &&
  1691. enic->cq_count >= n + m &&
  1692. enic->intr_count >= n + m + 2) {
  1693. if (pci_enable_msix_range(enic->pdev, enic->msix_entry,
  1694. n + m + 2, n + m + 2) > 0) {
  1695. enic->rq_count = n;
  1696. enic->wq_count = m;
  1697. enic->cq_count = n + m;
  1698. enic->intr_count = n + m + 2;
  1699. vnic_dev_set_intr_mode(enic->vdev,
  1700. VNIC_DEV_INTR_MODE_MSIX);
  1701. return 0;
  1702. }
  1703. }
  1704. if (enic->config.intr_mode < 1 &&
  1705. enic->rq_count >= 1 &&
  1706. enic->wq_count >= m &&
  1707. enic->cq_count >= 1 + m &&
  1708. enic->intr_count >= 1 + m + 2) {
  1709. if (pci_enable_msix_range(enic->pdev, enic->msix_entry,
  1710. 1 + m + 2, 1 + m + 2) > 0) {
  1711. enic->rq_count = 1;
  1712. enic->wq_count = m;
  1713. enic->cq_count = 1 + m;
  1714. enic->intr_count = 1 + m + 2;
  1715. vnic_dev_set_intr_mode(enic->vdev,
  1716. VNIC_DEV_INTR_MODE_MSIX);
  1717. return 0;
  1718. }
  1719. }
  1720. /* Next try MSI
  1721. *
  1722. * We need 1 RQ, 1 WQ, 2 CQs, and 1 INTR
  1723. */
  1724. if (enic->config.intr_mode < 2 &&
  1725. enic->rq_count >= 1 &&
  1726. enic->wq_count >= 1 &&
  1727. enic->cq_count >= 2 &&
  1728. enic->intr_count >= 1 &&
  1729. !pci_enable_msi(enic->pdev)) {
  1730. enic->rq_count = 1;
  1731. enic->wq_count = 1;
  1732. enic->cq_count = 2;
  1733. enic->intr_count = 1;
  1734. vnic_dev_set_intr_mode(enic->vdev, VNIC_DEV_INTR_MODE_MSI);
  1735. return 0;
  1736. }
  1737. /* Next try INTx
  1738. *
  1739. * We need 1 RQ, 1 WQ, 2 CQs, and 3 INTRs
  1740. * (the first INTR is used for WQ/RQ)
  1741. * (the second INTR is used for WQ/RQ errors)
  1742. * (the last INTR is used for notifications)
  1743. */
  1744. if (enic->config.intr_mode < 3 &&
  1745. enic->rq_count >= 1 &&
  1746. enic->wq_count >= 1 &&
  1747. enic->cq_count >= 2 &&
  1748. enic->intr_count >= 3) {
  1749. enic->rq_count = 1;
  1750. enic->wq_count = 1;
  1751. enic->cq_count = 2;
  1752. enic->intr_count = 3;
  1753. vnic_dev_set_intr_mode(enic->vdev, VNIC_DEV_INTR_MODE_INTX);
  1754. return 0;
  1755. }
  1756. vnic_dev_set_intr_mode(enic->vdev, VNIC_DEV_INTR_MODE_UNKNOWN);
  1757. return -EINVAL;
  1758. }
  1759. static void enic_clear_intr_mode(struct enic *enic)
  1760. {
  1761. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1762. case VNIC_DEV_INTR_MODE_MSIX:
  1763. pci_disable_msix(enic->pdev);
  1764. break;
  1765. case VNIC_DEV_INTR_MODE_MSI:
  1766. pci_disable_msi(enic->pdev);
  1767. break;
  1768. default:
  1769. break;
  1770. }
  1771. vnic_dev_set_intr_mode(enic->vdev, VNIC_DEV_INTR_MODE_UNKNOWN);
  1772. }
  1773. static const struct net_device_ops enic_netdev_dynamic_ops = {
  1774. .ndo_open = enic_open,
  1775. .ndo_stop = enic_stop,
  1776. .ndo_start_xmit = enic_hard_start_xmit,
  1777. .ndo_get_stats64 = enic_get_stats,
  1778. .ndo_validate_addr = eth_validate_addr,
  1779. .ndo_set_rx_mode = enic_set_rx_mode,
  1780. .ndo_set_mac_address = enic_set_mac_address_dynamic,
  1781. .ndo_change_mtu = enic_change_mtu,
  1782. .ndo_vlan_rx_add_vid = enic_vlan_rx_add_vid,
  1783. .ndo_vlan_rx_kill_vid = enic_vlan_rx_kill_vid,
  1784. .ndo_tx_timeout = enic_tx_timeout,
  1785. .ndo_set_vf_port = enic_set_vf_port,
  1786. .ndo_get_vf_port = enic_get_vf_port,
  1787. .ndo_set_vf_mac = enic_set_vf_mac,
  1788. #ifdef CONFIG_NET_POLL_CONTROLLER
  1789. .ndo_poll_controller = enic_poll_controller,
  1790. #endif
  1791. #ifdef CONFIG_RFS_ACCEL
  1792. .ndo_rx_flow_steer = enic_rx_flow_steer,
  1793. #endif
  1794. #ifdef CONFIG_NET_RX_BUSY_POLL
  1795. .ndo_busy_poll = enic_busy_poll,
  1796. #endif
  1797. };
  1798. static const struct net_device_ops enic_netdev_ops = {
  1799. .ndo_open = enic_open,
  1800. .ndo_stop = enic_stop,
  1801. .ndo_start_xmit = enic_hard_start_xmit,
  1802. .ndo_get_stats64 = enic_get_stats,
  1803. .ndo_validate_addr = eth_validate_addr,
  1804. .ndo_set_mac_address = enic_set_mac_address,
  1805. .ndo_set_rx_mode = enic_set_rx_mode,
  1806. .ndo_change_mtu = enic_change_mtu,
  1807. .ndo_vlan_rx_add_vid = enic_vlan_rx_add_vid,
  1808. .ndo_vlan_rx_kill_vid = enic_vlan_rx_kill_vid,
  1809. .ndo_tx_timeout = enic_tx_timeout,
  1810. .ndo_set_vf_port = enic_set_vf_port,
  1811. .ndo_get_vf_port = enic_get_vf_port,
  1812. .ndo_set_vf_mac = enic_set_vf_mac,
  1813. #ifdef CONFIG_NET_POLL_CONTROLLER
  1814. .ndo_poll_controller = enic_poll_controller,
  1815. #endif
  1816. #ifdef CONFIG_RFS_ACCEL
  1817. .ndo_rx_flow_steer = enic_rx_flow_steer,
  1818. #endif
  1819. #ifdef CONFIG_NET_RX_BUSY_POLL
  1820. .ndo_busy_poll = enic_busy_poll,
  1821. #endif
  1822. };
  1823. static void enic_dev_deinit(struct enic *enic)
  1824. {
  1825. unsigned int i;
  1826. for (i = 0; i < enic->rq_count; i++) {
  1827. napi_hash_del(&enic->napi[i]);
  1828. netif_napi_del(&enic->napi[i]);
  1829. }
  1830. if (vnic_dev_get_intr_mode(enic->vdev) == VNIC_DEV_INTR_MODE_MSIX)
  1831. for (i = 0; i < enic->wq_count; i++)
  1832. netif_napi_del(&enic->napi[enic_cq_wq(enic, i)]);
  1833. enic_free_vnic_resources(enic);
  1834. enic_clear_intr_mode(enic);
  1835. }
  1836. static int enic_dev_init(struct enic *enic)
  1837. {
  1838. struct device *dev = enic_get_dev(enic);
  1839. struct net_device *netdev = enic->netdev;
  1840. unsigned int i;
  1841. int err;
  1842. /* Get interrupt coalesce timer info */
  1843. err = enic_dev_intr_coal_timer_info(enic);
  1844. if (err) {
  1845. dev_warn(dev, "Using default conversion factor for "
  1846. "interrupt coalesce timer\n");
  1847. vnic_dev_intr_coal_timer_info_default(enic->vdev);
  1848. }
  1849. /* Get vNIC configuration
  1850. */
  1851. err = enic_get_vnic_config(enic);
  1852. if (err) {
  1853. dev_err(dev, "Get vNIC configuration failed, aborting\n");
  1854. return err;
  1855. }
  1856. /* Get available resource counts
  1857. */
  1858. enic_get_res_counts(enic);
  1859. /* Set interrupt mode based on resource counts and system
  1860. * capabilities
  1861. */
  1862. err = enic_set_intr_mode(enic);
  1863. if (err) {
  1864. dev_err(dev, "Failed to set intr mode based on resource "
  1865. "counts and system capabilities, aborting\n");
  1866. return err;
  1867. }
  1868. /* Allocate and configure vNIC resources
  1869. */
  1870. err = enic_alloc_vnic_resources(enic);
  1871. if (err) {
  1872. dev_err(dev, "Failed to alloc vNIC resources, aborting\n");
  1873. goto err_out_free_vnic_resources;
  1874. }
  1875. enic_init_vnic_resources(enic);
  1876. err = enic_set_rss_nic_cfg(enic);
  1877. if (err) {
  1878. dev_err(dev, "Failed to config nic, aborting\n");
  1879. goto err_out_free_vnic_resources;
  1880. }
  1881. switch (vnic_dev_get_intr_mode(enic->vdev)) {
  1882. default:
  1883. netif_napi_add(netdev, &enic->napi[0], enic_poll, 64);
  1884. napi_hash_add(&enic->napi[0]);
  1885. break;
  1886. case VNIC_DEV_INTR_MODE_MSIX:
  1887. for (i = 0; i < enic->rq_count; i++) {
  1888. netif_napi_add(netdev, &enic->napi[i],
  1889. enic_poll_msix_rq, NAPI_POLL_WEIGHT);
  1890. napi_hash_add(&enic->napi[i]);
  1891. }
  1892. for (i = 0; i < enic->wq_count; i++)
  1893. netif_napi_add(netdev, &enic->napi[enic_cq_wq(enic, i)],
  1894. enic_poll_msix_wq, NAPI_POLL_WEIGHT);
  1895. break;
  1896. }
  1897. return 0;
  1898. err_out_free_vnic_resources:
  1899. enic_clear_intr_mode(enic);
  1900. enic_free_vnic_resources(enic);
  1901. return err;
  1902. }
  1903. static void enic_iounmap(struct enic *enic)
  1904. {
  1905. unsigned int i;
  1906. for (i = 0; i < ARRAY_SIZE(enic->bar); i++)
  1907. if (enic->bar[i].vaddr)
  1908. iounmap(enic->bar[i].vaddr);
  1909. }
  1910. static int enic_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1911. {
  1912. struct device *dev = &pdev->dev;
  1913. struct net_device *netdev;
  1914. struct enic *enic;
  1915. int using_dac = 0;
  1916. unsigned int i;
  1917. int err;
  1918. #ifdef CONFIG_PCI_IOV
  1919. int pos = 0;
  1920. #endif
  1921. int num_pps = 1;
  1922. /* Allocate net device structure and initialize. Private
  1923. * instance data is initialized to zero.
  1924. */
  1925. netdev = alloc_etherdev_mqs(sizeof(struct enic),
  1926. ENIC_RQ_MAX, ENIC_WQ_MAX);
  1927. if (!netdev)
  1928. return -ENOMEM;
  1929. pci_set_drvdata(pdev, netdev);
  1930. SET_NETDEV_DEV(netdev, &pdev->dev);
  1931. enic = netdev_priv(netdev);
  1932. enic->netdev = netdev;
  1933. enic->pdev = pdev;
  1934. /* Setup PCI resources
  1935. */
  1936. err = pci_enable_device_mem(pdev);
  1937. if (err) {
  1938. dev_err(dev, "Cannot enable PCI device, aborting\n");
  1939. goto err_out_free_netdev;
  1940. }
  1941. err = pci_request_regions(pdev, DRV_NAME);
  1942. if (err) {
  1943. dev_err(dev, "Cannot request PCI regions, aborting\n");
  1944. goto err_out_disable_device;
  1945. }
  1946. pci_set_master(pdev);
  1947. /* Query PCI controller on system for DMA addressing
  1948. * limitation for the device. Try 64-bit first, and
  1949. * fail to 32-bit.
  1950. */
  1951. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1952. if (err) {
  1953. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1954. if (err) {
  1955. dev_err(dev, "No usable DMA configuration, aborting\n");
  1956. goto err_out_release_regions;
  1957. }
  1958. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1959. if (err) {
  1960. dev_err(dev, "Unable to obtain %u-bit DMA "
  1961. "for consistent allocations, aborting\n", 32);
  1962. goto err_out_release_regions;
  1963. }
  1964. } else {
  1965. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1966. if (err) {
  1967. dev_err(dev, "Unable to obtain %u-bit DMA "
  1968. "for consistent allocations, aborting\n", 64);
  1969. goto err_out_release_regions;
  1970. }
  1971. using_dac = 1;
  1972. }
  1973. /* Map vNIC resources from BAR0-5
  1974. */
  1975. for (i = 0; i < ARRAY_SIZE(enic->bar); i++) {
  1976. if (!(pci_resource_flags(pdev, i) & IORESOURCE_MEM))
  1977. continue;
  1978. enic->bar[i].len = pci_resource_len(pdev, i);
  1979. enic->bar[i].vaddr = pci_iomap(pdev, i, enic->bar[i].len);
  1980. if (!enic->bar[i].vaddr) {
  1981. dev_err(dev, "Cannot memory-map BAR %d, aborting\n", i);
  1982. err = -ENODEV;
  1983. goto err_out_iounmap;
  1984. }
  1985. enic->bar[i].bus_addr = pci_resource_start(pdev, i);
  1986. }
  1987. /* Register vNIC device
  1988. */
  1989. enic->vdev = vnic_dev_register(NULL, enic, pdev, enic->bar,
  1990. ARRAY_SIZE(enic->bar));
  1991. if (!enic->vdev) {
  1992. dev_err(dev, "vNIC registration failed, aborting\n");
  1993. err = -ENODEV;
  1994. goto err_out_iounmap;
  1995. }
  1996. #ifdef CONFIG_PCI_IOV
  1997. /* Get number of subvnics */
  1998. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
  1999. if (pos) {
  2000. pci_read_config_word(pdev, pos + PCI_SRIOV_TOTAL_VF,
  2001. &enic->num_vfs);
  2002. if (enic->num_vfs) {
  2003. err = pci_enable_sriov(pdev, enic->num_vfs);
  2004. if (err) {
  2005. dev_err(dev, "SRIOV enable failed, aborting."
  2006. " pci_enable_sriov() returned %d\n",
  2007. err);
  2008. goto err_out_vnic_unregister;
  2009. }
  2010. enic->priv_flags |= ENIC_SRIOV_ENABLED;
  2011. num_pps = enic->num_vfs;
  2012. }
  2013. }
  2014. #endif
  2015. /* Allocate structure for port profiles */
  2016. enic->pp = kcalloc(num_pps, sizeof(*enic->pp), GFP_KERNEL);
  2017. if (!enic->pp) {
  2018. err = -ENOMEM;
  2019. goto err_out_disable_sriov_pp;
  2020. }
  2021. /* Issue device open to get device in known state
  2022. */
  2023. err = enic_dev_open(enic);
  2024. if (err) {
  2025. dev_err(dev, "vNIC dev open failed, aborting\n");
  2026. goto err_out_disable_sriov;
  2027. }
  2028. /* Setup devcmd lock
  2029. */
  2030. spin_lock_init(&enic->devcmd_lock);
  2031. spin_lock_init(&enic->enic_api_lock);
  2032. /*
  2033. * Set ingress vlan rewrite mode before vnic initialization
  2034. */
  2035. err = enic_dev_set_ig_vlan_rewrite_mode(enic);
  2036. if (err) {
  2037. dev_err(dev,
  2038. "Failed to set ingress vlan rewrite mode, aborting.\n");
  2039. goto err_out_dev_close;
  2040. }
  2041. /* Issue device init to initialize the vnic-to-switch link.
  2042. * We'll start with carrier off and wait for link UP
  2043. * notification later to turn on carrier. We don't need
  2044. * to wait here for the vnic-to-switch link initialization
  2045. * to complete; link UP notification is the indication that
  2046. * the process is complete.
  2047. */
  2048. netif_carrier_off(netdev);
  2049. /* Do not call dev_init for a dynamic vnic.
  2050. * For a dynamic vnic, init_prov_info will be
  2051. * called later by an upper layer.
  2052. */
  2053. if (!enic_is_dynamic(enic)) {
  2054. err = vnic_dev_init(enic->vdev, 0);
  2055. if (err) {
  2056. dev_err(dev, "vNIC dev init failed, aborting\n");
  2057. goto err_out_dev_close;
  2058. }
  2059. }
  2060. err = enic_dev_init(enic);
  2061. if (err) {
  2062. dev_err(dev, "Device initialization failed, aborting\n");
  2063. goto err_out_dev_close;
  2064. }
  2065. netif_set_real_num_tx_queues(netdev, enic->wq_count);
  2066. netif_set_real_num_rx_queues(netdev, enic->rq_count);
  2067. /* Setup notification timer, HW reset task, and wq locks
  2068. */
  2069. init_timer(&enic->notify_timer);
  2070. enic->notify_timer.function = enic_notify_timer;
  2071. enic->notify_timer.data = (unsigned long)enic;
  2072. enic_set_rx_coal_setting(enic);
  2073. INIT_WORK(&enic->reset, enic_reset);
  2074. INIT_WORK(&enic->change_mtu_work, enic_change_mtu_work);
  2075. for (i = 0; i < enic->wq_count; i++)
  2076. spin_lock_init(&enic->wq_lock[i]);
  2077. /* Register net device
  2078. */
  2079. enic->port_mtu = enic->config.mtu;
  2080. (void)enic_change_mtu(netdev, enic->port_mtu);
  2081. err = enic_set_mac_addr(netdev, enic->mac_addr);
  2082. if (err) {
  2083. dev_err(dev, "Invalid MAC address, aborting\n");
  2084. goto err_out_dev_deinit;
  2085. }
  2086. enic->tx_coalesce_usecs = enic->config.intr_timer_usec;
  2087. /* rx coalesce time already got initialized. This gets used
  2088. * if adaptive coal is turned off
  2089. */
  2090. enic->rx_coalesce_usecs = enic->tx_coalesce_usecs;
  2091. if (enic_is_dynamic(enic) || enic_is_sriov_vf(enic))
  2092. netdev->netdev_ops = &enic_netdev_dynamic_ops;
  2093. else
  2094. netdev->netdev_ops = &enic_netdev_ops;
  2095. netdev->watchdog_timeo = 2 * HZ;
  2096. enic_set_ethtool_ops(netdev);
  2097. netdev->features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  2098. if (ENIC_SETTING(enic, LOOP)) {
  2099. netdev->features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  2100. enic->loop_enable = 1;
  2101. enic->loop_tag = enic->config.loop_tag;
  2102. dev_info(dev, "loopback tag=0x%04x\n", enic->loop_tag);
  2103. }
  2104. if (ENIC_SETTING(enic, TXCSUM))
  2105. netdev->hw_features |= NETIF_F_SG | NETIF_F_HW_CSUM;
  2106. if (ENIC_SETTING(enic, TSO))
  2107. netdev->hw_features |= NETIF_F_TSO |
  2108. NETIF_F_TSO6 | NETIF_F_TSO_ECN;
  2109. if (ENIC_SETTING(enic, RSS))
  2110. netdev->hw_features |= NETIF_F_RXHASH;
  2111. if (ENIC_SETTING(enic, RXCSUM))
  2112. netdev->hw_features |= NETIF_F_RXCSUM;
  2113. netdev->features |= netdev->hw_features;
  2114. #ifdef CONFIG_RFS_ACCEL
  2115. netdev->hw_features |= NETIF_F_NTUPLE;
  2116. #endif
  2117. if (using_dac)
  2118. netdev->features |= NETIF_F_HIGHDMA;
  2119. netdev->priv_flags |= IFF_UNICAST_FLT;
  2120. err = register_netdev(netdev);
  2121. if (err) {
  2122. dev_err(dev, "Cannot register net device, aborting\n");
  2123. goto err_out_dev_deinit;
  2124. }
  2125. enic->rx_copybreak = RX_COPYBREAK_DEFAULT;
  2126. return 0;
  2127. err_out_dev_deinit:
  2128. enic_dev_deinit(enic);
  2129. err_out_dev_close:
  2130. vnic_dev_close(enic->vdev);
  2131. err_out_disable_sriov:
  2132. kfree(enic->pp);
  2133. err_out_disable_sriov_pp:
  2134. #ifdef CONFIG_PCI_IOV
  2135. if (enic_sriov_enabled(enic)) {
  2136. pci_disable_sriov(pdev);
  2137. enic->priv_flags &= ~ENIC_SRIOV_ENABLED;
  2138. }
  2139. err_out_vnic_unregister:
  2140. #endif
  2141. vnic_dev_unregister(enic->vdev);
  2142. err_out_iounmap:
  2143. enic_iounmap(enic);
  2144. err_out_release_regions:
  2145. pci_release_regions(pdev);
  2146. err_out_disable_device:
  2147. pci_disable_device(pdev);
  2148. err_out_free_netdev:
  2149. free_netdev(netdev);
  2150. return err;
  2151. }
  2152. static void enic_remove(struct pci_dev *pdev)
  2153. {
  2154. struct net_device *netdev = pci_get_drvdata(pdev);
  2155. if (netdev) {
  2156. struct enic *enic = netdev_priv(netdev);
  2157. cancel_work_sync(&enic->reset);
  2158. cancel_work_sync(&enic->change_mtu_work);
  2159. unregister_netdev(netdev);
  2160. enic_dev_deinit(enic);
  2161. vnic_dev_close(enic->vdev);
  2162. #ifdef CONFIG_PCI_IOV
  2163. if (enic_sriov_enabled(enic)) {
  2164. pci_disable_sriov(pdev);
  2165. enic->priv_flags &= ~ENIC_SRIOV_ENABLED;
  2166. }
  2167. #endif
  2168. kfree(enic->pp);
  2169. vnic_dev_unregister(enic->vdev);
  2170. enic_iounmap(enic);
  2171. pci_release_regions(pdev);
  2172. pci_disable_device(pdev);
  2173. free_netdev(netdev);
  2174. }
  2175. }
  2176. static struct pci_driver enic_driver = {
  2177. .name = DRV_NAME,
  2178. .id_table = enic_id_table,
  2179. .probe = enic_probe,
  2180. .remove = enic_remove,
  2181. };
  2182. static int __init enic_init_module(void)
  2183. {
  2184. pr_info("%s, ver %s\n", DRV_DESCRIPTION, DRV_VERSION);
  2185. return pci_register_driver(&enic_driver);
  2186. }
  2187. static void __exit enic_cleanup_module(void)
  2188. {
  2189. pci_unregister_driver(&enic_driver);
  2190. }
  2191. module_init(enic_init_module);
  2192. module_exit(enic_cleanup_module);