ispcsi2.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319
  1. /*
  2. * ispcsi2.c
  3. *
  4. * TI OMAP3 ISP - CSI2 module
  5. *
  6. * Copyright (C) 2010 Nokia Corporation
  7. * Copyright (C) 2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/delay.h>
  17. #include <media/v4l2-common.h>
  18. #include <linux/v4l2-mediabus.h>
  19. #include <linux/mm.h>
  20. #include "isp.h"
  21. #include "ispreg.h"
  22. #include "ispcsi2.h"
  23. /*
  24. * csi2_if_enable - Enable CSI2 Receiver interface.
  25. * @enable: enable flag
  26. *
  27. */
  28. static void csi2_if_enable(struct isp_device *isp,
  29. struct isp_csi2_device *csi2, u8 enable)
  30. {
  31. struct isp_csi2_ctrl_cfg *currctrl = &csi2->ctrl;
  32. isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_CTRL, ISPCSI2_CTRL_IF_EN,
  33. enable ? ISPCSI2_CTRL_IF_EN : 0);
  34. currctrl->if_enable = enable;
  35. }
  36. /*
  37. * csi2_recv_config - CSI2 receiver module configuration.
  38. * @currctrl: isp_csi2_ctrl_cfg structure
  39. *
  40. */
  41. static void csi2_recv_config(struct isp_device *isp,
  42. struct isp_csi2_device *csi2,
  43. struct isp_csi2_ctrl_cfg *currctrl)
  44. {
  45. u32 reg;
  46. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTRL);
  47. if (currctrl->frame_mode)
  48. reg |= ISPCSI2_CTRL_FRAME;
  49. else
  50. reg &= ~ISPCSI2_CTRL_FRAME;
  51. if (currctrl->vp_clk_enable)
  52. reg |= ISPCSI2_CTRL_VP_CLK_EN;
  53. else
  54. reg &= ~ISPCSI2_CTRL_VP_CLK_EN;
  55. if (currctrl->vp_only_enable)
  56. reg |= ISPCSI2_CTRL_VP_ONLY_EN;
  57. else
  58. reg &= ~ISPCSI2_CTRL_VP_ONLY_EN;
  59. reg &= ~ISPCSI2_CTRL_VP_OUT_CTRL_MASK;
  60. reg |= currctrl->vp_out_ctrl << ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT;
  61. if (currctrl->ecc_enable)
  62. reg |= ISPCSI2_CTRL_ECC_EN;
  63. else
  64. reg &= ~ISPCSI2_CTRL_ECC_EN;
  65. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTRL);
  66. }
  67. static const unsigned int csi2_input_fmts[] = {
  68. V4L2_MBUS_FMT_SGRBG10_1X10,
  69. V4L2_MBUS_FMT_SGRBG10_DPCM8_1X8,
  70. V4L2_MBUS_FMT_SRGGB10_1X10,
  71. V4L2_MBUS_FMT_SRGGB10_DPCM8_1X8,
  72. V4L2_MBUS_FMT_SBGGR10_1X10,
  73. V4L2_MBUS_FMT_SBGGR10_DPCM8_1X8,
  74. V4L2_MBUS_FMT_SGBRG10_1X10,
  75. V4L2_MBUS_FMT_SGBRG10_DPCM8_1X8,
  76. V4L2_MBUS_FMT_YUYV8_2X8,
  77. };
  78. /* To set the format on the CSI2 requires a mapping function that takes
  79. * the following inputs:
  80. * - 3 different formats (at this time)
  81. * - 2 destinations (mem, vp+mem) (vp only handled separately)
  82. * - 2 decompression options (on, off)
  83. * - 2 isp revisions (certain format must be handled differently on OMAP3630)
  84. * Output should be CSI2 frame format code
  85. * Array indices as follows: [format][dest][decompr][is_3630]
  86. * Not all combinations are valid. 0 means invalid.
  87. */
  88. static const u16 __csi2_fmt_map[3][2][2][2] = {
  89. /* RAW10 formats */
  90. {
  91. /* Output to memory */
  92. {
  93. /* No DPCM decompression */
  94. { CSI2_PIX_FMT_RAW10_EXP16, CSI2_PIX_FMT_RAW10_EXP16 },
  95. /* DPCM decompression */
  96. { 0, 0 },
  97. },
  98. /* Output to both */
  99. {
  100. /* No DPCM decompression */
  101. { CSI2_PIX_FMT_RAW10_EXP16_VP,
  102. CSI2_PIX_FMT_RAW10_EXP16_VP },
  103. /* DPCM decompression */
  104. { 0, 0 },
  105. },
  106. },
  107. /* RAW10 DPCM8 formats */
  108. {
  109. /* Output to memory */
  110. {
  111. /* No DPCM decompression */
  112. { CSI2_PIX_FMT_RAW8, CSI2_USERDEF_8BIT_DATA1 },
  113. /* DPCM decompression */
  114. { CSI2_PIX_FMT_RAW8_DPCM10_EXP16,
  115. CSI2_USERDEF_8BIT_DATA1_DPCM10 },
  116. },
  117. /* Output to both */
  118. {
  119. /* No DPCM decompression */
  120. { CSI2_PIX_FMT_RAW8_VP,
  121. CSI2_PIX_FMT_RAW8_VP },
  122. /* DPCM decompression */
  123. { CSI2_PIX_FMT_RAW8_DPCM10_VP,
  124. CSI2_USERDEF_8BIT_DATA1_DPCM10_VP },
  125. },
  126. },
  127. /* YUYV8 2X8 formats */
  128. {
  129. /* Output to memory */
  130. {
  131. /* No DPCM decompression */
  132. { CSI2_PIX_FMT_YUV422_8BIT,
  133. CSI2_PIX_FMT_YUV422_8BIT },
  134. /* DPCM decompression */
  135. { 0, 0 },
  136. },
  137. /* Output to both */
  138. {
  139. /* No DPCM decompression */
  140. { CSI2_PIX_FMT_YUV422_8BIT_VP,
  141. CSI2_PIX_FMT_YUV422_8BIT_VP },
  142. /* DPCM decompression */
  143. { 0, 0 },
  144. },
  145. },
  146. };
  147. /*
  148. * csi2_ctx_map_format - Map CSI2 sink media bus format to CSI2 format ID
  149. * @csi2: ISP CSI2 device
  150. *
  151. * Returns CSI2 physical format id
  152. */
  153. static u16 csi2_ctx_map_format(struct isp_csi2_device *csi2)
  154. {
  155. const struct v4l2_mbus_framefmt *fmt = &csi2->formats[CSI2_PAD_SINK];
  156. int fmtidx, destidx, is_3630;
  157. switch (fmt->code) {
  158. case V4L2_MBUS_FMT_SGRBG10_1X10:
  159. case V4L2_MBUS_FMT_SRGGB10_1X10:
  160. case V4L2_MBUS_FMT_SBGGR10_1X10:
  161. case V4L2_MBUS_FMT_SGBRG10_1X10:
  162. fmtidx = 0;
  163. break;
  164. case V4L2_MBUS_FMT_SGRBG10_DPCM8_1X8:
  165. case V4L2_MBUS_FMT_SRGGB10_DPCM8_1X8:
  166. case V4L2_MBUS_FMT_SBGGR10_DPCM8_1X8:
  167. case V4L2_MBUS_FMT_SGBRG10_DPCM8_1X8:
  168. fmtidx = 1;
  169. break;
  170. case V4L2_MBUS_FMT_YUYV8_2X8:
  171. fmtidx = 2;
  172. break;
  173. default:
  174. WARN(1, KERN_ERR "CSI2: pixel format %08x unsupported!\n",
  175. fmt->code);
  176. return 0;
  177. }
  178. if (!(csi2->output & CSI2_OUTPUT_CCDC) &&
  179. !(csi2->output & CSI2_OUTPUT_MEMORY)) {
  180. /* Neither output enabled is a valid combination */
  181. return CSI2_PIX_FMT_OTHERS;
  182. }
  183. /* If we need to skip frames at the beginning of the stream disable the
  184. * video port to avoid sending the skipped frames to the CCDC.
  185. */
  186. destidx = csi2->frame_skip ? 0 : !!(csi2->output & CSI2_OUTPUT_CCDC);
  187. is_3630 = csi2->isp->revision == ISP_REVISION_15_0;
  188. return __csi2_fmt_map[fmtidx][destidx][csi2->dpcm_decompress][is_3630];
  189. }
  190. /*
  191. * csi2_set_outaddr - Set memory address to save output image
  192. * @csi2: Pointer to ISP CSI2a device.
  193. * @addr: ISP MMU Mapped 32-bit memory address aligned on 32 byte boundary.
  194. *
  195. * Sets the memory address where the output will be saved.
  196. *
  197. * Returns 0 if successful, or -EINVAL if the address is not in the 32 byte
  198. * boundary.
  199. */
  200. static void csi2_set_outaddr(struct isp_csi2_device *csi2, u32 addr)
  201. {
  202. struct isp_device *isp = csi2->isp;
  203. struct isp_csi2_ctx_cfg *ctx = &csi2->contexts[0];
  204. ctx->ping_addr = addr;
  205. ctx->pong_addr = addr;
  206. isp_reg_writel(isp, ctx->ping_addr,
  207. csi2->regs1, ISPCSI2_CTX_DAT_PING_ADDR(ctx->ctxnum));
  208. isp_reg_writel(isp, ctx->pong_addr,
  209. csi2->regs1, ISPCSI2_CTX_DAT_PONG_ADDR(ctx->ctxnum));
  210. }
  211. /*
  212. * is_usr_def_mapping - Checks whether USER_DEF_MAPPING should
  213. * be enabled by CSI2.
  214. * @format_id: mapped format id
  215. *
  216. */
  217. static inline int is_usr_def_mapping(u32 format_id)
  218. {
  219. return (format_id & 0x40) ? 1 : 0;
  220. }
  221. /*
  222. * csi2_ctx_enable - Enable specified CSI2 context
  223. * @ctxnum: Context number, valid between 0 and 7 values.
  224. * @enable: enable
  225. *
  226. */
  227. static void csi2_ctx_enable(struct isp_device *isp,
  228. struct isp_csi2_device *csi2, u8 ctxnum, u8 enable)
  229. {
  230. struct isp_csi2_ctx_cfg *ctx = &csi2->contexts[ctxnum];
  231. unsigned int skip = 0;
  232. u32 reg;
  233. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL1(ctxnum));
  234. if (enable) {
  235. if (csi2->frame_skip)
  236. skip = csi2->frame_skip;
  237. else if (csi2->output & CSI2_OUTPUT_MEMORY)
  238. skip = 1;
  239. reg &= ~ISPCSI2_CTX_CTRL1_COUNT_MASK;
  240. reg |= ISPCSI2_CTX_CTRL1_COUNT_UNLOCK
  241. | (skip << ISPCSI2_CTX_CTRL1_COUNT_SHIFT)
  242. | ISPCSI2_CTX_CTRL1_CTX_EN;
  243. } else {
  244. reg &= ~ISPCSI2_CTX_CTRL1_CTX_EN;
  245. }
  246. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL1(ctxnum));
  247. ctx->enabled = enable;
  248. }
  249. /*
  250. * csi2_ctx_config - CSI2 context configuration.
  251. * @ctx: context configuration
  252. *
  253. */
  254. static void csi2_ctx_config(struct isp_device *isp,
  255. struct isp_csi2_device *csi2,
  256. struct isp_csi2_ctx_cfg *ctx)
  257. {
  258. u32 reg;
  259. /* Set up CSI2_CTx_CTRL1 */
  260. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL1(ctx->ctxnum));
  261. if (ctx->eof_enabled)
  262. reg |= ISPCSI2_CTX_CTRL1_EOF_EN;
  263. else
  264. reg &= ~ISPCSI2_CTX_CTRL1_EOF_EN;
  265. if (ctx->eol_enabled)
  266. reg |= ISPCSI2_CTX_CTRL1_EOL_EN;
  267. else
  268. reg &= ~ISPCSI2_CTX_CTRL1_EOL_EN;
  269. if (ctx->checksum_enabled)
  270. reg |= ISPCSI2_CTX_CTRL1_CS_EN;
  271. else
  272. reg &= ~ISPCSI2_CTX_CTRL1_CS_EN;
  273. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL1(ctx->ctxnum));
  274. /* Set up CSI2_CTx_CTRL2 */
  275. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL2(ctx->ctxnum));
  276. reg &= ~(ISPCSI2_CTX_CTRL2_VIRTUAL_ID_MASK);
  277. reg |= ctx->virtual_id << ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT;
  278. reg &= ~(ISPCSI2_CTX_CTRL2_FORMAT_MASK);
  279. reg |= ctx->format_id << ISPCSI2_CTX_CTRL2_FORMAT_SHIFT;
  280. if (ctx->dpcm_decompress) {
  281. if (ctx->dpcm_predictor)
  282. reg |= ISPCSI2_CTX_CTRL2_DPCM_PRED;
  283. else
  284. reg &= ~ISPCSI2_CTX_CTRL2_DPCM_PRED;
  285. }
  286. if (is_usr_def_mapping(ctx->format_id)) {
  287. reg &= ~ISPCSI2_CTX_CTRL2_USER_DEF_MAP_MASK;
  288. reg |= 2 << ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT;
  289. }
  290. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL2(ctx->ctxnum));
  291. /* Set up CSI2_CTx_CTRL3 */
  292. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_CTRL3(ctx->ctxnum));
  293. reg &= ~(ISPCSI2_CTX_CTRL3_ALPHA_MASK);
  294. reg |= (ctx->alpha << ISPCSI2_CTX_CTRL3_ALPHA_SHIFT);
  295. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_CTX_CTRL3(ctx->ctxnum));
  296. /* Set up CSI2_CTx_DAT_OFST */
  297. reg = isp_reg_readl(isp, csi2->regs1,
  298. ISPCSI2_CTX_DAT_OFST(ctx->ctxnum));
  299. reg &= ~ISPCSI2_CTX_DAT_OFST_OFST_MASK;
  300. reg |= ctx->data_offset << ISPCSI2_CTX_DAT_OFST_OFST_SHIFT;
  301. isp_reg_writel(isp, reg, csi2->regs1,
  302. ISPCSI2_CTX_DAT_OFST(ctx->ctxnum));
  303. isp_reg_writel(isp, ctx->ping_addr,
  304. csi2->regs1, ISPCSI2_CTX_DAT_PING_ADDR(ctx->ctxnum));
  305. isp_reg_writel(isp, ctx->pong_addr,
  306. csi2->regs1, ISPCSI2_CTX_DAT_PONG_ADDR(ctx->ctxnum));
  307. }
  308. /*
  309. * csi2_timing_config - CSI2 timing configuration.
  310. * @timing: csi2_timing_cfg structure
  311. */
  312. static void csi2_timing_config(struct isp_device *isp,
  313. struct isp_csi2_device *csi2,
  314. struct isp_csi2_timing_cfg *timing)
  315. {
  316. u32 reg;
  317. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_TIMING);
  318. if (timing->force_rx_mode)
  319. reg |= ISPCSI2_TIMING_FORCE_RX_MODE_IO(timing->ionum);
  320. else
  321. reg &= ~ISPCSI2_TIMING_FORCE_RX_MODE_IO(timing->ionum);
  322. if (timing->stop_state_16x)
  323. reg |= ISPCSI2_TIMING_STOP_STATE_X16_IO(timing->ionum);
  324. else
  325. reg &= ~ISPCSI2_TIMING_STOP_STATE_X16_IO(timing->ionum);
  326. if (timing->stop_state_4x)
  327. reg |= ISPCSI2_TIMING_STOP_STATE_X4_IO(timing->ionum);
  328. else
  329. reg &= ~ISPCSI2_TIMING_STOP_STATE_X4_IO(timing->ionum);
  330. reg &= ~ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_MASK(timing->ionum);
  331. reg |= timing->stop_state_counter <<
  332. ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(timing->ionum);
  333. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_TIMING);
  334. }
  335. /*
  336. * csi2_irq_ctx_set - Enables CSI2 Context IRQs.
  337. * @enable: Enable/disable CSI2 Context interrupts
  338. */
  339. static void csi2_irq_ctx_set(struct isp_device *isp,
  340. struct isp_csi2_device *csi2, int enable)
  341. {
  342. int i;
  343. for (i = 0; i < 8; i++) {
  344. isp_reg_writel(isp, ISPCSI2_CTX_IRQSTATUS_FE_IRQ, csi2->regs1,
  345. ISPCSI2_CTX_IRQSTATUS(i));
  346. if (enable)
  347. isp_reg_set(isp, csi2->regs1, ISPCSI2_CTX_IRQENABLE(i),
  348. ISPCSI2_CTX_IRQSTATUS_FE_IRQ);
  349. else
  350. isp_reg_clr(isp, csi2->regs1, ISPCSI2_CTX_IRQENABLE(i),
  351. ISPCSI2_CTX_IRQSTATUS_FE_IRQ);
  352. }
  353. }
  354. /*
  355. * csi2_irq_complexio1_set - Enables CSI2 ComplexIO IRQs.
  356. * @enable: Enable/disable CSI2 ComplexIO #1 interrupts
  357. */
  358. static void csi2_irq_complexio1_set(struct isp_device *isp,
  359. struct isp_csi2_device *csi2, int enable)
  360. {
  361. u32 reg;
  362. reg = ISPCSI2_PHY_IRQENABLE_STATEALLULPMEXIT |
  363. ISPCSI2_PHY_IRQENABLE_STATEALLULPMENTER |
  364. ISPCSI2_PHY_IRQENABLE_STATEULPM5 |
  365. ISPCSI2_PHY_IRQENABLE_ERRCONTROL5 |
  366. ISPCSI2_PHY_IRQENABLE_ERRESC5 |
  367. ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS5 |
  368. ISPCSI2_PHY_IRQENABLE_ERRSOTHS5 |
  369. ISPCSI2_PHY_IRQENABLE_STATEULPM4 |
  370. ISPCSI2_PHY_IRQENABLE_ERRCONTROL4 |
  371. ISPCSI2_PHY_IRQENABLE_ERRESC4 |
  372. ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS4 |
  373. ISPCSI2_PHY_IRQENABLE_ERRSOTHS4 |
  374. ISPCSI2_PHY_IRQENABLE_STATEULPM3 |
  375. ISPCSI2_PHY_IRQENABLE_ERRCONTROL3 |
  376. ISPCSI2_PHY_IRQENABLE_ERRESC3 |
  377. ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS3 |
  378. ISPCSI2_PHY_IRQENABLE_ERRSOTHS3 |
  379. ISPCSI2_PHY_IRQENABLE_STATEULPM2 |
  380. ISPCSI2_PHY_IRQENABLE_ERRCONTROL2 |
  381. ISPCSI2_PHY_IRQENABLE_ERRESC2 |
  382. ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS2 |
  383. ISPCSI2_PHY_IRQENABLE_ERRSOTHS2 |
  384. ISPCSI2_PHY_IRQENABLE_STATEULPM1 |
  385. ISPCSI2_PHY_IRQENABLE_ERRCONTROL1 |
  386. ISPCSI2_PHY_IRQENABLE_ERRESC1 |
  387. ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS1 |
  388. ISPCSI2_PHY_IRQENABLE_ERRSOTHS1;
  389. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_PHY_IRQSTATUS);
  390. if (enable)
  391. reg |= isp_reg_readl(isp, csi2->regs1, ISPCSI2_PHY_IRQENABLE);
  392. else
  393. reg = 0;
  394. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_PHY_IRQENABLE);
  395. }
  396. /*
  397. * csi2_irq_status_set - Enables CSI2 Status IRQs.
  398. * @enable: Enable/disable CSI2 Status interrupts
  399. */
  400. static void csi2_irq_status_set(struct isp_device *isp,
  401. struct isp_csi2_device *csi2, int enable)
  402. {
  403. u32 reg;
  404. reg = ISPCSI2_IRQSTATUS_OCP_ERR_IRQ |
  405. ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ |
  406. ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ |
  407. ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ |
  408. ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ |
  409. ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ |
  410. ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ |
  411. ISPCSI2_IRQSTATUS_CONTEXT(0);
  412. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_IRQSTATUS);
  413. if (enable)
  414. reg |= isp_reg_readl(isp, csi2->regs1, ISPCSI2_IRQENABLE);
  415. else
  416. reg = 0;
  417. isp_reg_writel(isp, reg, csi2->regs1, ISPCSI2_IRQENABLE);
  418. }
  419. /*
  420. * omap3isp_csi2_reset - Resets the CSI2 module.
  421. *
  422. * Must be called with the phy lock held.
  423. *
  424. * Returns 0 if successful, or -EBUSY if power command didn't respond.
  425. */
  426. int omap3isp_csi2_reset(struct isp_csi2_device *csi2)
  427. {
  428. struct isp_device *isp = csi2->isp;
  429. u8 soft_reset_retries = 0;
  430. u32 reg;
  431. int i;
  432. if (!csi2->available)
  433. return -ENODEV;
  434. if (csi2->phy->phy_in_use)
  435. return -EBUSY;
  436. isp_reg_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
  437. ISPCSI2_SYSCONFIG_SOFT_RESET);
  438. do {
  439. reg = isp_reg_readl(isp, csi2->regs1, ISPCSI2_SYSSTATUS) &
  440. ISPCSI2_SYSSTATUS_RESET_DONE;
  441. if (reg == ISPCSI2_SYSSTATUS_RESET_DONE)
  442. break;
  443. soft_reset_retries++;
  444. if (soft_reset_retries < 5)
  445. udelay(100);
  446. } while (soft_reset_retries < 5);
  447. if (soft_reset_retries == 5) {
  448. dev_err(isp->dev, "CSI2: Soft reset try count exceeded!\n");
  449. return -EBUSY;
  450. }
  451. if (isp->revision == ISP_REVISION_15_0)
  452. isp_reg_set(isp, csi2->regs1, ISPCSI2_PHY_CFG,
  453. ISPCSI2_PHY_CFG_RESET_CTRL);
  454. i = 100;
  455. do {
  456. reg = isp_reg_readl(isp, csi2->phy->phy_regs, ISPCSIPHY_REG1)
  457. & ISPCSIPHY_REG1_RESET_DONE_CTRLCLK;
  458. if (reg == ISPCSIPHY_REG1_RESET_DONE_CTRLCLK)
  459. break;
  460. udelay(100);
  461. } while (--i > 0);
  462. if (i == 0) {
  463. dev_err(isp->dev,
  464. "CSI2: Reset for CSI2_96M_FCLK domain Failed!\n");
  465. return -EBUSY;
  466. }
  467. if (isp->autoidle)
  468. isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
  469. ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK |
  470. ISPCSI2_SYSCONFIG_AUTO_IDLE,
  471. ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SMART |
  472. ((isp->revision == ISP_REVISION_15_0) ?
  473. ISPCSI2_SYSCONFIG_AUTO_IDLE : 0));
  474. else
  475. isp_reg_clr_set(isp, csi2->regs1, ISPCSI2_SYSCONFIG,
  476. ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK |
  477. ISPCSI2_SYSCONFIG_AUTO_IDLE,
  478. ISPCSI2_SYSCONFIG_MSTANDBY_MODE_NO);
  479. return 0;
  480. }
  481. static int csi2_configure(struct isp_csi2_device *csi2)
  482. {
  483. const struct isp_v4l2_subdevs_group *pdata;
  484. struct isp_device *isp = csi2->isp;
  485. struct isp_csi2_timing_cfg *timing = &csi2->timing[0];
  486. struct v4l2_subdev *sensor;
  487. struct media_pad *pad;
  488. /*
  489. * CSI2 fields that can be updated while the context has
  490. * been enabled or the interface has been enabled are not
  491. * updated dynamically currently. So we do not allow to
  492. * reconfigure if either has been enabled
  493. */
  494. if (csi2->contexts[0].enabled || csi2->ctrl.if_enable)
  495. return -EBUSY;
  496. pad = media_entity_remote_pad(&csi2->pads[CSI2_PAD_SINK]);
  497. sensor = media_entity_to_v4l2_subdev(pad->entity);
  498. pdata = sensor->host_priv;
  499. csi2->frame_skip = 0;
  500. v4l2_subdev_call(sensor, sensor, g_skip_frames, &csi2->frame_skip);
  501. csi2->ctrl.vp_out_ctrl = pdata->bus.csi2.vpclk_div;
  502. csi2->ctrl.frame_mode = ISP_CSI2_FRAME_IMMEDIATE;
  503. csi2->ctrl.ecc_enable = pdata->bus.csi2.crc;
  504. timing->ionum = 1;
  505. timing->force_rx_mode = 1;
  506. timing->stop_state_16x = 1;
  507. timing->stop_state_4x = 1;
  508. timing->stop_state_counter = 0x1FF;
  509. /*
  510. * The CSI2 receiver can't do any format conversion except DPCM
  511. * decompression, so every set_format call configures both pads
  512. * and enables DPCM decompression as a special case:
  513. */
  514. if (csi2->formats[CSI2_PAD_SINK].code !=
  515. csi2->formats[CSI2_PAD_SOURCE].code)
  516. csi2->dpcm_decompress = true;
  517. else
  518. csi2->dpcm_decompress = false;
  519. csi2->contexts[0].format_id = csi2_ctx_map_format(csi2);
  520. if (csi2->video_out.bpl_padding == 0)
  521. csi2->contexts[0].data_offset = 0;
  522. else
  523. csi2->contexts[0].data_offset = csi2->video_out.bpl_value;
  524. /*
  525. * Enable end of frame and end of line signals generation for
  526. * context 0. These signals are generated from CSI2 receiver to
  527. * qualify the last pixel of a frame and the last pixel of a line.
  528. * Without enabling the signals CSI2 receiver writes data to memory
  529. * beyond buffer size and/or data line offset is not handled correctly.
  530. */
  531. csi2->contexts[0].eof_enabled = 1;
  532. csi2->contexts[0].eol_enabled = 1;
  533. csi2_irq_complexio1_set(isp, csi2, 1);
  534. csi2_irq_ctx_set(isp, csi2, 1);
  535. csi2_irq_status_set(isp, csi2, 1);
  536. /* Set configuration (timings, format and links) */
  537. csi2_timing_config(isp, csi2, timing);
  538. csi2_recv_config(isp, csi2, &csi2->ctrl);
  539. csi2_ctx_config(isp, csi2, &csi2->contexts[0]);
  540. return 0;
  541. }
  542. /*
  543. * csi2_print_status - Prints CSI2 debug information.
  544. */
  545. #define CSI2_PRINT_REGISTER(isp, regs, name)\
  546. dev_dbg(isp->dev, "###CSI2 " #name "=0x%08x\n", \
  547. isp_reg_readl(isp, regs, ISPCSI2_##name))
  548. static void csi2_print_status(struct isp_csi2_device *csi2)
  549. {
  550. struct isp_device *isp = csi2->isp;
  551. if (!csi2->available)
  552. return;
  553. dev_dbg(isp->dev, "-------------CSI2 Register dump-------------\n");
  554. CSI2_PRINT_REGISTER(isp, csi2->regs1, SYSCONFIG);
  555. CSI2_PRINT_REGISTER(isp, csi2->regs1, SYSSTATUS);
  556. CSI2_PRINT_REGISTER(isp, csi2->regs1, IRQENABLE);
  557. CSI2_PRINT_REGISTER(isp, csi2->regs1, IRQSTATUS);
  558. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTRL);
  559. CSI2_PRINT_REGISTER(isp, csi2->regs1, DBG_H);
  560. CSI2_PRINT_REGISTER(isp, csi2->regs1, GNQ);
  561. CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_CFG);
  562. CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_IRQSTATUS);
  563. CSI2_PRINT_REGISTER(isp, csi2->regs1, SHORT_PACKET);
  564. CSI2_PRINT_REGISTER(isp, csi2->regs1, PHY_IRQENABLE);
  565. CSI2_PRINT_REGISTER(isp, csi2->regs1, DBG_P);
  566. CSI2_PRINT_REGISTER(isp, csi2->regs1, TIMING);
  567. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL1(0));
  568. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL2(0));
  569. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_OFST(0));
  570. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_PING_ADDR(0));
  571. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_DAT_PONG_ADDR(0));
  572. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_IRQENABLE(0));
  573. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_IRQSTATUS(0));
  574. CSI2_PRINT_REGISTER(isp, csi2->regs1, CTX_CTRL3(0));
  575. dev_dbg(isp->dev, "--------------------------------------------\n");
  576. }
  577. /* -----------------------------------------------------------------------------
  578. * Interrupt handling
  579. */
  580. /*
  581. * csi2_isr_buffer - Does buffer handling at end-of-frame
  582. * when writing to memory.
  583. */
  584. static void csi2_isr_buffer(struct isp_csi2_device *csi2)
  585. {
  586. struct isp_device *isp = csi2->isp;
  587. struct isp_buffer *buffer;
  588. csi2_ctx_enable(isp, csi2, 0, 0);
  589. buffer = omap3isp_video_buffer_next(&csi2->video_out);
  590. /*
  591. * Let video queue operation restart engine if there is an underrun
  592. * condition.
  593. */
  594. if (buffer == NULL)
  595. return;
  596. csi2_set_outaddr(csi2, buffer->dma);
  597. csi2_ctx_enable(isp, csi2, 0, 1);
  598. }
  599. static void csi2_isr_ctx(struct isp_csi2_device *csi2,
  600. struct isp_csi2_ctx_cfg *ctx)
  601. {
  602. struct isp_device *isp = csi2->isp;
  603. unsigned int n = ctx->ctxnum;
  604. u32 status;
  605. status = isp_reg_readl(isp, csi2->regs1, ISPCSI2_CTX_IRQSTATUS(n));
  606. isp_reg_writel(isp, status, csi2->regs1, ISPCSI2_CTX_IRQSTATUS(n));
  607. if (!(status & ISPCSI2_CTX_IRQSTATUS_FE_IRQ))
  608. return;
  609. /* Skip interrupts until we reach the frame skip count. The CSI2 will be
  610. * automatically disabled, as the frame skip count has been programmed
  611. * in the CSI2_CTx_CTRL1::COUNT field, so reenable it.
  612. *
  613. * It would have been nice to rely on the FRAME_NUMBER interrupt instead
  614. * but it turned out that the interrupt is only generated when the CSI2
  615. * writes to memory (the CSI2_CTx_CTRL1::COUNT field is decreased
  616. * correctly and reaches 0 when data is forwarded to the video port only
  617. * but no interrupt arrives). Maybe a CSI2 hardware bug.
  618. */
  619. if (csi2->frame_skip) {
  620. csi2->frame_skip--;
  621. if (csi2->frame_skip == 0) {
  622. ctx->format_id = csi2_ctx_map_format(csi2);
  623. csi2_ctx_config(isp, csi2, ctx);
  624. csi2_ctx_enable(isp, csi2, n, 1);
  625. }
  626. return;
  627. }
  628. if (csi2->output & CSI2_OUTPUT_MEMORY)
  629. csi2_isr_buffer(csi2);
  630. }
  631. /*
  632. * omap3isp_csi2_isr - CSI2 interrupt handling.
  633. */
  634. void omap3isp_csi2_isr(struct isp_csi2_device *csi2)
  635. {
  636. struct isp_pipeline *pipe = to_isp_pipeline(&csi2->subdev.entity);
  637. u32 csi2_irqstatus, cpxio1_irqstatus;
  638. struct isp_device *isp = csi2->isp;
  639. if (!csi2->available)
  640. return;
  641. csi2_irqstatus = isp_reg_readl(isp, csi2->regs1, ISPCSI2_IRQSTATUS);
  642. isp_reg_writel(isp, csi2_irqstatus, csi2->regs1, ISPCSI2_IRQSTATUS);
  643. /* Failure Cases */
  644. if (csi2_irqstatus & ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ) {
  645. cpxio1_irqstatus = isp_reg_readl(isp, csi2->regs1,
  646. ISPCSI2_PHY_IRQSTATUS);
  647. isp_reg_writel(isp, cpxio1_irqstatus,
  648. csi2->regs1, ISPCSI2_PHY_IRQSTATUS);
  649. dev_dbg(isp->dev, "CSI2: ComplexIO Error IRQ "
  650. "%x\n", cpxio1_irqstatus);
  651. pipe->error = true;
  652. }
  653. if (csi2_irqstatus & (ISPCSI2_IRQSTATUS_OCP_ERR_IRQ |
  654. ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ |
  655. ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ |
  656. ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ |
  657. ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ)) {
  658. dev_dbg(isp->dev, "CSI2 Err:"
  659. " OCP:%d,"
  660. " Short_pack:%d,"
  661. " ECC:%d,"
  662. " CPXIO2:%d,"
  663. " FIFO_OVF:%d,"
  664. "\n",
  665. (csi2_irqstatus &
  666. ISPCSI2_IRQSTATUS_OCP_ERR_IRQ) ? 1 : 0,
  667. (csi2_irqstatus &
  668. ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ) ? 1 : 0,
  669. (csi2_irqstatus &
  670. ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ) ? 1 : 0,
  671. (csi2_irqstatus &
  672. ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ) ? 1 : 0,
  673. (csi2_irqstatus &
  674. ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ) ? 1 : 0);
  675. pipe->error = true;
  676. }
  677. if (omap3isp_module_sync_is_stopping(&csi2->wait, &csi2->stopping))
  678. return;
  679. /* Successful cases */
  680. if (csi2_irqstatus & ISPCSI2_IRQSTATUS_CONTEXT(0))
  681. csi2_isr_ctx(csi2, &csi2->contexts[0]);
  682. if (csi2_irqstatus & ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ)
  683. dev_dbg(isp->dev, "CSI2: ECC correction done\n");
  684. }
  685. /* -----------------------------------------------------------------------------
  686. * ISP video operations
  687. */
  688. /*
  689. * csi2_queue - Queues the first buffer when using memory output
  690. * @video: The video node
  691. * @buffer: buffer to queue
  692. */
  693. static int csi2_queue(struct isp_video *video, struct isp_buffer *buffer)
  694. {
  695. struct isp_device *isp = video->isp;
  696. struct isp_csi2_device *csi2 = &isp->isp_csi2a;
  697. csi2_set_outaddr(csi2, buffer->dma);
  698. /*
  699. * If streaming was enabled before there was a buffer queued
  700. * or underrun happened in the ISR, the hardware was not enabled
  701. * and DMA queue flag ISP_VIDEO_DMAQUEUE_UNDERRUN is still set.
  702. * Enable it now.
  703. */
  704. if (csi2->video_out.dmaqueue_flags & ISP_VIDEO_DMAQUEUE_UNDERRUN) {
  705. /* Enable / disable context 0 and IRQs */
  706. csi2_if_enable(isp, csi2, 1);
  707. csi2_ctx_enable(isp, csi2, 0, 1);
  708. isp_video_dmaqueue_flags_clr(&csi2->video_out);
  709. }
  710. return 0;
  711. }
  712. static const struct isp_video_operations csi2_ispvideo_ops = {
  713. .queue = csi2_queue,
  714. };
  715. /* -----------------------------------------------------------------------------
  716. * V4L2 subdev operations
  717. */
  718. static struct v4l2_mbus_framefmt *
  719. __csi2_get_format(struct isp_csi2_device *csi2, struct v4l2_subdev_fh *fh,
  720. unsigned int pad, enum v4l2_subdev_format_whence which)
  721. {
  722. if (which == V4L2_SUBDEV_FORMAT_TRY)
  723. return v4l2_subdev_get_try_format(fh, pad);
  724. else
  725. return &csi2->formats[pad];
  726. }
  727. static void
  728. csi2_try_format(struct isp_csi2_device *csi2, struct v4l2_subdev_fh *fh,
  729. unsigned int pad, struct v4l2_mbus_framefmt *fmt,
  730. enum v4l2_subdev_format_whence which)
  731. {
  732. enum v4l2_mbus_pixelcode pixelcode;
  733. struct v4l2_mbus_framefmt *format;
  734. const struct isp_format_info *info;
  735. unsigned int i;
  736. switch (pad) {
  737. case CSI2_PAD_SINK:
  738. /* Clamp the width and height to valid range (1-8191). */
  739. for (i = 0; i < ARRAY_SIZE(csi2_input_fmts); i++) {
  740. if (fmt->code == csi2_input_fmts[i])
  741. break;
  742. }
  743. /* If not found, use SGRBG10 as default */
  744. if (i >= ARRAY_SIZE(csi2_input_fmts))
  745. fmt->code = V4L2_MBUS_FMT_SGRBG10_1X10;
  746. fmt->width = clamp_t(u32, fmt->width, 1, 8191);
  747. fmt->height = clamp_t(u32, fmt->height, 1, 8191);
  748. break;
  749. case CSI2_PAD_SOURCE:
  750. /* Source format same as sink format, except for DPCM
  751. * compression.
  752. */
  753. pixelcode = fmt->code;
  754. format = __csi2_get_format(csi2, fh, CSI2_PAD_SINK, which);
  755. memcpy(fmt, format, sizeof(*fmt));
  756. /*
  757. * Only Allow DPCM decompression, and check that the
  758. * pattern is preserved
  759. */
  760. info = omap3isp_video_format_info(fmt->code);
  761. if (info->uncompressed == pixelcode)
  762. fmt->code = pixelcode;
  763. break;
  764. }
  765. /* RGB, non-interlaced */
  766. fmt->colorspace = V4L2_COLORSPACE_SRGB;
  767. fmt->field = V4L2_FIELD_NONE;
  768. }
  769. /*
  770. * csi2_enum_mbus_code - Handle pixel format enumeration
  771. * @sd : pointer to v4l2 subdev structure
  772. * @fh : V4L2 subdev file handle
  773. * @code : pointer to v4l2_subdev_mbus_code_enum structure
  774. * return -EINVAL or zero on success
  775. */
  776. static int csi2_enum_mbus_code(struct v4l2_subdev *sd,
  777. struct v4l2_subdev_fh *fh,
  778. struct v4l2_subdev_mbus_code_enum *code)
  779. {
  780. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  781. struct v4l2_mbus_framefmt *format;
  782. const struct isp_format_info *info;
  783. if (code->pad == CSI2_PAD_SINK) {
  784. if (code->index >= ARRAY_SIZE(csi2_input_fmts))
  785. return -EINVAL;
  786. code->code = csi2_input_fmts[code->index];
  787. } else {
  788. format = __csi2_get_format(csi2, fh, CSI2_PAD_SINK,
  789. V4L2_SUBDEV_FORMAT_TRY);
  790. switch (code->index) {
  791. case 0:
  792. /* Passthrough sink pad code */
  793. code->code = format->code;
  794. break;
  795. case 1:
  796. /* Uncompressed code */
  797. info = omap3isp_video_format_info(format->code);
  798. if (info->uncompressed == format->code)
  799. return -EINVAL;
  800. code->code = info->uncompressed;
  801. break;
  802. default:
  803. return -EINVAL;
  804. }
  805. }
  806. return 0;
  807. }
  808. static int csi2_enum_frame_size(struct v4l2_subdev *sd,
  809. struct v4l2_subdev_fh *fh,
  810. struct v4l2_subdev_frame_size_enum *fse)
  811. {
  812. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  813. struct v4l2_mbus_framefmt format;
  814. if (fse->index != 0)
  815. return -EINVAL;
  816. format.code = fse->code;
  817. format.width = 1;
  818. format.height = 1;
  819. csi2_try_format(csi2, fh, fse->pad, &format, V4L2_SUBDEV_FORMAT_TRY);
  820. fse->min_width = format.width;
  821. fse->min_height = format.height;
  822. if (format.code != fse->code)
  823. return -EINVAL;
  824. format.code = fse->code;
  825. format.width = -1;
  826. format.height = -1;
  827. csi2_try_format(csi2, fh, fse->pad, &format, V4L2_SUBDEV_FORMAT_TRY);
  828. fse->max_width = format.width;
  829. fse->max_height = format.height;
  830. return 0;
  831. }
  832. /*
  833. * csi2_get_format - Handle get format by pads subdev method
  834. * @sd : pointer to v4l2 subdev structure
  835. * @fh : V4L2 subdev file handle
  836. * @fmt: pointer to v4l2 subdev format structure
  837. * return -EINVAL or zero on success
  838. */
  839. static int csi2_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  840. struct v4l2_subdev_format *fmt)
  841. {
  842. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  843. struct v4l2_mbus_framefmt *format;
  844. format = __csi2_get_format(csi2, fh, fmt->pad, fmt->which);
  845. if (format == NULL)
  846. return -EINVAL;
  847. fmt->format = *format;
  848. return 0;
  849. }
  850. /*
  851. * csi2_set_format - Handle set format by pads subdev method
  852. * @sd : pointer to v4l2 subdev structure
  853. * @fh : V4L2 subdev file handle
  854. * @fmt: pointer to v4l2 subdev format structure
  855. * return -EINVAL or zero on success
  856. */
  857. static int csi2_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  858. struct v4l2_subdev_format *fmt)
  859. {
  860. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  861. struct v4l2_mbus_framefmt *format;
  862. format = __csi2_get_format(csi2, fh, fmt->pad, fmt->which);
  863. if (format == NULL)
  864. return -EINVAL;
  865. csi2_try_format(csi2, fh, fmt->pad, &fmt->format, fmt->which);
  866. *format = fmt->format;
  867. /* Propagate the format from sink to source */
  868. if (fmt->pad == CSI2_PAD_SINK) {
  869. format = __csi2_get_format(csi2, fh, CSI2_PAD_SOURCE,
  870. fmt->which);
  871. *format = fmt->format;
  872. csi2_try_format(csi2, fh, CSI2_PAD_SOURCE, format, fmt->which);
  873. }
  874. return 0;
  875. }
  876. /*
  877. * csi2_init_formats - Initialize formats on all pads
  878. * @sd: ISP CSI2 V4L2 subdevice
  879. * @fh: V4L2 subdev file handle
  880. *
  881. * Initialize all pad formats with default values. If fh is not NULL, try
  882. * formats are initialized on the file handle. Otherwise active formats are
  883. * initialized on the device.
  884. */
  885. static int csi2_init_formats(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
  886. {
  887. struct v4l2_subdev_format format;
  888. memset(&format, 0, sizeof(format));
  889. format.pad = CSI2_PAD_SINK;
  890. format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
  891. format.format.code = V4L2_MBUS_FMT_SGRBG10_1X10;
  892. format.format.width = 4096;
  893. format.format.height = 4096;
  894. csi2_set_format(sd, fh, &format);
  895. return 0;
  896. }
  897. /*
  898. * csi2_set_stream - Enable/Disable streaming on the CSI2 module
  899. * @sd: ISP CSI2 V4L2 subdevice
  900. * @enable: ISP pipeline stream state
  901. *
  902. * Return 0 on success or a negative error code otherwise.
  903. */
  904. static int csi2_set_stream(struct v4l2_subdev *sd, int enable)
  905. {
  906. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  907. struct isp_device *isp = csi2->isp;
  908. struct isp_video *video_out = &csi2->video_out;
  909. switch (enable) {
  910. case ISP_PIPELINE_STREAM_CONTINUOUS:
  911. if (omap3isp_csiphy_acquire(csi2->phy) < 0)
  912. return -ENODEV;
  913. if (csi2->output & CSI2_OUTPUT_MEMORY)
  914. omap3isp_sbl_enable(isp, OMAP3_ISP_SBL_CSI2A_WRITE);
  915. csi2_configure(csi2);
  916. csi2_print_status(csi2);
  917. /*
  918. * When outputting to memory with no buffer available, let the
  919. * buffer queue handler start the hardware. A DMA queue flag
  920. * ISP_VIDEO_DMAQUEUE_QUEUED will be set as soon as there is
  921. * a buffer available.
  922. */
  923. if (csi2->output & CSI2_OUTPUT_MEMORY &&
  924. !(video_out->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_QUEUED))
  925. break;
  926. /* Enable context 0 and IRQs */
  927. atomic_set(&csi2->stopping, 0);
  928. csi2_ctx_enable(isp, csi2, 0, 1);
  929. csi2_if_enable(isp, csi2, 1);
  930. isp_video_dmaqueue_flags_clr(video_out);
  931. break;
  932. case ISP_PIPELINE_STREAM_STOPPED:
  933. if (csi2->state == ISP_PIPELINE_STREAM_STOPPED)
  934. return 0;
  935. if (omap3isp_module_sync_idle(&sd->entity, &csi2->wait,
  936. &csi2->stopping))
  937. dev_dbg(isp->dev, "%s: module stop timeout.\n",
  938. sd->name);
  939. csi2_ctx_enable(isp, csi2, 0, 0);
  940. csi2_if_enable(isp, csi2, 0);
  941. csi2_irq_ctx_set(isp, csi2, 0);
  942. omap3isp_csiphy_release(csi2->phy);
  943. isp_video_dmaqueue_flags_clr(video_out);
  944. omap3isp_sbl_disable(isp, OMAP3_ISP_SBL_CSI2A_WRITE);
  945. break;
  946. }
  947. csi2->state = enable;
  948. return 0;
  949. }
  950. /* subdev video operations */
  951. static const struct v4l2_subdev_video_ops csi2_video_ops = {
  952. .s_stream = csi2_set_stream,
  953. };
  954. /* subdev pad operations */
  955. static const struct v4l2_subdev_pad_ops csi2_pad_ops = {
  956. .enum_mbus_code = csi2_enum_mbus_code,
  957. .enum_frame_size = csi2_enum_frame_size,
  958. .get_fmt = csi2_get_format,
  959. .set_fmt = csi2_set_format,
  960. };
  961. /* subdev operations */
  962. static const struct v4l2_subdev_ops csi2_ops = {
  963. .video = &csi2_video_ops,
  964. .pad = &csi2_pad_ops,
  965. };
  966. /* subdev internal operations */
  967. static const struct v4l2_subdev_internal_ops csi2_internal_ops = {
  968. .open = csi2_init_formats,
  969. };
  970. /* -----------------------------------------------------------------------------
  971. * Media entity operations
  972. */
  973. /*
  974. * csi2_link_setup - Setup CSI2 connections.
  975. * @entity : Pointer to media entity structure
  976. * @local : Pointer to local pad array
  977. * @remote : Pointer to remote pad array
  978. * @flags : Link flags
  979. * return -EINVAL or zero on success
  980. */
  981. static int csi2_link_setup(struct media_entity *entity,
  982. const struct media_pad *local,
  983. const struct media_pad *remote, u32 flags)
  984. {
  985. struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
  986. struct isp_csi2_device *csi2 = v4l2_get_subdevdata(sd);
  987. struct isp_csi2_ctrl_cfg *ctrl = &csi2->ctrl;
  988. /*
  989. * The ISP core doesn't support pipelines with multiple video outputs.
  990. * Revisit this when it will be implemented, and return -EBUSY for now.
  991. */
  992. switch (local->index | media_entity_type(remote->entity)) {
  993. case CSI2_PAD_SOURCE | MEDIA_ENT_T_DEVNODE:
  994. if (flags & MEDIA_LNK_FL_ENABLED) {
  995. if (csi2->output & ~CSI2_OUTPUT_MEMORY)
  996. return -EBUSY;
  997. csi2->output |= CSI2_OUTPUT_MEMORY;
  998. } else {
  999. csi2->output &= ~CSI2_OUTPUT_MEMORY;
  1000. }
  1001. break;
  1002. case CSI2_PAD_SOURCE | MEDIA_ENT_T_V4L2_SUBDEV:
  1003. if (flags & MEDIA_LNK_FL_ENABLED) {
  1004. if (csi2->output & ~CSI2_OUTPUT_CCDC)
  1005. return -EBUSY;
  1006. csi2->output |= CSI2_OUTPUT_CCDC;
  1007. } else {
  1008. csi2->output &= ~CSI2_OUTPUT_CCDC;
  1009. }
  1010. break;
  1011. default:
  1012. /* Link from camera to CSI2 is fixed... */
  1013. return -EINVAL;
  1014. }
  1015. ctrl->vp_only_enable =
  1016. (csi2->output & CSI2_OUTPUT_MEMORY) ? false : true;
  1017. ctrl->vp_clk_enable = !!(csi2->output & CSI2_OUTPUT_CCDC);
  1018. return 0;
  1019. }
  1020. /* media operations */
  1021. static const struct media_entity_operations csi2_media_ops = {
  1022. .link_setup = csi2_link_setup,
  1023. .link_validate = v4l2_subdev_link_validate,
  1024. };
  1025. void omap3isp_csi2_unregister_entities(struct isp_csi2_device *csi2)
  1026. {
  1027. v4l2_device_unregister_subdev(&csi2->subdev);
  1028. omap3isp_video_unregister(&csi2->video_out);
  1029. }
  1030. int omap3isp_csi2_register_entities(struct isp_csi2_device *csi2,
  1031. struct v4l2_device *vdev)
  1032. {
  1033. int ret;
  1034. /* Register the subdev and video nodes. */
  1035. ret = v4l2_device_register_subdev(vdev, &csi2->subdev);
  1036. if (ret < 0)
  1037. goto error;
  1038. ret = omap3isp_video_register(&csi2->video_out, vdev);
  1039. if (ret < 0)
  1040. goto error;
  1041. return 0;
  1042. error:
  1043. omap3isp_csi2_unregister_entities(csi2);
  1044. return ret;
  1045. }
  1046. /* -----------------------------------------------------------------------------
  1047. * ISP CSI2 initialisation and cleanup
  1048. */
  1049. /*
  1050. * csi2_init_entities - Initialize subdev and media entity.
  1051. * @csi2: Pointer to csi2 structure.
  1052. * return -ENOMEM or zero on success
  1053. */
  1054. static int csi2_init_entities(struct isp_csi2_device *csi2)
  1055. {
  1056. struct v4l2_subdev *sd = &csi2->subdev;
  1057. struct media_pad *pads = csi2->pads;
  1058. struct media_entity *me = &sd->entity;
  1059. int ret;
  1060. v4l2_subdev_init(sd, &csi2_ops);
  1061. sd->internal_ops = &csi2_internal_ops;
  1062. strlcpy(sd->name, "OMAP3 ISP CSI2a", sizeof(sd->name));
  1063. sd->grp_id = 1 << 16; /* group ID for isp subdevs */
  1064. v4l2_set_subdevdata(sd, csi2);
  1065. sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  1066. pads[CSI2_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
  1067. pads[CSI2_PAD_SINK].flags = MEDIA_PAD_FL_SINK
  1068. | MEDIA_PAD_FL_MUST_CONNECT;
  1069. me->ops = &csi2_media_ops;
  1070. ret = media_entity_init(me, CSI2_PADS_NUM, pads, 0);
  1071. if (ret < 0)
  1072. return ret;
  1073. csi2_init_formats(sd, NULL);
  1074. /* Video device node */
  1075. csi2->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  1076. csi2->video_out.ops = &csi2_ispvideo_ops;
  1077. csi2->video_out.bpl_alignment = 32;
  1078. csi2->video_out.bpl_zero_padding = 1;
  1079. csi2->video_out.bpl_max = 0x1ffe0;
  1080. csi2->video_out.isp = csi2->isp;
  1081. csi2->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 3;
  1082. ret = omap3isp_video_init(&csi2->video_out, "CSI2a");
  1083. if (ret < 0)
  1084. goto error_video;
  1085. /* Connect the CSI2 subdev to the video node. */
  1086. ret = media_entity_create_link(&csi2->subdev.entity, CSI2_PAD_SOURCE,
  1087. &csi2->video_out.video.entity, 0, 0);
  1088. if (ret < 0)
  1089. goto error_link;
  1090. return 0;
  1091. error_link:
  1092. omap3isp_video_cleanup(&csi2->video_out);
  1093. error_video:
  1094. media_entity_cleanup(&csi2->subdev.entity);
  1095. return ret;
  1096. }
  1097. /*
  1098. * omap3isp_csi2_init - Routine for module driver init
  1099. */
  1100. int omap3isp_csi2_init(struct isp_device *isp)
  1101. {
  1102. struct isp_csi2_device *csi2a = &isp->isp_csi2a;
  1103. struct isp_csi2_device *csi2c = &isp->isp_csi2c;
  1104. int ret;
  1105. csi2a->isp = isp;
  1106. csi2a->available = 1;
  1107. csi2a->regs1 = OMAP3_ISP_IOMEM_CSI2A_REGS1;
  1108. csi2a->regs2 = OMAP3_ISP_IOMEM_CSI2A_REGS2;
  1109. csi2a->phy = &isp->isp_csiphy2;
  1110. csi2a->state = ISP_PIPELINE_STREAM_STOPPED;
  1111. init_waitqueue_head(&csi2a->wait);
  1112. ret = csi2_init_entities(csi2a);
  1113. if (ret < 0)
  1114. return ret;
  1115. if (isp->revision == ISP_REVISION_15_0) {
  1116. csi2c->isp = isp;
  1117. csi2c->available = 1;
  1118. csi2c->regs1 = OMAP3_ISP_IOMEM_CSI2C_REGS1;
  1119. csi2c->regs2 = OMAP3_ISP_IOMEM_CSI2C_REGS2;
  1120. csi2c->phy = &isp->isp_csiphy1;
  1121. csi2c->state = ISP_PIPELINE_STREAM_STOPPED;
  1122. init_waitqueue_head(&csi2c->wait);
  1123. }
  1124. return 0;
  1125. }
  1126. /*
  1127. * omap3isp_csi2_cleanup - Routine for module driver cleanup
  1128. */
  1129. void omap3isp_csi2_cleanup(struct isp_device *isp)
  1130. {
  1131. struct isp_csi2_device *csi2a = &isp->isp_csi2a;
  1132. omap3isp_video_cleanup(&csi2a->video_out);
  1133. media_entity_cleanup(&csi2a->subdev.entity);
  1134. }