omap-iommu.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * omap iommu: main structures
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #if defined(CONFIG_ARCH_OMAP1)
  13. #error "iommu for this processor not implemented yet"
  14. #endif
  15. struct iotlb_entry {
  16. u32 da;
  17. u32 pa;
  18. u32 pgsz, prsvd, valid;
  19. union {
  20. u16 ap;
  21. struct {
  22. u32 endian, elsz, mixed;
  23. };
  24. };
  25. };
  26. struct omap_iommu {
  27. const char *name;
  28. void __iomem *regbase;
  29. struct device *dev;
  30. void *isr_priv;
  31. struct iommu_domain *domain;
  32. unsigned int refcount;
  33. spinlock_t iommu_lock; /* global for this whole object */
  34. /*
  35. * We don't change iopgd for a situation like pgd for a task,
  36. * but share it globally for each iommu.
  37. */
  38. u32 *iopgd;
  39. spinlock_t page_table_lock; /* protect iopgd */
  40. int nr_tlb_entries;
  41. void *ctx; /* iommu context: registres saved area */
  42. int has_bus_err_back;
  43. };
  44. struct cr_regs {
  45. union {
  46. struct {
  47. u16 cam_l;
  48. u16 cam_h;
  49. };
  50. u32 cam;
  51. };
  52. union {
  53. struct {
  54. u16 ram_l;
  55. u16 ram_h;
  56. };
  57. u32 ram;
  58. };
  59. };
  60. /* architecture specific functions */
  61. struct iommu_functions {
  62. unsigned long version;
  63. int (*enable)(struct omap_iommu *obj);
  64. void (*disable)(struct omap_iommu *obj);
  65. void (*set_twl)(struct omap_iommu *obj, bool on);
  66. u32 (*fault_isr)(struct omap_iommu *obj, u32 *ra);
  67. void (*tlb_read_cr)(struct omap_iommu *obj, struct cr_regs *cr);
  68. void (*tlb_load_cr)(struct omap_iommu *obj, struct cr_regs *cr);
  69. struct cr_regs *(*alloc_cr)(struct omap_iommu *obj,
  70. struct iotlb_entry *e);
  71. int (*cr_valid)(struct cr_regs *cr);
  72. u32 (*cr_to_virt)(struct cr_regs *cr);
  73. void (*cr_to_e)(struct cr_regs *cr, struct iotlb_entry *e);
  74. ssize_t (*dump_cr)(struct omap_iommu *obj, struct cr_regs *cr,
  75. char *buf);
  76. u32 (*get_pte_attr)(struct iotlb_entry *e);
  77. void (*save_ctx)(struct omap_iommu *obj);
  78. void (*restore_ctx)(struct omap_iommu *obj);
  79. ssize_t (*dump_ctx)(struct omap_iommu *obj, char *buf, ssize_t len);
  80. };
  81. #ifdef CONFIG_IOMMU_API
  82. /**
  83. * dev_to_omap_iommu() - retrieves an omap iommu object from a user device
  84. * @dev: iommu client device
  85. */
  86. static inline struct omap_iommu *dev_to_omap_iommu(struct device *dev)
  87. {
  88. struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
  89. return arch_data->iommu_dev;
  90. }
  91. #endif
  92. /*
  93. * MMU Register offsets
  94. */
  95. #define MMU_REVISION 0x00
  96. #define MMU_IRQSTATUS 0x18
  97. #define MMU_IRQENABLE 0x1c
  98. #define MMU_WALKING_ST 0x40
  99. #define MMU_CNTL 0x44
  100. #define MMU_FAULT_AD 0x48
  101. #define MMU_TTB 0x4c
  102. #define MMU_LOCK 0x50
  103. #define MMU_LD_TLB 0x54
  104. #define MMU_CAM 0x58
  105. #define MMU_RAM 0x5c
  106. #define MMU_GFLUSH 0x60
  107. #define MMU_FLUSH_ENTRY 0x64
  108. #define MMU_READ_CAM 0x68
  109. #define MMU_READ_RAM 0x6c
  110. #define MMU_EMU_FAULT_AD 0x70
  111. #define MMU_GP_REG 0x88
  112. #define MMU_REG_SIZE 256
  113. /*
  114. * MMU Register bit definitions
  115. */
  116. #define MMU_CAM_VATAG_SHIFT 12
  117. #define MMU_CAM_VATAG_MASK \
  118. ((~0UL >> MMU_CAM_VATAG_SHIFT) << MMU_CAM_VATAG_SHIFT)
  119. #define MMU_CAM_P (1 << 3)
  120. #define MMU_CAM_V (1 << 2)
  121. #define MMU_CAM_PGSZ_MASK 3
  122. #define MMU_CAM_PGSZ_1M (0 << 0)
  123. #define MMU_CAM_PGSZ_64K (1 << 0)
  124. #define MMU_CAM_PGSZ_4K (2 << 0)
  125. #define MMU_CAM_PGSZ_16M (3 << 0)
  126. #define MMU_RAM_PADDR_SHIFT 12
  127. #define MMU_RAM_PADDR_MASK \
  128. ((~0UL >> MMU_RAM_PADDR_SHIFT) << MMU_RAM_PADDR_SHIFT)
  129. #define MMU_RAM_ENDIAN_SHIFT 9
  130. #define MMU_RAM_ENDIAN_MASK (1 << MMU_RAM_ENDIAN_SHIFT)
  131. #define MMU_RAM_ENDIAN_LITTLE (0 << MMU_RAM_ENDIAN_SHIFT)
  132. #define MMU_RAM_ENDIAN_BIG (1 << MMU_RAM_ENDIAN_SHIFT)
  133. #define MMU_RAM_ELSZ_SHIFT 7
  134. #define MMU_RAM_ELSZ_MASK (3 << MMU_RAM_ELSZ_SHIFT)
  135. #define MMU_RAM_ELSZ_8 (0 << MMU_RAM_ELSZ_SHIFT)
  136. #define MMU_RAM_ELSZ_16 (1 << MMU_RAM_ELSZ_SHIFT)
  137. #define MMU_RAM_ELSZ_32 (2 << MMU_RAM_ELSZ_SHIFT)
  138. #define MMU_RAM_ELSZ_NONE (3 << MMU_RAM_ELSZ_SHIFT)
  139. #define MMU_RAM_MIXED_SHIFT 6
  140. #define MMU_RAM_MIXED_MASK (1 << MMU_RAM_MIXED_SHIFT)
  141. #define MMU_RAM_MIXED MMU_RAM_MIXED_MASK
  142. #define MMU_GP_REG_BUS_ERR_BACK_EN 0x1
  143. /*
  144. * utilities for super page(16MB, 1MB, 64KB and 4KB)
  145. */
  146. #define iopgsz_max(bytes) \
  147. (((bytes) >= SZ_16M) ? SZ_16M : \
  148. ((bytes) >= SZ_1M) ? SZ_1M : \
  149. ((bytes) >= SZ_64K) ? SZ_64K : \
  150. ((bytes) >= SZ_4K) ? SZ_4K : 0)
  151. #define bytes_to_iopgsz(bytes) \
  152. (((bytes) == SZ_16M) ? MMU_CAM_PGSZ_16M : \
  153. ((bytes) == SZ_1M) ? MMU_CAM_PGSZ_1M : \
  154. ((bytes) == SZ_64K) ? MMU_CAM_PGSZ_64K : \
  155. ((bytes) == SZ_4K) ? MMU_CAM_PGSZ_4K : -1)
  156. #define iopgsz_to_bytes(iopgsz) \
  157. (((iopgsz) == MMU_CAM_PGSZ_16M) ? SZ_16M : \
  158. ((iopgsz) == MMU_CAM_PGSZ_1M) ? SZ_1M : \
  159. ((iopgsz) == MMU_CAM_PGSZ_64K) ? SZ_64K : \
  160. ((iopgsz) == MMU_CAM_PGSZ_4K) ? SZ_4K : 0)
  161. #define iopgsz_ok(bytes) (bytes_to_iopgsz(bytes) >= 0)
  162. /*
  163. * global functions
  164. */
  165. extern u32 omap_iommu_arch_version(void);
  166. extern void omap_iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e);
  167. extern int
  168. omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e);
  169. extern void omap_iommu_save_ctx(struct device *dev);
  170. extern void omap_iommu_restore_ctx(struct device *dev);
  171. extern int omap_foreach_iommu_device(void *data,
  172. int (*fn)(struct device *, void *));
  173. extern int omap_install_iommu_arch(const struct iommu_functions *ops);
  174. extern void omap_uninstall_iommu_arch(const struct iommu_functions *ops);
  175. extern ssize_t
  176. omap_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t len);
  177. extern size_t
  178. omap_dump_tlb_entries(struct omap_iommu *obj, char *buf, ssize_t len);
  179. /*
  180. * register accessors
  181. */
  182. static inline u32 iommu_read_reg(struct omap_iommu *obj, size_t offs)
  183. {
  184. return __raw_readl(obj->regbase + offs);
  185. }
  186. static inline void iommu_write_reg(struct omap_iommu *obj, u32 val, size_t offs)
  187. {
  188. __raw_writel(val, obj->regbase + offs);
  189. }